xref: /openbmc/linux/drivers/net/wireless/mediatek/mt7601u/mt7601u.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
11802d0beSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2c869f77dSJakub Kicinski /*
3c869f77dSJakub Kicinski  * Copyright (C) 2014 Felix Fietkau <nbd@openwrt.org>
4c869f77dSJakub Kicinski  * Copyright (C) 2015 Jakub Kicinski <kubakici@wp.pl>
5c869f77dSJakub Kicinski  */
6c869f77dSJakub Kicinski 
7c869f77dSJakub Kicinski #ifndef MT7601U_H
8c869f77dSJakub Kicinski #define MT7601U_H
9c869f77dSJakub Kicinski 
10d43af505SJakub Kicinski #include <linux/bitfield.h>
11c869f77dSJakub Kicinski #include <linux/kernel.h>
12c869f77dSJakub Kicinski #include <linux/device.h>
13c869f77dSJakub Kicinski #include <linux/mutex.h>
14c869f77dSJakub Kicinski #include <linux/usb.h>
15c869f77dSJakub Kicinski #include <linux/completion.h>
16c869f77dSJakub Kicinski #include <net/mac80211.h>
17c869f77dSJakub Kicinski #include <linux/debugfs.h>
18b305a6abSStanislaw Gruszka #include <linux/average.h>
19c869f77dSJakub Kicinski 
20c869f77dSJakub Kicinski #include "regs.h"
21c869f77dSJakub Kicinski 
22c869f77dSJakub Kicinski #define MT_CALIBRATE_INTERVAL		(4 * HZ)
23c869f77dSJakub Kicinski 
24c869f77dSJakub Kicinski #define MT_FREQ_CAL_INIT_DELAY		(30 * HZ)
25c869f77dSJakub Kicinski #define MT_FREQ_CAL_CHECK_INTERVAL	(10 * HZ)
26c869f77dSJakub Kicinski #define MT_FREQ_CAL_ADJ_INTERVAL	(HZ / 2)
27c869f77dSJakub Kicinski 
28c869f77dSJakub Kicinski #define MT_BBP_REG_VERSION		0x00
29c869f77dSJakub Kicinski 
30c869f77dSJakub Kicinski #define MT_USB_AGGR_SIZE_LIMIT		28 /* * 1024B */
31c869f77dSJakub Kicinski #define MT_USB_AGGR_TIMEOUT		0x80 /* * 33ns */
32c869f77dSJakub Kicinski #define MT_RX_ORDER			3
33c869f77dSJakub Kicinski #define MT_RX_URB_SIZE			(PAGE_SIZE << MT_RX_ORDER)
34c869f77dSJakub Kicinski 
35c869f77dSJakub Kicinski struct mt7601u_dma_buf {
36c869f77dSJakub Kicinski 	struct urb *urb;
37c869f77dSJakub Kicinski 	void *buf;
38c869f77dSJakub Kicinski 	dma_addr_t dma;
39c869f77dSJakub Kicinski 	size_t len;
40c869f77dSJakub Kicinski };
41c869f77dSJakub Kicinski 
42c869f77dSJakub Kicinski struct mt7601u_mcu {
43c869f77dSJakub Kicinski 	struct mutex mutex;
44c869f77dSJakub Kicinski 
45c869f77dSJakub Kicinski 	u8 msg_seq;
46c869f77dSJakub Kicinski 
47c869f77dSJakub Kicinski 	struct mt7601u_dma_buf resp;
48c869f77dSJakub Kicinski 	struct completion resp_cmpl;
49c869f77dSJakub Kicinski };
50c869f77dSJakub Kicinski 
51c869f77dSJakub Kicinski struct mt7601u_freq_cal {
52c869f77dSJakub Kicinski 	struct delayed_work work;
53c869f77dSJakub Kicinski 	u8 freq;
54c869f77dSJakub Kicinski 	bool enabled;
55c869f77dSJakub Kicinski 	bool adjusting;
56c869f77dSJakub Kicinski };
57c869f77dSJakub Kicinski 
58c869f77dSJakub Kicinski struct mac_stats {
59c869f77dSJakub Kicinski 	u64 rx_stat[6];
60c869f77dSJakub Kicinski 	u64 tx_stat[6];
61c869f77dSJakub Kicinski 	u64 aggr_stat[2];
62c869f77dSJakub Kicinski 	u64 aggr_n[32];
63c869f77dSJakub Kicinski 	u64 zero_len_del[2];
64c869f77dSJakub Kicinski };
65c869f77dSJakub Kicinski 
66c869f77dSJakub Kicinski #define N_RX_ENTRIES	16
67c869f77dSJakub Kicinski struct mt7601u_rx_queue {
68c869f77dSJakub Kicinski 	struct mt7601u_dev *dev;
69c869f77dSJakub Kicinski 
70c869f77dSJakub Kicinski 	struct mt7601u_dma_buf_rx {
71c869f77dSJakub Kicinski 		struct urb *urb;
72c869f77dSJakub Kicinski 		struct page *p;
73c869f77dSJakub Kicinski 	} e[N_RX_ENTRIES];
74c869f77dSJakub Kicinski 
75c869f77dSJakub Kicinski 	unsigned int start;
76c869f77dSJakub Kicinski 	unsigned int end;
77c869f77dSJakub Kicinski 	unsigned int entries;
78c869f77dSJakub Kicinski 	unsigned int pending;
79c869f77dSJakub Kicinski };
80c869f77dSJakub Kicinski 
81c869f77dSJakub Kicinski #define N_TX_ENTRIES	64
82c869f77dSJakub Kicinski 
83c869f77dSJakub Kicinski struct mt7601u_tx_queue {
84c869f77dSJakub Kicinski 	struct mt7601u_dev *dev;
85c869f77dSJakub Kicinski 
86c869f77dSJakub Kicinski 	struct mt7601u_dma_buf_tx {
87c869f77dSJakub Kicinski 		struct urb *urb;
88c869f77dSJakub Kicinski 		struct sk_buff *skb;
89c869f77dSJakub Kicinski 	} e[N_TX_ENTRIES];
90c869f77dSJakub Kicinski 
91c869f77dSJakub Kicinski 	unsigned int start;
92c869f77dSJakub Kicinski 	unsigned int end;
93c869f77dSJakub Kicinski 	unsigned int entries;
94c869f77dSJakub Kicinski 	unsigned int used;
95c869f77dSJakub Kicinski 	unsigned int fifo_seq;
96c869f77dSJakub Kicinski };
97c869f77dSJakub Kicinski 
98c869f77dSJakub Kicinski /* WCID allocation:
99c869f77dSJakub Kicinski  *     0: mcast wcid
100c869f77dSJakub Kicinski  *     1: bssid wcid
101c869f77dSJakub Kicinski  *  1...: STAs
102c869f77dSJakub Kicinski  * ...7e: group wcids
103c869f77dSJakub Kicinski  *    7f: reserved
104c869f77dSJakub Kicinski  */
105c869f77dSJakub Kicinski #define N_WCIDS		128
106c869f77dSJakub Kicinski #define GROUP_WCID(idx)	(N_WCIDS - 2 - idx)
107c869f77dSJakub Kicinski 
108c869f77dSJakub Kicinski struct mt7601u_eeprom_params;
109c869f77dSJakub Kicinski 
110c869f77dSJakub Kicinski #define MT_EE_TEMPERATURE_SLOPE		39
111c869f77dSJakub Kicinski #define MT_FREQ_OFFSET_INVALID		-128
112c869f77dSJakub Kicinski 
113c869f77dSJakub Kicinski enum mt_temp_mode {
114c869f77dSJakub Kicinski 	MT_TEMP_MODE_NORMAL,
115c869f77dSJakub Kicinski 	MT_TEMP_MODE_HIGH,
116c869f77dSJakub Kicinski 	MT_TEMP_MODE_LOW,
117c869f77dSJakub Kicinski };
118c869f77dSJakub Kicinski 
119c869f77dSJakub Kicinski enum mt_bw {
120c869f77dSJakub Kicinski 	MT_BW_20,
121c869f77dSJakub Kicinski 	MT_BW_40,
122c869f77dSJakub Kicinski };
123c869f77dSJakub Kicinski 
124c869f77dSJakub Kicinski enum {
125c869f77dSJakub Kicinski 	MT7601U_STATE_INITIALIZED,
126c869f77dSJakub Kicinski 	MT7601U_STATE_REMOVED,
127c869f77dSJakub Kicinski 	MT7601U_STATE_WLAN_RUNNING,
128c869f77dSJakub Kicinski 	MT7601U_STATE_MCU_RUNNING,
129c869f77dSJakub Kicinski 	MT7601U_STATE_SCANNING,
130c869f77dSJakub Kicinski 	MT7601U_STATE_READING_STATS,
131c869f77dSJakub Kicinski 	MT7601U_STATE_MORE_STATS,
132c869f77dSJakub Kicinski };
133c869f77dSJakub Kicinski 
134b305a6abSStanislaw Gruszka DECLARE_EWMA(rssi, 10, 4);
135b305a6abSStanislaw Gruszka 
136c869f77dSJakub Kicinski /**
137c869f77dSJakub Kicinski  * struct mt7601u_dev - adapter structure
138c869f77dSJakub Kicinski  * @lock:		protects @wcid->tx_rate.
13978623bfbSJakub Kicinski  * @mac_lock:		locks out mac80211's tx status and rx paths.
140c869f77dSJakub Kicinski  * @tx_lock:		protects @tx_q and changes of MT7601U_STATE_*_STATS
14178623bfbSJakub Kicinski  *			flags in @state.
142c869f77dSJakub Kicinski  * @rx_lock:		protects @rx_q.
143c869f77dSJakub Kicinski  * @con_mon_lock:	protects @ap_bssid, @bcn_*, @avg_rssi.
144c869f77dSJakub Kicinski  * @mutex:		ensures exclusive access from mac80211 callbacks.
145fee05843SLorenzo Bianconi  * @vendor_req_mutex:	protects @vend_buf, ensures atomicity of read/write
146fee05843SLorenzo Bianconi  *			accesses
147c869f77dSJakub Kicinski  * @reg_atomic_mutex:	ensures atomicity of indirect register accesses
148c869f77dSJakub Kicinski  *			(accesses to RF and BBP).
149c869f77dSJakub Kicinski  * @hw_atomic_mutex:	ensures exclusive access to HW during critical
150c869f77dSJakub Kicinski  *			operations (power management, channel switch).
151c869f77dSJakub Kicinski  */
152c869f77dSJakub Kicinski struct mt7601u_dev {
153c869f77dSJakub Kicinski 	struct ieee80211_hw *hw;
154c869f77dSJakub Kicinski 	struct device *dev;
155c869f77dSJakub Kicinski 
156c869f77dSJakub Kicinski 	unsigned long state;
157c869f77dSJakub Kicinski 
158c869f77dSJakub Kicinski 	struct mutex mutex;
159c869f77dSJakub Kicinski 
160c869f77dSJakub Kicinski 	unsigned long wcid_mask[N_WCIDS / BITS_PER_LONG];
161c869f77dSJakub Kicinski 
162c869f77dSJakub Kicinski 	struct cfg80211_chan_def chandef;
163c869f77dSJakub Kicinski 	struct ieee80211_supported_band *sband_2g;
164c869f77dSJakub Kicinski 
165c869f77dSJakub Kicinski 	struct mt7601u_mcu mcu;
166c869f77dSJakub Kicinski 
167c869f77dSJakub Kicinski 	struct delayed_work cal_work;
168c869f77dSJakub Kicinski 	struct delayed_work mac_work;
169c869f77dSJakub Kicinski 
170c869f77dSJakub Kicinski 	struct workqueue_struct *stat_wq;
171c869f77dSJakub Kicinski 	struct delayed_work stat_work;
172c869f77dSJakub Kicinski 
173c869f77dSJakub Kicinski 	struct mt76_wcid *mon_wcid;
174c869f77dSJakub Kicinski 	struct mt76_wcid __rcu *wcid[N_WCIDS];
175c869f77dSJakub Kicinski 
176c869f77dSJakub Kicinski 	spinlock_t lock;
17778623bfbSJakub Kicinski 	spinlock_t mac_lock;
178c869f77dSJakub Kicinski 
179c869f77dSJakub Kicinski 	const u16 *beacon_offsets;
180c869f77dSJakub Kicinski 
181c869f77dSJakub Kicinski 	u8 macaddr[ETH_ALEN];
182c869f77dSJakub Kicinski 	struct mt7601u_eeprom_params *ee;
183c869f77dSJakub Kicinski 
184c869f77dSJakub Kicinski 	struct mutex vendor_req_mutex;
185bed429e1SJakub Kicinski 	void *vend_buf;
186bed429e1SJakub Kicinski 
187c869f77dSJakub Kicinski 	struct mutex reg_atomic_mutex;
188c869f77dSJakub Kicinski 	struct mutex hw_atomic_mutex;
189c869f77dSJakub Kicinski 
190c869f77dSJakub Kicinski 	u32 rxfilter;
191c869f77dSJakub Kicinski 	u32 debugfs_reg;
192c869f77dSJakub Kicinski 
193c869f77dSJakub Kicinski 	u8 out_eps[8];
194c869f77dSJakub Kicinski 	u8 in_eps[8];
195c869f77dSJakub Kicinski 	u16 out_max_packet;
196c869f77dSJakub Kicinski 	u16 in_max_packet;
197c869f77dSJakub Kicinski 
198c869f77dSJakub Kicinski 	/* TX */
199c869f77dSJakub Kicinski 	spinlock_t tx_lock;
2004513493dSJakub Kicinski 	struct tasklet_struct tx_tasklet;
201c869f77dSJakub Kicinski 	struct mt7601u_tx_queue *tx_q;
2024513493dSJakub Kicinski 	struct sk_buff_head tx_skb_done;
203c869f77dSJakub Kicinski 
204c869f77dSJakub Kicinski 	atomic_t avg_ampdu_len;
205c869f77dSJakub Kicinski 
206c869f77dSJakub Kicinski 	/* RX */
207c869f77dSJakub Kicinski 	spinlock_t rx_lock;
208c869f77dSJakub Kicinski 	struct tasklet_struct rx_tasklet;
209c869f77dSJakub Kicinski 	struct mt7601u_rx_queue rx_q;
210c869f77dSJakub Kicinski 
211c869f77dSJakub Kicinski 	/* Connection monitoring things */
212c869f77dSJakub Kicinski 	spinlock_t con_mon_lock;
213c869f77dSJakub Kicinski 	u8 ap_bssid[ETH_ALEN];
214c869f77dSJakub Kicinski 
215c869f77dSJakub Kicinski 	s8 bcn_freq_off;
216c869f77dSJakub Kicinski 	u8 bcn_phy_mode;
217c869f77dSJakub Kicinski 
218b305a6abSStanislaw Gruszka 	struct ewma_rssi avg_rssi;
219c869f77dSJakub Kicinski 
220c869f77dSJakub Kicinski 	u8 agc_save;
221c869f77dSJakub Kicinski 
222c869f77dSJakub Kicinski 	struct mt7601u_freq_cal freq_cal;
223c869f77dSJakub Kicinski 
224c869f77dSJakub Kicinski 	bool tssi_read_trig;
225c869f77dSJakub Kicinski 
226c869f77dSJakub Kicinski 	s8 tssi_init;
227c869f77dSJakub Kicinski 	s8 tssi_init_hvga;
228c869f77dSJakub Kicinski 	s16 tssi_init_hvga_offset_db;
229c869f77dSJakub Kicinski 
230c869f77dSJakub Kicinski 	int prev_pwr_diff;
231c869f77dSJakub Kicinski 
232c869f77dSJakub Kicinski 	enum mt_temp_mode temp_mode;
233c869f77dSJakub Kicinski 	int curr_temp;
234c869f77dSJakub Kicinski 	int dpd_temp;
235c869f77dSJakub Kicinski 	s8 raw_temp;
236c869f77dSJakub Kicinski 	bool pll_lock_protect;
237c869f77dSJakub Kicinski 
238c869f77dSJakub Kicinski 	u8 bw;
239c869f77dSJakub Kicinski 	bool chan_ext_below;
240c869f77dSJakub Kicinski 
241c869f77dSJakub Kicinski 	/* PA mode */
242c869f77dSJakub Kicinski 	u32 rf_pa_mode[2];
243c869f77dSJakub Kicinski 
244c869f77dSJakub Kicinski 	struct mac_stats stats;
245c869f77dSJakub Kicinski };
246c869f77dSJakub Kicinski 
247c869f77dSJakub Kicinski struct mt7601u_tssi_params {
248c869f77dSJakub Kicinski 	char tssi0;
249c869f77dSJakub Kicinski 	int trgt_power;
250c869f77dSJakub Kicinski };
251c869f77dSJakub Kicinski 
252c869f77dSJakub Kicinski struct mt76_wcid {
253c869f77dSJakub Kicinski 	u8 idx;
254c869f77dSJakub Kicinski 	u8 hw_key_idx;
255c869f77dSJakub Kicinski 
256c869f77dSJakub Kicinski 	u16 tx_rate;
257c869f77dSJakub Kicinski 	bool tx_rate_set;
258c869f77dSJakub Kicinski 	u8 tx_rate_nss;
259c869f77dSJakub Kicinski };
260c869f77dSJakub Kicinski 
261c869f77dSJakub Kicinski struct mt76_vif {
262c869f77dSJakub Kicinski 	u8 idx;
263c869f77dSJakub Kicinski 
264c869f77dSJakub Kicinski 	struct mt76_wcid group_wcid;
265c869f77dSJakub Kicinski };
266c869f77dSJakub Kicinski 
267c869f77dSJakub Kicinski struct mt76_sta {
268c869f77dSJakub Kicinski 	struct mt76_wcid wcid;
269c869f77dSJakub Kicinski 	u16 agg_ssn[IEEE80211_NUM_TIDS];
270c869f77dSJakub Kicinski };
271c869f77dSJakub Kicinski 
272c869f77dSJakub Kicinski struct mt76_reg_pair {
273c869f77dSJakub Kicinski 	u32 reg;
274c869f77dSJakub Kicinski 	u32 value;
275c869f77dSJakub Kicinski };
276c869f77dSJakub Kicinski 
277c869f77dSJakub Kicinski struct mt7601u_rxwi;
278c869f77dSJakub Kicinski 
279c869f77dSJakub Kicinski extern const struct ieee80211_ops mt7601u_ops;
280c869f77dSJakub Kicinski 
281c869f77dSJakub Kicinski void mt7601u_init_debugfs(struct mt7601u_dev *dev);
282c869f77dSJakub Kicinski 
283c869f77dSJakub Kicinski u32 mt7601u_rr(struct mt7601u_dev *dev, u32 offset);
284c869f77dSJakub Kicinski void mt7601u_wr(struct mt7601u_dev *dev, u32 offset, u32 val);
285c869f77dSJakub Kicinski u32 mt7601u_rmw(struct mt7601u_dev *dev, u32 offset, u32 mask, u32 val);
286c869f77dSJakub Kicinski u32 mt7601u_rmc(struct mt7601u_dev *dev, u32 offset, u32 mask, u32 val);
287c869f77dSJakub Kicinski void mt7601u_wr_copy(struct mt7601u_dev *dev, u32 offset,
288c869f77dSJakub Kicinski 		     const void *data, int len);
289c869f77dSJakub Kicinski 
290c869f77dSJakub Kicinski int mt7601u_wait_asic_ready(struct mt7601u_dev *dev);
291c869f77dSJakub Kicinski bool mt76_poll(struct mt7601u_dev *dev, u32 offset, u32 mask, u32 val,
292c869f77dSJakub Kicinski 	       int timeout);
293c869f77dSJakub Kicinski bool mt76_poll_msec(struct mt7601u_dev *dev, u32 offset, u32 mask, u32 val,
294c869f77dSJakub Kicinski 		    int timeout);
295c869f77dSJakub Kicinski 
296c869f77dSJakub Kicinski /* Compatibility with mt76 */
297c869f77dSJakub Kicinski #define mt76_rmw_field(_dev, _reg, _field, _val)	\
298d43af505SJakub Kicinski 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
299c869f77dSJakub Kicinski 
mt76_rr(struct mt7601u_dev * dev,u32 offset)300c869f77dSJakub Kicinski static inline u32 mt76_rr(struct mt7601u_dev *dev, u32 offset)
301c869f77dSJakub Kicinski {
302c869f77dSJakub Kicinski 	return mt7601u_rr(dev, offset);
303c869f77dSJakub Kicinski }
304c869f77dSJakub Kicinski 
mt76_wr(struct mt7601u_dev * dev,u32 offset,u32 val)305c869f77dSJakub Kicinski static inline void mt76_wr(struct mt7601u_dev *dev, u32 offset, u32 val)
306c869f77dSJakub Kicinski {
307c869f77dSJakub Kicinski 	return mt7601u_wr(dev, offset, val);
308c869f77dSJakub Kicinski }
309c869f77dSJakub Kicinski 
310c869f77dSJakub Kicinski static inline u32
mt76_rmw(struct mt7601u_dev * dev,u32 offset,u32 mask,u32 val)311c869f77dSJakub Kicinski mt76_rmw(struct mt7601u_dev *dev, u32 offset, u32 mask, u32 val)
312c869f77dSJakub Kicinski {
313c869f77dSJakub Kicinski 	return mt7601u_rmw(dev, offset, mask, val);
314c869f77dSJakub Kicinski }
315c869f77dSJakub Kicinski 
mt76_set(struct mt7601u_dev * dev,u32 offset,u32 val)316c869f77dSJakub Kicinski static inline u32 mt76_set(struct mt7601u_dev *dev, u32 offset, u32 val)
317c869f77dSJakub Kicinski {
318c869f77dSJakub Kicinski 	return mt76_rmw(dev, offset, 0, val);
319c869f77dSJakub Kicinski }
320c869f77dSJakub Kicinski 
mt76_clear(struct mt7601u_dev * dev,u32 offset,u32 val)321c869f77dSJakub Kicinski static inline u32 mt76_clear(struct mt7601u_dev *dev, u32 offset, u32 val)
322c869f77dSJakub Kicinski {
323c869f77dSJakub Kicinski 	return mt76_rmw(dev, offset, val, 0);
324c869f77dSJakub Kicinski }
325c869f77dSJakub Kicinski 
326c869f77dSJakub Kicinski int mt7601u_write_reg_pairs(struct mt7601u_dev *dev, u32 base,
327c869f77dSJakub Kicinski 			    const struct mt76_reg_pair *data, int len);
328c869f77dSJakub Kicinski int mt7601u_burst_write_regs(struct mt7601u_dev *dev, u32 offset,
329c869f77dSJakub Kicinski 			     const u32 *data, int n);
330c869f77dSJakub Kicinski void mt7601u_addr_wr(struct mt7601u_dev *dev, const u32 offset, const u8 *addr);
331c869f77dSJakub Kicinski 
332c869f77dSJakub Kicinski /* Init */
333c869f77dSJakub Kicinski struct mt7601u_dev *mt7601u_alloc_device(struct device *dev);
334c869f77dSJakub Kicinski int mt7601u_init_hardware(struct mt7601u_dev *dev);
335c869f77dSJakub Kicinski int mt7601u_register_device(struct mt7601u_dev *dev);
336c869f77dSJakub Kicinski void mt7601u_cleanup(struct mt7601u_dev *dev);
337c869f77dSJakub Kicinski 
338c869f77dSJakub Kicinski int mt7601u_mac_start(struct mt7601u_dev *dev);
339c869f77dSJakub Kicinski void mt7601u_mac_stop(struct mt7601u_dev *dev);
340c869f77dSJakub Kicinski 
341c869f77dSJakub Kicinski /* PHY */
342c869f77dSJakub Kicinski int mt7601u_phy_init(struct mt7601u_dev *dev);
343c869f77dSJakub Kicinski int mt7601u_wait_bbp_ready(struct mt7601u_dev *dev);
344c869f77dSJakub Kicinski void mt7601u_set_rx_path(struct mt7601u_dev *dev, u8 path);
345c869f77dSJakub Kicinski void mt7601u_set_tx_dac(struct mt7601u_dev *dev, u8 path);
346c869f77dSJakub Kicinski int mt7601u_bbp_set_bw(struct mt7601u_dev *dev, int bw);
347c869f77dSJakub Kicinski void mt7601u_agc_save(struct mt7601u_dev *dev);
348c869f77dSJakub Kicinski void mt7601u_agc_restore(struct mt7601u_dev *dev);
349c869f77dSJakub Kicinski int mt7601u_phy_set_channel(struct mt7601u_dev *dev,
350c869f77dSJakub Kicinski 			    struct cfg80211_chan_def *chandef);
351c869f77dSJakub Kicinski void mt7601u_phy_recalibrate_after_assoc(struct mt7601u_dev *dev);
352c869f77dSJakub Kicinski int mt7601u_phy_get_rssi(struct mt7601u_dev *dev,
353c869f77dSJakub Kicinski 			 struct mt7601u_rxwi *rxwi, u16 rate);
354c869f77dSJakub Kicinski void mt7601u_phy_con_cal_onoff(struct mt7601u_dev *dev,
355c869f77dSJakub Kicinski 			       struct ieee80211_bss_conf *info);
356c869f77dSJakub Kicinski 
357c869f77dSJakub Kicinski /* MAC */
358c869f77dSJakub Kicinski void mt7601u_mac_work(struct work_struct *work);
359c869f77dSJakub Kicinski void mt7601u_mac_set_protection(struct mt7601u_dev *dev, bool legacy_prot,
360c869f77dSJakub Kicinski 				int ht_mode);
361c869f77dSJakub Kicinski void mt7601u_mac_set_short_preamble(struct mt7601u_dev *dev, bool short_preamb);
362c869f77dSJakub Kicinski void mt7601u_mac_config_tsf(struct mt7601u_dev *dev, bool enable, int interval);
363c869f77dSJakub Kicinski void
364c869f77dSJakub Kicinski mt7601u_mac_wcid_setup(struct mt7601u_dev *dev, u8 idx, u8 vif_idx, u8 *mac);
365c869f77dSJakub Kicinski void mt7601u_mac_set_ampdu_factor(struct mt7601u_dev *dev);
366c869f77dSJakub Kicinski 
367c869f77dSJakub Kicinski /* TX */
368c869f77dSJakub Kicinski void mt7601u_tx(struct ieee80211_hw *hw, struct ieee80211_tx_control *control,
369c869f77dSJakub Kicinski 		struct sk_buff *skb);
370c869f77dSJakub Kicinski int mt7601u_conf_tx(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
371*b3e2130bSJohannes Berg 		    unsigned int link_id, u16 queue,
372*b3e2130bSJohannes Berg 		    const struct ieee80211_tx_queue_params *params);
373c869f77dSJakub Kicinski void mt7601u_tx_status(struct mt7601u_dev *dev, struct sk_buff *skb);
374c869f77dSJakub Kicinski void mt7601u_tx_stat(struct work_struct *work);
375c869f77dSJakub Kicinski 
376c869f77dSJakub Kicinski /* util */
377c869f77dSJakub Kicinski void mt76_remove_hdr_pad(struct sk_buff *skb);
378c869f77dSJakub Kicinski int mt76_insert_hdr_pad(struct sk_buff *skb);
379c869f77dSJakub Kicinski 
380c869f77dSJakub Kicinski u32 mt7601u_bbp_set_ctrlch(struct mt7601u_dev *dev, bool below);
381c869f77dSJakub Kicinski 
mt7601u_mac_set_ctrlch(struct mt7601u_dev * dev,bool below)382c869f77dSJakub Kicinski static inline u32 mt7601u_mac_set_ctrlch(struct mt7601u_dev *dev, bool below)
383c869f77dSJakub Kicinski {
384c869f77dSJakub Kicinski 	return mt7601u_rmc(dev, MT_TX_BAND_CFG, 1, below);
385c869f77dSJakub Kicinski }
386c869f77dSJakub Kicinski 
387c869f77dSJakub Kicinski int mt7601u_dma_init(struct mt7601u_dev *dev);
388c869f77dSJakub Kicinski void mt7601u_dma_cleanup(struct mt7601u_dev *dev);
389c869f77dSJakub Kicinski 
390c869f77dSJakub Kicinski int mt7601u_dma_enqueue_tx(struct mt7601u_dev *dev, struct sk_buff *skb,
391c869f77dSJakub Kicinski 			   struct mt76_wcid *wcid, int hw_q);
392c869f77dSJakub Kicinski 
393c869f77dSJakub Kicinski #endif
394