1e57b7901SRyder Lee // SPDX-License-Identifier: ISC
2e57b7901SRyder Lee /* Copyright (C) 2020 MediaTek Inc. */
3e57b7901SRyder Lee
4e57b7901SRyder Lee #include <linux/etherdevice.h>
5e57b7901SRyder Lee #include <linux/timekeeping.h>
64dbcb912SRyder Lee #include "coredump.h"
7e57b7901SRyder Lee #include "mt7915.h"
8e57b7901SRyder Lee #include "../dma.h"
9e57b7901SRyder Lee #include "mac.h"
103782b69dSLorenzo Bianconi #include "mcu.h"
11e57b7901SRyder Lee
12a71b648eSRyder Lee #define to_rssi(field, rcpi) ((FIELD_GET(field, rcpi) - 220) / 2)
13e57b7901SRyder Lee
14e57b7901SRyder Lee static const struct mt7915_dfs_radar_spec etsi_radar_specs = {
15e57b7901SRyder Lee .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
16e57b7901SRyder Lee .radar_pattern = {
17e57b7901SRyder Lee [5] = { 1, 0, 6, 32, 28, 0, 990, 5010, 17, 1, 1 },
18e57b7901SRyder Lee [6] = { 1, 0, 9, 32, 28, 0, 615, 5010, 27, 1, 1 },
19e57b7901SRyder Lee [7] = { 1, 0, 15, 32, 28, 0, 240, 445, 27, 1, 1 },
20e57b7901SRyder Lee [8] = { 1, 0, 12, 32, 28, 0, 240, 510, 42, 1, 1 },
21e57b7901SRyder Lee [9] = { 1, 1, 0, 0, 0, 0, 2490, 3343, 14, 0, 0, 12, 32, 28, { }, 126 },
22e57b7901SRyder Lee [10] = { 1, 1, 0, 0, 0, 0, 2490, 3343, 14, 0, 0, 15, 32, 24, { }, 126 },
23e57b7901SRyder Lee [11] = { 1, 1, 0, 0, 0, 0, 823, 2510, 14, 0, 0, 18, 32, 28, { }, 54 },
24e57b7901SRyder Lee [12] = { 1, 1, 0, 0, 0, 0, 823, 2510, 14, 0, 0, 27, 32, 24, { }, 54 },
25e57b7901SRyder Lee },
26e57b7901SRyder Lee };
27e57b7901SRyder Lee
28e57b7901SRyder Lee static const struct mt7915_dfs_radar_spec fcc_radar_specs = {
29e57b7901SRyder Lee .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
30e57b7901SRyder Lee .radar_pattern = {
31e57b7901SRyder Lee [0] = { 1, 0, 8, 32, 28, 0, 508, 3076, 13, 1, 1 },
32e57b7901SRyder Lee [1] = { 1, 0, 12, 32, 28, 0, 140, 240, 17, 1, 1 },
33e57b7901SRyder Lee [2] = { 1, 0, 8, 32, 28, 0, 190, 510, 22, 1, 1 },
34e57b7901SRyder Lee [3] = { 1, 0, 6, 32, 28, 0, 190, 510, 32, 1, 1 },
35e57b7901SRyder Lee [4] = { 1, 0, 9, 255, 28, 0, 323, 343, 13, 1, 32 },
36e57b7901SRyder Lee },
37e57b7901SRyder Lee };
38e57b7901SRyder Lee
39e57b7901SRyder Lee static const struct mt7915_dfs_radar_spec jp_radar_specs = {
40e57b7901SRyder Lee .pulse_th = { 110, -10, -80, 40, 5200, 128, 5200 },
41e57b7901SRyder Lee .radar_pattern = {
42e57b7901SRyder Lee [0] = { 1, 0, 8, 32, 28, 0, 508, 3076, 13, 1, 1 },
43e57b7901SRyder Lee [1] = { 1, 0, 12, 32, 28, 0, 140, 240, 17, 1, 1 },
44e57b7901SRyder Lee [2] = { 1, 0, 8, 32, 28, 0, 190, 510, 22, 1, 1 },
45e57b7901SRyder Lee [3] = { 1, 0, 6, 32, 28, 0, 190, 510, 32, 1, 1 },
46e57b7901SRyder Lee [4] = { 1, 0, 9, 255, 28, 0, 323, 343, 13, 1, 32 },
47e57b7901SRyder Lee [13] = { 1, 0, 7, 32, 28, 0, 3836, 3856, 14, 1, 1 },
48e57b7901SRyder Lee [14] = { 1, 0, 6, 32, 28, 0, 615, 5010, 110, 1, 1 },
49e57b7901SRyder Lee [15] = { 1, 1, 0, 0, 0, 0, 15, 5010, 110, 0, 0, 12, 32, 28 },
50e57b7901SRyder Lee },
51e57b7901SRyder Lee };
52e57b7901SRyder Lee
mt7915_rx_get_wcid(struct mt7915_dev * dev,u16 idx,bool unicast)53e57b7901SRyder Lee static struct mt76_wcid *mt7915_rx_get_wcid(struct mt7915_dev *dev,
54e57b7901SRyder Lee u16 idx, bool unicast)
55e57b7901SRyder Lee {
56e57b7901SRyder Lee struct mt7915_sta *sta;
57e57b7901SRyder Lee struct mt76_wcid *wcid;
58e57b7901SRyder Lee
59e57b7901SRyder Lee if (idx >= ARRAY_SIZE(dev->mt76.wcid))
60e57b7901SRyder Lee return NULL;
61e57b7901SRyder Lee
62e57b7901SRyder Lee wcid = rcu_dereference(dev->mt76.wcid[idx]);
63e57b7901SRyder Lee if (unicast || !wcid)
64e57b7901SRyder Lee return wcid;
65e57b7901SRyder Lee
66e57b7901SRyder Lee if (!wcid->sta)
67e57b7901SRyder Lee return NULL;
68e57b7901SRyder Lee
69e57b7901SRyder Lee sta = container_of(wcid, struct mt7915_sta, wcid);
70e57b7901SRyder Lee if (!sta->vif)
71e57b7901SRyder Lee return NULL;
72e57b7901SRyder Lee
73e57b7901SRyder Lee return &sta->vif->sta.wcid;
74e57b7901SRyder Lee }
75e57b7901SRyder Lee
mt7915_mac_wtbl_update(struct mt7915_dev * dev,int idx,u32 mask)76e57b7901SRyder Lee bool mt7915_mac_wtbl_update(struct mt7915_dev *dev, int idx, u32 mask)
77e57b7901SRyder Lee {
78e57b7901SRyder Lee mt76_rmw(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_WLAN_IDX,
79e57b7901SRyder Lee FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, idx) | mask);
80e57b7901SRyder Lee
81e57b7901SRyder Lee return mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY,
82e57b7901SRyder Lee 0, 5000);
83e57b7901SRyder Lee }
84e57b7901SRyder Lee
mt7915_mac_wtbl_lmac_addr(struct mt7915_dev * dev,u16 wcid,u8 dw)8570fd1333SRyder Lee u32 mt7915_mac_wtbl_lmac_addr(struct mt7915_dev *dev, u16 wcid, u8 dw)
86e57b7901SRyder Lee {
87e57b7901SRyder Lee mt76_wr(dev, MT_WTBLON_TOP_WDUCR,
88e57b7901SRyder Lee FIELD_PREP(MT_WTBLON_TOP_WDUCR_GROUP, (wcid >> 7)));
89e57b7901SRyder Lee
909908d98aSRyder Lee return MT_WTBL_LMAC_OFFS(wcid, dw);
91e57b7901SRyder Lee }
92e57b7901SRyder Lee
mt7915_mac_sta_poll(struct mt7915_dev * dev)930f1c443cSFelix Fietkau static void mt7915_mac_sta_poll(struct mt7915_dev *dev)
94e57b7901SRyder Lee {
95e57b7901SRyder Lee static const u8 ac_to_tid[] = {
96e57b7901SRyder Lee [IEEE80211_AC_BE] = 0,
97e57b7901SRyder Lee [IEEE80211_AC_BK] = 1,
98e57b7901SRyder Lee [IEEE80211_AC_VI] = 4,
99e57b7901SRyder Lee [IEEE80211_AC_VO] = 6
100e57b7901SRyder Lee };
101e57b7901SRyder Lee struct ieee80211_sta *sta;
102e57b7901SRyder Lee struct mt7915_sta *msta;
1039908d98aSRyder Lee struct rate_info *rate;
104e57b7901SRyder Lee u32 tx_time[IEEE80211_NUM_ACS], rx_time[IEEE80211_NUM_ACS];
1050f1c443cSFelix Fietkau LIST_HEAD(sta_poll_list);
106e57b7901SRyder Lee int i;
107e57b7901SRyder Lee
108fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
109fbba711cSLorenzo Bianconi list_splice_init(&dev->mt76.sta_poll_list, &sta_poll_list);
110fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
1110f1c443cSFelix Fietkau
112e57b7901SRyder Lee rcu_read_lock();
113e57b7901SRyder Lee
114e57b7901SRyder Lee while (true) {
115e57b7901SRyder Lee bool clear = false;
1169908d98aSRyder Lee u32 addr, val;
117e57b7901SRyder Lee u16 idx;
118a71b648eSRyder Lee s8 rssi[4];
1199908d98aSRyder Lee u8 bw;
120e57b7901SRyder Lee
121fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
1220f1c443cSFelix Fietkau if (list_empty(&sta_poll_list)) {
123fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
124e57b7901SRyder Lee break;
125e57b7901SRyder Lee }
1260f1c443cSFelix Fietkau msta = list_first_entry(&sta_poll_list,
127b73e1d92SLorenzo Bianconi struct mt7915_sta, wcid.poll_list);
128b73e1d92SLorenzo Bianconi list_del_init(&msta->wcid.poll_list);
129fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
130e57b7901SRyder Lee
13168e6644bSFelix Fietkau idx = msta->wcid.idx;
132a71b648eSRyder Lee
133a71b648eSRyder Lee /* refresh peer's airtime reporting */
1349908d98aSRyder Lee addr = mt7915_mac_wtbl_lmac_addr(dev, idx, 20);
135e57b7901SRyder Lee
13668e6644bSFelix Fietkau for (i = 0; i < IEEE80211_NUM_ACS; i++) {
13768e6644bSFelix Fietkau u32 tx_last = msta->airtime_ac[i];
13868e6644bSFelix Fietkau u32 rx_last = msta->airtime_ac[i + 4];
13968e6644bSFelix Fietkau
14068e6644bSFelix Fietkau msta->airtime_ac[i] = mt76_rr(dev, addr);
14168e6644bSFelix Fietkau msta->airtime_ac[i + 4] = mt76_rr(dev, addr + 4);
14268e6644bSFelix Fietkau
143e57b7901SRyder Lee tx_time[i] = msta->airtime_ac[i] - tx_last;
14468e6644bSFelix Fietkau rx_time[i] = msta->airtime_ac[i + 4] - rx_last;
145e57b7901SRyder Lee
146e57b7901SRyder Lee if ((tx_last | rx_last) & BIT(30))
147e57b7901SRyder Lee clear = true;
14868e6644bSFelix Fietkau
14968e6644bSFelix Fietkau addr += 8;
150e57b7901SRyder Lee }
151e57b7901SRyder Lee
152e57b7901SRyder Lee if (clear) {
153e57b7901SRyder Lee mt7915_mac_wtbl_update(dev, idx,
154e57b7901SRyder Lee MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
155e57b7901SRyder Lee memset(msta->airtime_ac, 0, sizeof(msta->airtime_ac));
156e57b7901SRyder Lee }
157e57b7901SRyder Lee
158e57b7901SRyder Lee if (!msta->wcid.sta)
159e57b7901SRyder Lee continue;
160e57b7901SRyder Lee
161e57b7901SRyder Lee sta = container_of((void *)msta, struct ieee80211_sta,
162e57b7901SRyder Lee drv_priv);
163e57b7901SRyder Lee for (i = 0; i < IEEE80211_NUM_ACS; i++) {
164c3137942SSujuan Chen u8 queue = mt76_connac_lmac_mapping(i);
165c3137942SSujuan Chen u32 tx_cur = tx_time[queue];
166c3137942SSujuan Chen u32 rx_cur = rx_time[queue];
167e57b7901SRyder Lee u8 tid = ac_to_tid[i];
168e57b7901SRyder Lee
169e57b7901SRyder Lee if (!tx_cur && !rx_cur)
170e57b7901SRyder Lee continue;
171e57b7901SRyder Lee
172e57b7901SRyder Lee ieee80211_sta_register_airtime(sta, tid, tx_cur,
173e57b7901SRyder Lee rx_cur);
174e57b7901SRyder Lee }
1759908d98aSRyder Lee
1769908d98aSRyder Lee /*
1779908d98aSRyder Lee * We don't support reading GI info from txs packets.
1789908d98aSRyder Lee * For accurate tx status reporting and AQL improvement,
17943eaa368SRyder Lee * we need to make sure that flags match so polling GI
1809908d98aSRyder Lee * from per-sta counters directly.
1819908d98aSRyder Lee */
1829908d98aSRyder Lee rate = &msta->wcid.rate;
1839908d98aSRyder Lee addr = mt7915_mac_wtbl_lmac_addr(dev, idx, 7);
1849908d98aSRyder Lee val = mt76_rr(dev, addr);
1859908d98aSRyder Lee
1869908d98aSRyder Lee switch (rate->bw) {
1879908d98aSRyder Lee case RATE_INFO_BW_160:
1889908d98aSRyder Lee bw = IEEE80211_STA_RX_BW_160;
1899908d98aSRyder Lee break;
1909908d98aSRyder Lee case RATE_INFO_BW_80:
1919908d98aSRyder Lee bw = IEEE80211_STA_RX_BW_80;
1929908d98aSRyder Lee break;
1939908d98aSRyder Lee case RATE_INFO_BW_40:
1949908d98aSRyder Lee bw = IEEE80211_STA_RX_BW_40;
1959908d98aSRyder Lee break;
1969908d98aSRyder Lee default:
1979908d98aSRyder Lee bw = IEEE80211_STA_RX_BW_20;
1989908d98aSRyder Lee break;
1999908d98aSRyder Lee }
2009908d98aSRyder Lee
2019908d98aSRyder Lee if (rate->flags & RATE_INFO_FLAGS_HE_MCS) {
2029908d98aSRyder Lee u8 offs = 24 + 2 * bw;
2039908d98aSRyder Lee
2049908d98aSRyder Lee rate->he_gi = (val & (0x3 << offs)) >> offs;
2059908d98aSRyder Lee } else if (rate->flags &
2069908d98aSRyder Lee (RATE_INFO_FLAGS_VHT_MCS | RATE_INFO_FLAGS_MCS)) {
2079908d98aSRyder Lee if (val & BIT(12 + bw))
2089908d98aSRyder Lee rate->flags |= RATE_INFO_FLAGS_SHORT_GI;
2099908d98aSRyder Lee else
2109908d98aSRyder Lee rate->flags &= ~RATE_INFO_FLAGS_SHORT_GI;
2119908d98aSRyder Lee }
212a71b648eSRyder Lee
213a71b648eSRyder Lee /* get signal strength of resp frames (CTS/BA/ACK) */
214a71b648eSRyder Lee addr = mt7915_mac_wtbl_lmac_addr(dev, idx, 30);
215a71b648eSRyder Lee val = mt76_rr(dev, addr);
216a71b648eSRyder Lee
217a71b648eSRyder Lee rssi[0] = to_rssi(GENMASK(7, 0), val);
218a71b648eSRyder Lee rssi[1] = to_rssi(GENMASK(15, 8), val);
219a71b648eSRyder Lee rssi[2] = to_rssi(GENMASK(23, 16), val);
220a71b648eSRyder Lee rssi[3] = to_rssi(GENMASK(31, 14), val);
221a71b648eSRyder Lee
222a71b648eSRyder Lee msta->ack_signal =
223a71b648eSRyder Lee mt76_rx_signal(msta->vif->phy->mt76->antenna_mask, rssi);
224a71b648eSRyder Lee
225a71b648eSRyder Lee ewma_avg_signal_add(&msta->avg_ack_signal, -msta->ack_signal);
226e57b7901SRyder Lee }
227e57b7901SRyder Lee
228e57b7901SRyder Lee rcu_read_unlock();
229e57b7901SRyder Lee }
230e57b7901SRyder Lee
mt7915_mac_enable_rtscts(struct mt7915_dev * dev,struct ieee80211_vif * vif,bool enable)231150b9141SRyder Lee void mt7915_mac_enable_rtscts(struct mt7915_dev *dev,
232150b9141SRyder Lee struct ieee80211_vif *vif, bool enable)
233150b9141SRyder Lee {
234150b9141SRyder Lee struct mt7915_vif *mvif = (struct mt7915_vif *)vif->drv_priv;
235150b9141SRyder Lee u32 addr;
236150b9141SRyder Lee
237150b9141SRyder Lee addr = mt7915_mac_wtbl_lmac_addr(dev, mvif->sta.wcid.idx, 5);
238150b9141SRyder Lee if (enable)
239150b9141SRyder Lee mt76_set(dev, addr, BIT(5));
240150b9141SRyder Lee else
241150b9141SRyder Lee mt76_clear(dev, addr, BIT(5));
242150b9141SRyder Lee }
243150b9141SRyder Lee
244c3137942SSujuan Chen static void
mt7915_wed_check_ppe(struct mt7915_dev * dev,struct mt76_queue * q,struct mt7915_sta * msta,struct sk_buff * skb,u32 info)245c3137942SSujuan Chen mt7915_wed_check_ppe(struct mt7915_dev *dev, struct mt76_queue *q,
246c3137942SSujuan Chen struct mt7915_sta *msta, struct sk_buff *skb,
247c3137942SSujuan Chen u32 info)
248c3137942SSujuan Chen {
249c3137942SSujuan Chen struct ieee80211_vif *vif;
250c3137942SSujuan Chen struct wireless_dev *wdev;
251c3137942SSujuan Chen
252c3137942SSujuan Chen if (!msta || !msta->vif)
253c3137942SSujuan Chen return;
254c3137942SSujuan Chen
25558bcd4edSLorenzo Bianconi if (!mt76_queue_is_wed_rx(q))
256c3137942SSujuan Chen return;
257c3137942SSujuan Chen
258c3137942SSujuan Chen if (!(info & MT_DMA_INFO_PPE_VLD))
259c3137942SSujuan Chen return;
260c3137942SSujuan Chen
261c3137942SSujuan Chen vif = container_of((void *)msta->vif, struct ieee80211_vif,
262c3137942SSujuan Chen drv_priv);
263c3137942SSujuan Chen wdev = ieee80211_vif_to_wdev(vif);
264c3137942SSujuan Chen skb->dev = wdev->netdev;
265c3137942SSujuan Chen
266c3137942SSujuan Chen mtk_wed_device_ppe_check(&dev->mt76.mmio.wed, skb,
267c3137942SSujuan Chen FIELD_GET(MT_DMA_PPE_CPU_REASON, info),
268c3137942SSujuan Chen FIELD_GET(MT_DMA_PPE_ENTRY, info));
269c3137942SSujuan Chen }
270c3137942SSujuan Chen
271338330bdSFelix Fietkau static int
mt7915_mac_fill_rx(struct mt7915_dev * dev,struct sk_buff * skb,enum mt76_rxq_id q,u32 * info)272c3137942SSujuan Chen mt7915_mac_fill_rx(struct mt7915_dev *dev, struct sk_buff *skb,
273c3137942SSujuan Chen enum mt76_rxq_id q, u32 *info)
274e57b7901SRyder Lee {
275e57b7901SRyder Lee struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
276e57b7901SRyder Lee struct mt76_phy *mphy = &dev->mt76.phy;
277e57b7901SRyder Lee struct mt7915_phy *phy = &dev->phy;
278e57b7901SRyder Lee struct ieee80211_supported_band *sband;
279e57b7901SRyder Lee __le32 *rxd = (__le32 *)skb->data;
2800d4b6909SRyder Lee __le32 *rxv = NULL;
28194244d2eSFelix Fietkau u32 rxd0 = le32_to_cpu(rxd[0]);
282e57b7901SRyder Lee u32 rxd1 = le32_to_cpu(rxd[1]);
283e57b7901SRyder Lee u32 rxd2 = le32_to_cpu(rxd[2]);
284e57b7901SRyder Lee u32 rxd3 = le32_to_cpu(rxd[3]);
285cc4b3c13SLorenzo Bianconi u32 rxd4 = le32_to_cpu(rxd[4]);
28694244d2eSFelix Fietkau u32 csum_mask = MT_RXD0_NORMAL_IP_SUM | MT_RXD0_NORMAL_UDP_TCP_SUM;
287e57b7901SRyder Lee bool unicast, insert_ccmp_hdr = false;
288cc4b3c13SLorenzo Bianconi u8 remove_pad, amsdu_info;
28905268cf1SLorenzo Bianconi u8 mode = 0, qos_ctl = 0;
290b5ee771cSDan Carpenter struct mt7915_sta *msta = NULL;
291443dc85aSFelix Fietkau u32 csum_status = *(u32 *)skb->cb;
29290e3abf0SFelix Fietkau bool hdr_trans;
293dc5399a5SXing Song u16 hdr_gap;
29490e3abf0SFelix Fietkau u16 seq_ctrl = 0;
29590e3abf0SFelix Fietkau __le16 fc = 0;
2964550fb9eSFelix Fietkau int idx;
297e57b7901SRyder Lee
298e57b7901SRyder Lee memset(status, 0, sizeof(*status));
299e57b7901SRyder Lee
3003eb50cc9SRyder Lee if ((rxd1 & MT_RXD1_NORMAL_BAND_IDX) && !phy->mt76->band_idx) {
301dc44c45cSLorenzo Bianconi mphy = dev->mt76.phys[MT_BAND1];
302e57b7901SRyder Lee if (!mphy)
303e57b7901SRyder Lee return -EINVAL;
304e57b7901SRyder Lee
305e57b7901SRyder Lee phy = mphy->priv;
306128c9b7dSLorenzo Bianconi status->phy_idx = 1;
307e57b7901SRyder Lee }
308e57b7901SRyder Lee
309e57b7901SRyder Lee if (!test_bit(MT76_STATE_RUNNING, &mphy->state))
310e57b7901SRyder Lee return -EINVAL;
311e57b7901SRyder Lee
312cc4b3c13SLorenzo Bianconi if (rxd2 & MT_RXD2_NORMAL_AMSDU_ERR)
313cc4b3c13SLorenzo Bianconi return -EINVAL;
314cc4b3c13SLorenzo Bianconi
315dd28dea5SXing Song hdr_trans = rxd2 & MT_RXD2_NORMAL_HDR_TRANS;
316dd28dea5SXing Song if (hdr_trans && (rxd1 & MT_RXD1_NORMAL_CM))
317dd28dea5SXing Song return -EINVAL;
318dd28dea5SXing Song
319dd28dea5SXing Song /* ICV error or CCMP/BIP/WPI MIC error */
320dd28dea5SXing Song if (rxd1 & MT_RXD1_NORMAL_ICV_ERR)
321dd28dea5SXing Song status->flag |= RX_FLAG_ONLY_MONITOR;
322dd28dea5SXing Song
323e57b7901SRyder Lee unicast = FIELD_GET(MT_RXD3_NORMAL_ADDR_TYPE, rxd3) == MT_RXD3_NORMAL_U2M;
324e57b7901SRyder Lee idx = FIELD_GET(MT_RXD1_NORMAL_WLAN_IDX, rxd1);
325e57b7901SRyder Lee status->wcid = mt7915_rx_get_wcid(dev, idx, unicast);
326e57b7901SRyder Lee
327e57b7901SRyder Lee if (status->wcid) {
328e57b7901SRyder Lee msta = container_of(status->wcid, struct mt7915_sta, wcid);
329fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
330b73e1d92SLorenzo Bianconi if (list_empty(&msta->wcid.poll_list))
331b73e1d92SLorenzo Bianconi list_add_tail(&msta->wcid.poll_list,
332fbba711cSLorenzo Bianconi &dev->mt76.sta_poll_list);
333fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
334e57b7901SRyder Lee }
335e57b7901SRyder Lee
336e57b7901SRyder Lee status->freq = mphy->chandef.chan->center_freq;
337e57b7901SRyder Lee status->band = mphy->chandef.chan->band;
338e57b7901SRyder Lee if (status->band == NL80211_BAND_5GHZ)
339e57b7901SRyder Lee sband = &mphy->sband_5g.sband;
340b4d093e3SMeiChia Chiu else if (status->band == NL80211_BAND_6GHZ)
341b4d093e3SMeiChia Chiu sband = &mphy->sband_6g.sband;
342e57b7901SRyder Lee else
343e57b7901SRyder Lee sband = &mphy->sband_2g.sband;
344e57b7901SRyder Lee
345e57b7901SRyder Lee if (!sband->channels)
346e57b7901SRyder Lee return -EINVAL;
347e57b7901SRyder Lee
348443dc85aSFelix Fietkau if ((rxd0 & csum_mask) == csum_mask &&
349443dc85aSFelix Fietkau !(csum_status & (BIT(0) | BIT(2) | BIT(3))))
35094244d2eSFelix Fietkau skb->ip_summed = CHECKSUM_UNNECESSARY;
35194244d2eSFelix Fietkau
352e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_FCS_ERR)
353e57b7901SRyder Lee status->flag |= RX_FLAG_FAILED_FCS_CRC;
354e57b7901SRyder Lee
355e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_TKIP_MIC_ERR)
356e57b7901SRyder Lee status->flag |= RX_FLAG_MMIC_ERROR;
357e57b7901SRyder Lee
358e57b7901SRyder Lee if (FIELD_GET(MT_RXD1_NORMAL_SEC_MODE, rxd1) != 0 &&
359e57b7901SRyder Lee !(rxd1 & (MT_RXD1_NORMAL_CLM | MT_RXD1_NORMAL_CM))) {
360e57b7901SRyder Lee status->flag |= RX_FLAG_DECRYPTED;
361e57b7901SRyder Lee status->flag |= RX_FLAG_IV_STRIPPED;
362e57b7901SRyder Lee status->flag |= RX_FLAG_MMIC_STRIPPED | RX_FLAG_MIC_STRIPPED;
363e57b7901SRyder Lee }
364e57b7901SRyder Lee
365e57b7901SRyder Lee remove_pad = FIELD_GET(MT_RXD2_NORMAL_HDR_OFFSET, rxd2);
366e57b7901SRyder Lee
367e57b7901SRyder Lee if (rxd2 & MT_RXD2_NORMAL_MAX_LEN_ERROR)
368e57b7901SRyder Lee return -EINVAL;
369e57b7901SRyder Lee
370e57b7901SRyder Lee rxd += 6;
371e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_GROUP_4) {
37290e3abf0SFelix Fietkau u32 v0 = le32_to_cpu(rxd[0]);
37390e3abf0SFelix Fietkau u32 v2 = le32_to_cpu(rxd[2]);
37490e3abf0SFelix Fietkau
37590e3abf0SFelix Fietkau fc = cpu_to_le16(FIELD_GET(MT_RXD6_FRAME_CONTROL, v0));
37690e3abf0SFelix Fietkau qos_ctl = FIELD_GET(MT_RXD8_QOS_CTL, v2);
37790e3abf0SFelix Fietkau seq_ctrl = FIELD_GET(MT_RXD8_SEQ_CTRL, v2);
37890e3abf0SFelix Fietkau
379e57b7901SRyder Lee rxd += 4;
380e57b7901SRyder Lee if ((u8 *)rxd - skb->data >= skb->len)
381e57b7901SRyder Lee return -EINVAL;
382e57b7901SRyder Lee }
383e57b7901SRyder Lee
384e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_GROUP_1) {
385e57b7901SRyder Lee u8 *data = (u8 *)rxd;
386e57b7901SRyder Lee
387e57b7901SRyder Lee if (status->flag & RX_FLAG_DECRYPTED) {
388c368362cSRyder Lee switch (FIELD_GET(MT_RXD1_NORMAL_SEC_MODE, rxd1)) {
389c368362cSRyder Lee case MT_CIPHER_AES_CCMP:
390c368362cSRyder Lee case MT_CIPHER_CCMP_CCX:
391c368362cSRyder Lee case MT_CIPHER_CCMP_256:
392c368362cSRyder Lee insert_ccmp_hdr =
393c368362cSRyder Lee FIELD_GET(MT_RXD2_NORMAL_FRAG, rxd2);
394c368362cSRyder Lee fallthrough;
395c368362cSRyder Lee case MT_CIPHER_TKIP:
396c368362cSRyder Lee case MT_CIPHER_TKIP_NO_MIC:
397c368362cSRyder Lee case MT_CIPHER_GCMP:
398c368362cSRyder Lee case MT_CIPHER_GCMP_256:
399e57b7901SRyder Lee status->iv[0] = data[5];
400e57b7901SRyder Lee status->iv[1] = data[4];
401e57b7901SRyder Lee status->iv[2] = data[3];
402e57b7901SRyder Lee status->iv[3] = data[2];
403e57b7901SRyder Lee status->iv[4] = data[1];
404e57b7901SRyder Lee status->iv[5] = data[0];
405c368362cSRyder Lee break;
406c368362cSRyder Lee default:
407c368362cSRyder Lee break;
408c368362cSRyder Lee }
409e57b7901SRyder Lee }
410e57b7901SRyder Lee rxd += 4;
411e57b7901SRyder Lee if ((u8 *)rxd - skb->data >= skb->len)
412e57b7901SRyder Lee return -EINVAL;
413e57b7901SRyder Lee }
414e57b7901SRyder Lee
415e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_GROUP_2) {
4160fda6d7bSRyder Lee status->timestamp = le32_to_cpu(rxd[0]);
4170fda6d7bSRyder Lee status->flag |= RX_FLAG_MACTIME_START;
4180fda6d7bSRyder Lee
4190fda6d7bSRyder Lee if (!(rxd2 & MT_RXD2_NORMAL_NON_AMPDU)) {
4200fda6d7bSRyder Lee status->flag |= RX_FLAG_AMPDU_DETAILS;
4210fda6d7bSRyder Lee
4220fda6d7bSRyder Lee /* all subframes of an A-MPDU have the same timestamp */
4230fda6d7bSRyder Lee if (phy->rx_ampdu_ts != status->timestamp) {
4240fda6d7bSRyder Lee if (!++phy->ampdu_ref)
4250fda6d7bSRyder Lee phy->ampdu_ref++;
4260fda6d7bSRyder Lee }
4270fda6d7bSRyder Lee phy->rx_ampdu_ts = status->timestamp;
4280fda6d7bSRyder Lee
4290fda6d7bSRyder Lee status->ampdu_ref = phy->ampdu_ref;
4300fda6d7bSRyder Lee }
4310fda6d7bSRyder Lee
432e57b7901SRyder Lee rxd += 2;
433e57b7901SRyder Lee if ((u8 *)rxd - skb->data >= skb->len)
434e57b7901SRyder Lee return -EINVAL;
435e57b7901SRyder Lee }
436e57b7901SRyder Lee
437e57b7901SRyder Lee /* RXD Group 3 - P-RXV */
438e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_GROUP_3) {
4391c9db0aaSBo Jiao u32 v0, v1;
4401c9db0aaSBo Jiao int ret;
441b62db09aSRyder Lee
4420d4b6909SRyder Lee rxv = rxd;
443e57b7901SRyder Lee rxd += 2;
444e57b7901SRyder Lee if ((u8 *)rxd - skb->data >= skb->len)
445e57b7901SRyder Lee return -EINVAL;
446e57b7901SRyder Lee
4470d4b6909SRyder Lee v0 = le32_to_cpu(rxv[0]);
4480d4b6909SRyder Lee v1 = le32_to_cpu(rxv[1]);
449b62db09aSRyder Lee
450b62db09aSRyder Lee if (v0 & MT_PRXV_HT_AD_CODE)
451e57b7901SRyder Lee status->enc_flags |= RX_ENC_FLAG_LDPC;
452e57b7901SRyder Lee
453e57b7901SRyder Lee status->chains = mphy->antenna_mask;
454b62db09aSRyder Lee status->chain_signal[0] = to_rssi(MT_PRXV_RCPI0, v1);
455b62db09aSRyder Lee status->chain_signal[1] = to_rssi(MT_PRXV_RCPI1, v1);
456b62db09aSRyder Lee status->chain_signal[2] = to_rssi(MT_PRXV_RCPI2, v1);
457b62db09aSRyder Lee status->chain_signal[3] = to_rssi(MT_PRXV_RCPI3, v1);
458e57b7901SRyder Lee
459e57b7901SRyder Lee /* RXD Group 5 - C-RXV */
460e57b7901SRyder Lee if (rxd1 & MT_RXD1_NORMAL_GROUP_5) {
461e57b7901SRyder Lee rxd += 18;
462e57b7901SRyder Lee if ((u8 *)rxd - skb->data >= skb->len)
463e57b7901SRyder Lee return -EINVAL;
464e57b7901SRyder Lee }
465e57b7901SRyder Lee
466b1481b33SWan Jiabing if (!is_mt7915(&dev->mt76) || (rxd1 & MT_RXD1_NORMAL_GROUP_5)) {
467d832f5e7SLorenzo Bianconi ret = mt76_connac2_mac_fill_rx_rate(&dev->mt76, status,
468d832f5e7SLorenzo Bianconi sband, rxv, &mode);
4691c9db0aaSBo Jiao if (ret < 0)
4701c9db0aaSBo Jiao return ret;
471e57b7901SRyder Lee }
472e57b7901SRyder Lee }
473e57b7901SRyder Lee
474cc4b3c13SLorenzo Bianconi amsdu_info = FIELD_GET(MT_RXD4_NORMAL_PAYLOAD_FORMAT, rxd4);
475cc4b3c13SLorenzo Bianconi status->amsdu = !!amsdu_info;
476cc4b3c13SLorenzo Bianconi if (status->amsdu) {
477cc4b3c13SLorenzo Bianconi status->first_amsdu = amsdu_info == MT_RXD4_FIRST_AMSDU_FRAME;
478cc4b3c13SLorenzo Bianconi status->last_amsdu = amsdu_info == MT_RXD4_LAST_AMSDU_FRAME;
479dc5399a5SXing Song }
480dc5399a5SXing Song
481dc5399a5SXing Song hdr_gap = (u8 *)rxd - skb->data + 2 * remove_pad;
482dc5399a5SXing Song if (hdr_trans && ieee80211_has_morefrags(fc)) {
4830880d408SLorenzo Bianconi struct ieee80211_vif *vif;
4840880d408SLorenzo Bianconi int err;
4850880d408SLorenzo Bianconi
4860880d408SLorenzo Bianconi if (!msta || !msta->vif)
487dc5399a5SXing Song return -EINVAL;
4880880d408SLorenzo Bianconi
4890880d408SLorenzo Bianconi vif = container_of((void *)msta->vif, struct ieee80211_vif,
4900880d408SLorenzo Bianconi drv_priv);
4910880d408SLorenzo Bianconi err = mt76_connac2_reverse_frag0_hdr_trans(vif, skb, hdr_gap);
4920880d408SLorenzo Bianconi if (err)
4930880d408SLorenzo Bianconi return err;
4940880d408SLorenzo Bianconi
495dc5399a5SXing Song hdr_trans = false;
496dc5399a5SXing Song } else {
4971eeff0b4SFelix Fietkau int pad_start = 0;
4981eeff0b4SFelix Fietkau
499dc5399a5SXing Song skb_pull(skb, hdr_gap);
500dc5399a5SXing Song if (!hdr_trans && status->amsdu) {
5011eeff0b4SFelix Fietkau pad_start = ieee80211_get_hdrlen_from_skb(skb);
5021eeff0b4SFelix Fietkau } else if (hdr_trans && (rxd2 & MT_RXD2_NORMAL_HDR_TRANS_ERROR)) {
5031eeff0b4SFelix Fietkau /*
5041eeff0b4SFelix Fietkau * When header translation failure is indicated,
5051eeff0b4SFelix Fietkau * the hardware will insert an extra 2-byte field
5061eeff0b4SFelix Fietkau * containing the data length after the protocol
50747c44088SFelix Fietkau * type field. This happens either when the LLC-SNAP
50847c44088SFelix Fietkau * pattern did not match, or if a VLAN header was
50947c44088SFelix Fietkau * detected.
5101eeff0b4SFelix Fietkau */
5111eeff0b4SFelix Fietkau pad_start = 12;
5121eeff0b4SFelix Fietkau if (get_unaligned_be16(skb->data + pad_start) == ETH_P_8021Q)
5131eeff0b4SFelix Fietkau pad_start += 4;
51447c44088SFelix Fietkau else
5151eeff0b4SFelix Fietkau pad_start = 0;
5161eeff0b4SFelix Fietkau }
5171eeff0b4SFelix Fietkau
5181eeff0b4SFelix Fietkau if (pad_start) {
5191eeff0b4SFelix Fietkau memmove(skb->data + 2, skb->data, pad_start);
520cc4b3c13SLorenzo Bianconi skb_pull(skb, 2);
521cc4b3c13SLorenzo Bianconi }
52290e3abf0SFelix Fietkau }
523cc4b3c13SLorenzo Bianconi
524c23fa1bbSRyder Lee if (!hdr_trans) {
525087baf9bSRyder Lee struct ieee80211_hdr *hdr;
526c23fa1bbSRyder Lee
527c23fa1bbSRyder Lee if (insert_ccmp_hdr) {
528e57b7901SRyder Lee u8 key_id = FIELD_GET(MT_RXD1_NORMAL_KEY_ID, rxd1);
529e57b7901SRyder Lee
530e57b7901SRyder Lee mt76_insert_ccmp_hdr(skb, key_id);
531e57b7901SRyder Lee }
532e57b7901SRyder Lee
533087baf9bSRyder Lee hdr = mt76_skb_get_hdr(skb);
53490e3abf0SFelix Fietkau fc = hdr->frame_control;
53590e3abf0SFelix Fietkau if (ieee80211_is_data_qos(fc)) {
53690e3abf0SFelix Fietkau seq_ctrl = le16_to_cpu(hdr->seq_ctrl);
53790e3abf0SFelix Fietkau qos_ctl = *ieee80211_get_qos_ctl(hdr);
53890e3abf0SFelix Fietkau }
53990e3abf0SFelix Fietkau } else {
54090e3abf0SFelix Fietkau status->flag |= RX_FLAG_8023;
541c3137942SSujuan Chen mt7915_wed_check_ppe(dev, &dev->mt76.q_rx[q], msta, skb,
542c3137942SSujuan Chen *info);
54390e3abf0SFelix Fietkau }
54490e3abf0SFelix Fietkau
545c23fa1bbSRyder Lee if (rxv && mode >= MT_PHY_TYPE_HE_SU && !(status->flag & RX_FLAG_8023))
546f71662deSLorenzo Bianconi mt76_connac2_mac_decode_he_radiotap(&dev->mt76, skb, rxv, mode);
547a82dd24dSRyder Lee
54890e3abf0SFelix Fietkau if (!status->wcid || !ieee80211_is_data_qos(fc))
549e57b7901SRyder Lee return 0;
550e57b7901SRyder Lee
551e57b7901SRyder Lee status->aggr = unicast &&
55290e3abf0SFelix Fietkau !ieee80211_is_qos_nullfunc(fc);
55390e3abf0SFelix Fietkau status->qos_ctl = qos_ctl;
55490e3abf0SFelix Fietkau status->seqno = IEEE80211_SEQ_TO_SN(seq_ctrl);
555e57b7901SRyder Lee
556e57b7901SRyder Lee return 0;
557e57b7901SRyder Lee }
558e57b7901SRyder Lee
559338330bdSFelix Fietkau static void
mt7915_mac_fill_rx_vector(struct mt7915_dev * dev,struct sk_buff * skb)560338330bdSFelix Fietkau mt7915_mac_fill_rx_vector(struct mt7915_dev *dev, struct sk_buff *skb)
5615d8a83f0SShayne Chen {
562338330bdSFelix Fietkau #ifdef CONFIG_NL80211_TESTMODE
56378fc30a2SShayne Chen struct mt7915_phy *phy = &dev->phy;
5645d8a83f0SShayne Chen __le32 *rxd = (__le32 *)skb->data;
56578fc30a2SShayne Chen __le32 *rxv_hdr = rxd + 2;
5665d8a83f0SShayne Chen __le32 *rxv = rxd + 4;
5675d8a83f0SShayne Chen u32 rcpi, ib_rssi, wb_rssi, v20, v21;
568006b9d4aSBo Jiao u8 band_idx;
5695d8a83f0SShayne Chen s32 foe;
5705d8a83f0SShayne Chen u8 snr;
5715d8a83f0SShayne Chen int i;
5725d8a83f0SShayne Chen
573f1fe8eefSRyder Lee band_idx = le32_get_bits(rxv_hdr[1], MT_RXV_HDR_BAND_IDX);
5743eb50cc9SRyder Lee if (band_idx && !phy->mt76->band_idx) {
57578fc30a2SShayne Chen phy = mt7915_ext_phy(dev);
57662fdc974SLorenzo Bianconi if (!phy)
57762fdc974SLorenzo Bianconi goto out;
57862fdc974SLorenzo Bianconi }
57978fc30a2SShayne Chen
5805d8a83f0SShayne Chen rcpi = le32_to_cpu(rxv[6]);
5815d8a83f0SShayne Chen ib_rssi = le32_to_cpu(rxv[7]);
5825d8a83f0SShayne Chen wb_rssi = le32_to_cpu(rxv[8]) >> 5;
5835d8a83f0SShayne Chen
5845d8a83f0SShayne Chen for (i = 0; i < 4; i++, rcpi >>= 8, ib_rssi >>= 8, wb_rssi >>= 9) {
5855d8a83f0SShayne Chen if (i == 3)
5865d8a83f0SShayne Chen wb_rssi = le32_to_cpu(rxv[9]);
5875d8a83f0SShayne Chen
58878fc30a2SShayne Chen phy->test.last_rcpi[i] = rcpi & 0xff;
58978fc30a2SShayne Chen phy->test.last_ib_rssi[i] = ib_rssi & 0xff;
59078fc30a2SShayne Chen phy->test.last_wb_rssi[i] = wb_rssi & 0xff;
5915d8a83f0SShayne Chen }
5925d8a83f0SShayne Chen
5935d8a83f0SShayne Chen v20 = le32_to_cpu(rxv[20]);
5945d8a83f0SShayne Chen v21 = le32_to_cpu(rxv[21]);
5955d8a83f0SShayne Chen
5965d8a83f0SShayne Chen foe = FIELD_GET(MT_CRXV_FOE_LO, v20) |
5975d8a83f0SShayne Chen (FIELD_GET(MT_CRXV_FOE_HI, v21) << MT_CRXV_FOE_SHIFT);
5985d8a83f0SShayne Chen
5995d8a83f0SShayne Chen snr = FIELD_GET(MT_CRXV_SNR, v20) - 16;
6005d8a83f0SShayne Chen
60178fc30a2SShayne Chen phy->test.last_freq_offset = foe;
60278fc30a2SShayne Chen phy->test.last_snr = snr;
60362fdc974SLorenzo Bianconi out:
604338330bdSFelix Fietkau #endif
6055d8a83f0SShayne Chen dev_kfree_skb(skb);
6065d8a83f0SShayne Chen }
6075d8a83f0SShayne Chen
60855f7c9b0SFelix Fietkau static void
mt7915_mac_write_txwi_tm(struct mt7915_phy * phy,__le32 * txwi,struct sk_buff * skb)609c918c74dSShayne Chen mt7915_mac_write_txwi_tm(struct mt7915_phy *phy, __le32 *txwi,
610c918c74dSShayne Chen struct sk_buff *skb)
611aadf0953SShayne Chen {
612aadf0953SShayne Chen #ifdef CONFIG_NL80211_TESTMODE
613c918c74dSShayne Chen struct mt76_testmode_data *td = &phy->mt76->test;
614cc91747bSShayne Chen const struct ieee80211_rate *r;
615cc91747bSShayne Chen u8 bw, mode, nss = td->tx_rate_nss;
616aadf0953SShayne Chen u8 rate_idx = td->tx_rate_idx;
617aadf0953SShayne Chen u16 rateval = 0;
618aadf0953SShayne Chen u32 val;
619cc91747bSShayne Chen bool cck = false;
620cc91747bSShayne Chen int band;
621aadf0953SShayne Chen
622c918c74dSShayne Chen if (skb != phy->mt76->test.tx_skb)
623aadf0953SShayne Chen return;
624aadf0953SShayne Chen
625aadf0953SShayne Chen switch (td->tx_rate_mode) {
626aadf0953SShayne Chen case MT76_TM_TX_MODE_HT:
627aadf0953SShayne Chen nss = 1 + (rate_idx >> 3);
628aadf0953SShayne Chen mode = MT_PHY_TYPE_HT;
629aadf0953SShayne Chen break;
630aadf0953SShayne Chen case MT76_TM_TX_MODE_VHT:
631aadf0953SShayne Chen mode = MT_PHY_TYPE_VHT;
632aadf0953SShayne Chen break;
633aadf0953SShayne Chen case MT76_TM_TX_MODE_HE_SU:
634aadf0953SShayne Chen mode = MT_PHY_TYPE_HE_SU;
635aadf0953SShayne Chen break;
636aadf0953SShayne Chen case MT76_TM_TX_MODE_HE_EXT_SU:
637aadf0953SShayne Chen mode = MT_PHY_TYPE_HE_EXT_SU;
638aadf0953SShayne Chen break;
639aadf0953SShayne Chen case MT76_TM_TX_MODE_HE_TB:
640aadf0953SShayne Chen mode = MT_PHY_TYPE_HE_TB;
641aadf0953SShayne Chen break;
642aadf0953SShayne Chen case MT76_TM_TX_MODE_HE_MU:
643aadf0953SShayne Chen mode = MT_PHY_TYPE_HE_MU;
644aadf0953SShayne Chen break;
645cc91747bSShayne Chen case MT76_TM_TX_MODE_CCK:
646cc91747bSShayne Chen cck = true;
647cc91747bSShayne Chen fallthrough;
648aadf0953SShayne Chen case MT76_TM_TX_MODE_OFDM:
649cc91747bSShayne Chen band = phy->mt76->chandef.chan->band;
650cc91747bSShayne Chen if (band == NL80211_BAND_2GHZ && !cck)
651cc91747bSShayne Chen rate_idx += 4;
652cc91747bSShayne Chen
653cc91747bSShayne Chen r = &phy->mt76->hw->wiphy->bands[band]->bitrates[rate_idx];
654cc91747bSShayne Chen val = cck ? r->hw_value_short : r->hw_value;
655cc91747bSShayne Chen
656cc91747bSShayne Chen mode = val >> 8;
657cc91747bSShayne Chen rate_idx = val & 0xff;
658cc91747bSShayne Chen break;
659aadf0953SShayne Chen default:
660aadf0953SShayne Chen mode = MT_PHY_TYPE_OFDM;
661aadf0953SShayne Chen break;
662aadf0953SShayne Chen }
663aadf0953SShayne Chen
664c918c74dSShayne Chen switch (phy->mt76->chandef.width) {
665aadf0953SShayne Chen case NL80211_CHAN_WIDTH_40:
666aadf0953SShayne Chen bw = 1;
667aadf0953SShayne Chen break;
668aadf0953SShayne Chen case NL80211_CHAN_WIDTH_80:
669aadf0953SShayne Chen bw = 2;
670aadf0953SShayne Chen break;
671aadf0953SShayne Chen case NL80211_CHAN_WIDTH_80P80:
672aadf0953SShayne Chen case NL80211_CHAN_WIDTH_160:
673aadf0953SShayne Chen bw = 3;
674aadf0953SShayne Chen break;
675aadf0953SShayne Chen default:
676aadf0953SShayne Chen bw = 0;
677aadf0953SShayne Chen break;
678aadf0953SShayne Chen }
679aadf0953SShayne Chen
680aadf0953SShayne Chen if (td->tx_rate_stbc && nss == 1) {
681aadf0953SShayne Chen nss++;
682aadf0953SShayne Chen rateval |= MT_TX_RATE_STBC;
683aadf0953SShayne Chen }
684aadf0953SShayne Chen
685aadf0953SShayne Chen rateval |= FIELD_PREP(MT_TX_RATE_IDX, rate_idx) |
686aadf0953SShayne Chen FIELD_PREP(MT_TX_RATE_MODE, mode) |
687aadf0953SShayne Chen FIELD_PREP(MT_TX_RATE_NSS, nss - 1);
688aadf0953SShayne Chen
689aadf0953SShayne Chen txwi[2] |= cpu_to_le32(MT_TXD2_FIX_RATE);
690aadf0953SShayne Chen
691aadf0953SShayne Chen le32p_replace_bits(&txwi[3], 1, MT_TXD3_REM_TX_COUNT);
692aadf0953SShayne Chen if (td->tx_rate_mode < MT76_TM_TX_MODE_HT)
693aadf0953SShayne Chen txwi[3] |= cpu_to_le32(MT_TXD3_BA_DISABLE);
694aadf0953SShayne Chen
695aadf0953SShayne Chen val = MT_TXD6_FIXED_BW |
696aadf0953SShayne Chen FIELD_PREP(MT_TXD6_BW, bw) |
697aadf0953SShayne Chen FIELD_PREP(MT_TXD6_TX_RATE, rateval) |
698aadf0953SShayne Chen FIELD_PREP(MT_TXD6_SGI, td->tx_rate_sgi);
699aadf0953SShayne Chen
700aadf0953SShayne Chen /* for HE_SU/HE_EXT_SU PPDU
701aadf0953SShayne Chen * - 1x, 2x, 4x LTF + 0.8us GI
702aadf0953SShayne Chen * - 2x LTF + 1.6us GI, 4x LTF + 3.2us GI
703aadf0953SShayne Chen * for HE_MU PPDU
704aadf0953SShayne Chen * - 2x, 4x LTF + 0.8us GI
705aadf0953SShayne Chen * - 2x LTF + 1.6us GI, 4x LTF + 3.2us GI
706aadf0953SShayne Chen * for HE_TB PPDU
707aadf0953SShayne Chen * - 1x, 2x LTF + 1.6us GI
708aadf0953SShayne Chen * - 4x LTF + 3.2us GI
709aadf0953SShayne Chen */
710aadf0953SShayne Chen if (mode >= MT_PHY_TYPE_HE_SU)
711aadf0953SShayne Chen val |= FIELD_PREP(MT_TXD6_HELTF, td->tx_ltf);
712aadf0953SShayne Chen
713cc91747bSShayne Chen if (td->tx_rate_ldpc || (bw > 0 && mode >= MT_PHY_TYPE_HE_SU))
714aadf0953SShayne Chen val |= MT_TXD6_LDPC;
715aadf0953SShayne Chen
716cc91747bSShayne Chen txwi[3] &= ~cpu_to_le32(MT_TXD3_SN_VALID);
717aadf0953SShayne Chen txwi[6] |= cpu_to_le32(val);
718aadf0953SShayne Chen txwi[7] |= cpu_to_le32(FIELD_PREP(MT_TXD7_SPE_IDX,
71978fc30a2SShayne Chen phy->test.spe_idx));
720aadf0953SShayne Chen #endif
721aadf0953SShayne Chen }
722aadf0953SShayne Chen
mt7915_mac_write_txwi(struct mt76_dev * dev,__le32 * txwi,struct sk_buff * skb,struct mt76_wcid * wcid,int pid,struct ieee80211_key_conf * key,enum mt76_txq_id qid,u32 changed)723d502e300SLorenzo Bianconi void mt7915_mac_write_txwi(struct mt76_dev *dev, __le32 *txwi,
7243de4cb17SFelix Fietkau struct sk_buff *skb, struct mt76_wcid *wcid, int pid,
7251d5af0acSFelix Fietkau struct ieee80211_key_conf *key,
7261d5af0acSFelix Fietkau enum mt76_txq_id qid, u32 changed)
72755f7c9b0SFelix Fietkau {
72855f7c9b0SFelix Fietkau struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
729a062f001SLorenzo Bianconi u8 phy_idx = (info->hw_queue & MT_TX_HW_QUEUE_PHY) >> 2;
730d502e300SLorenzo Bianconi struct mt76_phy *mphy = &dev->phy;
73155f7c9b0SFelix Fietkau
732a062f001SLorenzo Bianconi if (phy_idx && dev->phys[MT_BAND1])
733dc44c45cSLorenzo Bianconi mphy = dev->phys[MT_BAND1];
73455f7c9b0SFelix Fietkau
7351d5af0acSFelix Fietkau mt76_connac2_mac_write_txwi(dev, txwi, skb, wcid, key, pid, qid, changed);
73655f7c9b0SFelix Fietkau
737c918c74dSShayne Chen if (mt76_testmode_enabled(mphy))
738c918c74dSShayne Chen mt7915_mac_write_txwi_tm(mphy->priv, txwi, skb);
739e57b7901SRyder Lee }
740e57b7901SRyder Lee
mt7915_tx_prepare_skb(struct mt76_dev * mdev,void * txwi_ptr,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,struct mt76_tx_info * tx_info)741e57b7901SRyder Lee int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
742e57b7901SRyder Lee enum mt76_txq_id qid, struct mt76_wcid *wcid,
743e57b7901SRyder Lee struct ieee80211_sta *sta,
744e57b7901SRyder Lee struct mt76_tx_info *tx_info)
745e57b7901SRyder Lee {
746e57b7901SRyder Lee struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)tx_info->skb->data;
747e57b7901SRyder Lee struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
748e57b7901SRyder Lee struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
749e57b7901SRyder Lee struct ieee80211_key_conf *key = info->control.hw_key;
750e57b7901SRyder Lee struct ieee80211_vif *vif = info->control.vif;
7515c0bed88SLorenzo Bianconi struct mt76_connac_fw_txp *txp;
752e57b7901SRyder Lee struct mt76_txwi_cache *t;
753e57b7901SRyder Lee int id, i, nbuf = tx_info->nbuf - 1;
754e57b7901SRyder Lee u8 *txwi = (u8 *)txwi_ptr;
7553de4cb17SFelix Fietkau int pid;
756e57b7901SRyder Lee
757b747fa34SRyder Lee if (unlikely(tx_info->skb->len <= ETH_HLEN))
758b747fa34SRyder Lee return -EINVAL;
759b747fa34SRyder Lee
760e57b7901SRyder Lee if (!wcid)
761e57b7901SRyder Lee wcid = &dev->mt76.global_wcid;
762e57b7901SRyder Lee
7639908d98aSRyder Lee if (sta) {
7649908d98aSRyder Lee struct mt7915_sta *msta;
7659908d98aSRyder Lee
7669908d98aSRyder Lee msta = (struct mt7915_sta *)sta->drv_priv;
7679908d98aSRyder Lee
76805909e46SRyder Lee if (time_after(jiffies, msta->jiffies + HZ / 4)) {
7699908d98aSRyder Lee info->flags |= IEEE80211_TX_CTL_REQ_TX_STATUS;
77005909e46SRyder Lee msta->jiffies = jiffies;
7719908d98aSRyder Lee }
7729908d98aSRyder Lee }
7739908d98aSRyder Lee
7742a9e9857SLorenzo Bianconi t = (struct mt76_txwi_cache *)(txwi + mdev->drv->txwi_size);
7752a9e9857SLorenzo Bianconi t->skb = tx_info->skb;
776e57b7901SRyder Lee
7772a9e9857SLorenzo Bianconi id = mt76_token_consume(mdev, &t);
7782a9e9857SLorenzo Bianconi if (id < 0)
7792a9e9857SLorenzo Bianconi return id;
7802a9e9857SLorenzo Bianconi
7812a9e9857SLorenzo Bianconi pid = mt76_tx_status_skb_add(mdev, wcid, tx_info->skb);
7821d5af0acSFelix Fietkau mt7915_mac_write_txwi(mdev, txwi_ptr, tx_info->skb, wcid, pid, key,
7831d5af0acSFelix Fietkau qid, 0);
78455f7c9b0SFelix Fietkau
7855c0bed88SLorenzo Bianconi txp = (struct mt76_connac_fw_txp *)(txwi + MT_TXD_SIZE);
786e57b7901SRyder Lee for (i = 0; i < nbuf; i++) {
787e57b7901SRyder Lee txp->buf[i] = cpu_to_le32(tx_info->buf[i + 1].addr);
788e57b7901SRyder Lee txp->len[i] = cpu_to_le16(tx_info->buf[i + 1].len);
789e57b7901SRyder Lee }
790e57b7901SRyder Lee txp->nbuf = nbuf;
791e57b7901SRyder Lee
792e151d71eSFelix Fietkau txp->flags = cpu_to_le16(MT_CT_INFO_APPLY_TXD | MT_CT_INFO_FROM_HOST);
793e57b7901SRyder Lee
794e57b7901SRyder Lee if (!key)
795e57b7901SRyder Lee txp->flags |= cpu_to_le16(MT_CT_INFO_NONE_CIPHER_FRAME);
796e57b7901SRyder Lee
79755f7c9b0SFelix Fietkau if (!(info->flags & IEEE80211_TX_CTL_HW_80211_ENCAP) &&
79855f7c9b0SFelix Fietkau ieee80211_is_mgmt(hdr->frame_control))
799e57b7901SRyder Lee txp->flags |= cpu_to_le16(MT_CT_INFO_MGMT_FRAME);
800e57b7901SRyder Lee
801e57b7901SRyder Lee if (vif) {
802e57b7901SRyder Lee struct mt7915_vif *mvif = (struct mt7915_vif *)vif->drv_priv;
803e57b7901SRyder Lee
8046cf4392fSLorenzo Bianconi txp->bss_idx = mvif->mt76.idx;
805e57b7901SRyder Lee }
806e57b7901SRyder Lee
807e57b7901SRyder Lee txp->token = cpu_to_le16(id);
808e151d71eSFelix Fietkau if (test_bit(MT_WCID_FLAG_4ADDR, &wcid->flags))
809e151d71eSFelix Fietkau txp->rept_wds_wcid = cpu_to_le16(wcid->idx);
810e151d71eSFelix Fietkau else
811e151d71eSFelix Fietkau txp->rept_wds_wcid = cpu_to_le16(0x3ff);
812730be160SFelix Fietkau tx_info->skb = NULL;
813e57b7901SRyder Lee
81494f0e625SFelix Fietkau /* pass partial skb header to fw */
81594f0e625SFelix Fietkau tx_info->buf[1].len = MT_CT_PARSE_LEN;
81694f0e625SFelix Fietkau tx_info->buf[1].skip_unmap = true;
81794f0e625SFelix Fietkau tx_info->nbuf = MT_CT_DMA_BUF_NUM;
81894f0e625SFelix Fietkau
819e57b7901SRyder Lee return 0;
820e57b7901SRyder Lee }
821e57b7901SRyder Lee
mt7915_wed_init_buf(void * ptr,dma_addr_t phys,int token_id)822f68d6762SFelix Fietkau u32 mt7915_wed_init_buf(void *ptr, dma_addr_t phys, int token_id)
823f68d6762SFelix Fietkau {
8245c0bed88SLorenzo Bianconi struct mt76_connac_fw_txp *txp = ptr + MT_TXD_SIZE;
825f68d6762SFelix Fietkau __le32 *txwi = ptr;
826f68d6762SFelix Fietkau u32 val;
827f68d6762SFelix Fietkau
828f68d6762SFelix Fietkau memset(ptr, 0, MT_TXD_SIZE + sizeof(*txp));
829f68d6762SFelix Fietkau
830f68d6762SFelix Fietkau val = FIELD_PREP(MT_TXD0_TX_BYTES, MT_TXD_SIZE) |
831f68d6762SFelix Fietkau FIELD_PREP(MT_TXD0_PKT_FMT, MT_TX_TYPE_CT);
832f68d6762SFelix Fietkau txwi[0] = cpu_to_le32(val);
833f68d6762SFelix Fietkau
834f68d6762SFelix Fietkau val = MT_TXD1_LONG_FORMAT |
835f68d6762SFelix Fietkau FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_3);
836f68d6762SFelix Fietkau txwi[1] = cpu_to_le32(val);
837f68d6762SFelix Fietkau
838f68d6762SFelix Fietkau txp->token = cpu_to_le16(token_id);
839f68d6762SFelix Fietkau txp->nbuf = 1;
840f68d6762SFelix Fietkau txp->buf[0] = cpu_to_le32(phys + MT_TXD_SIZE + sizeof(*txp));
841f68d6762SFelix Fietkau
842f68d6762SFelix Fietkau return MT_TXD_SIZE + sizeof(*txp);
843f68d6762SFelix Fietkau }
844f68d6762SFelix Fietkau
845e57b7901SRyder Lee static void
mt7915_mac_tx_free_prepare(struct mt7915_dev * dev)846f68d6762SFelix Fietkau mt7915_mac_tx_free_prepare(struct mt7915_dev *dev)
847e57b7901SRyder Lee {
848e57b7901SRyder Lee struct mt76_dev *mdev = &dev->mt76;
849dc44c45cSLorenzo Bianconi struct mt76_phy *mphy_ext = mdev->phys[MT_BAND1];
850e57b7901SRyder Lee
851f8a667a9SFelix Fietkau /* clean DMA queues and unmap buffers first */
85291990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_PSD], false);
85391990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_BE], false);
8544c430774SLorenzo Bianconi if (mphy_ext) {
8554c430774SLorenzo Bianconi mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[MT_TXQ_PSD], false);
8564c430774SLorenzo Bianconi mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[MT_TXQ_BE], false);
8574c430774SLorenzo Bianconi }
858f68d6762SFelix Fietkau }
859f68d6762SFelix Fietkau
860f68d6762SFelix Fietkau static void
mt7915_mac_tx_free_done(struct mt7915_dev * dev,struct list_head * free_list,bool wake)861f68d6762SFelix Fietkau mt7915_mac_tx_free_done(struct mt7915_dev *dev,
862f68d6762SFelix Fietkau struct list_head *free_list, bool wake)
863f68d6762SFelix Fietkau {
864f68d6762SFelix Fietkau struct sk_buff *skb, *tmp;
865f68d6762SFelix Fietkau
866f68d6762SFelix Fietkau mt7915_mac_sta_poll(dev);
867f68d6762SFelix Fietkau
868f68d6762SFelix Fietkau if (wake)
869f68d6762SFelix Fietkau mt76_set_tx_blocked(&dev->mt76, false);
870f68d6762SFelix Fietkau
871f68d6762SFelix Fietkau mt76_worker_schedule(&dev->mt76.tx_worker);
872f68d6762SFelix Fietkau
873f68d6762SFelix Fietkau list_for_each_entry_safe(skb, tmp, free_list, list) {
874f68d6762SFelix Fietkau skb_list_del_init(skb);
875f68d6762SFelix Fietkau napi_consume_skb(skb, 1);
876f68d6762SFelix Fietkau }
877f68d6762SFelix Fietkau }
878f68d6762SFelix Fietkau
879f68d6762SFelix Fietkau static void
mt7915_mac_tx_free(struct mt7915_dev * dev,void * data,int len)880f68d6762SFelix Fietkau mt7915_mac_tx_free(struct mt7915_dev *dev, void *data, int len)
881f68d6762SFelix Fietkau {
882a8021cb9SLorenzo Bianconi struct mt76_connac_tx_free *free = data;
883a8021cb9SLorenzo Bianconi __le32 *tx_info = (__le32 *)(data + sizeof(*free));
884f68d6762SFelix Fietkau struct mt76_dev *mdev = &dev->mt76;
885f68d6762SFelix Fietkau struct mt76_txwi_cache *txwi;
886f68d6762SFelix Fietkau struct ieee80211_sta *sta = NULL;
887943e4fb9SRyder Lee struct mt76_wcid *wcid = NULL;
888f68d6762SFelix Fietkau LIST_HEAD(free_list);
889f68d6762SFelix Fietkau void *end = data + len;
890f68d6762SFelix Fietkau bool v3, wake = false;
891f68d6762SFelix Fietkau u16 total, count = 0;
892f68d6762SFelix Fietkau u32 txd = le32_to_cpu(free->txd);
893f68d6762SFelix Fietkau __le32 *cur_info;
894f68d6762SFelix Fietkau
895f68d6762SFelix Fietkau mt7915_mac_tx_free_prepare(dev);
896f8a667a9SFelix Fietkau
897f1fe8eefSRyder Lee total = le16_get_bits(free->ctrl, MT_TX_FREE_MSDU_CNT);
898c17780e7SBo Jiao v3 = (FIELD_GET(MT_TX_FREE_VER, txd) == 0x4);
899e4232f05SFelix Fietkau
900a8021cb9SLorenzo Bianconi for (cur_info = tx_info; count < total; cur_info++) {
9012b685ba7SBen Greear u32 msdu, info;
902c17780e7SBo Jiao u8 i;
903e57b7901SRyder Lee
9042b685ba7SBen Greear if (WARN_ON_ONCE((void *)cur_info >= end))
9052b685ba7SBen Greear return;
9062b685ba7SBen Greear
907e57b7901SRyder Lee /*
908e57b7901SRyder Lee * 1'b1: new wcid pair.
909e57b7901SRyder Lee * 1'b0: msdu_id with the same 'wcid pair' as above.
910e57b7901SRyder Lee */
9112b685ba7SBen Greear info = le32_to_cpu(*cur_info);
912e57b7901SRyder Lee if (info & MT_TX_FREE_PAIR) {
913e57b7901SRyder Lee struct mt7915_sta *msta;
914e57b7901SRyder Lee u16 idx;
915e57b7901SRyder Lee
916e57b7901SRyder Lee idx = FIELD_GET(MT_TX_FREE_WLAN_ID, info);
917e57b7901SRyder Lee wcid = rcu_dereference(dev->mt76.wcid[idx]);
918e57b7901SRyder Lee sta = wcid_to_sta(wcid);
919e57b7901SRyder Lee if (!sta)
920e57b7901SRyder Lee continue;
921e57b7901SRyder Lee
922e57b7901SRyder Lee msta = container_of(wcid, struct mt7915_sta, wcid);
923fbba711cSLorenzo Bianconi spin_lock_bh(&mdev->sta_poll_lock);
924b73e1d92SLorenzo Bianconi if (list_empty(&msta->wcid.poll_list))
925b73e1d92SLorenzo Bianconi list_add_tail(&msta->wcid.poll_list,
926fbba711cSLorenzo Bianconi &mdev->sta_poll_list);
927fbba711cSLorenzo Bianconi spin_unlock_bh(&mdev->sta_poll_lock);
9286425791dSFelix Fietkau continue;
929e57b7901SRyder Lee }
930e57b7901SRyder Lee
931943e4fb9SRyder Lee if (!mtk_wed_device_active(&mdev->mmio.wed) && wcid) {
932943e4fb9SRyder Lee u32 tx_retries = 0, tx_failed = 0;
933943e4fb9SRyder Lee
934943e4fb9SRyder Lee if (v3 && (info & MT_TX_FREE_MPDU_HEADER_V3)) {
935943e4fb9SRyder Lee tx_retries =
936943e4fb9SRyder Lee FIELD_GET(MT_TX_FREE_COUNT_V3, info) - 1;
937943e4fb9SRyder Lee tx_failed = tx_retries +
938943e4fb9SRyder Lee !!FIELD_GET(MT_TX_FREE_STAT_V3, info);
939943e4fb9SRyder Lee } else if (!v3 && (info & MT_TX_FREE_MPDU_HEADER)) {
940943e4fb9SRyder Lee tx_retries =
941943e4fb9SRyder Lee FIELD_GET(MT_TX_FREE_COUNT, info) - 1;
942943e4fb9SRyder Lee tx_failed = tx_retries +
943943e4fb9SRyder Lee !!FIELD_GET(MT_TX_FREE_STAT, info);
944943e4fb9SRyder Lee }
945943e4fb9SRyder Lee wcid->stats.tx_retries += tx_retries;
946943e4fb9SRyder Lee wcid->stats.tx_failed += tx_failed;
947943e4fb9SRyder Lee }
948943e4fb9SRyder Lee
949943e4fb9SRyder Lee if (v3 && (info & MT_TX_FREE_MPDU_HEADER_V3))
950c17780e7SBo Jiao continue;
951c17780e7SBo Jiao
952c17780e7SBo Jiao for (i = 0; i < 1 + v3; i++) {
953c17780e7SBo Jiao if (v3) {
954c17780e7SBo Jiao msdu = (info >> (15 * i)) & MT_TX_FREE_MSDU_ID_V3;
955c17780e7SBo Jiao if (msdu == MT_TX_FREE_MSDU_ID_V3)
956c17780e7SBo Jiao continue;
957c17780e7SBo Jiao } else {
958e57b7901SRyder Lee msdu = FIELD_GET(MT_TX_FREE_MSDU_ID, info);
959c17780e7SBo Jiao }
960c17780e7SBo Jiao count++;
961d089692bSLorenzo Bianconi txwi = mt76_token_release(mdev, msdu, &wake);
962e57b7901SRyder Lee if (!txwi)
963e57b7901SRyder Lee continue;
964e57b7901SRyder Lee
965c8e370feSLorenzo Bianconi mt76_connac2_txwi_free(mdev, txwi, sta, &free_list);
966e57b7901SRyder Lee }
967c17780e7SBo Jiao }
9680f1c443cSFelix Fietkau
969f68d6762SFelix Fietkau mt7915_mac_tx_free_done(dev, &free_list, wake);
970660915d0SFelix Fietkau }
971f68d6762SFelix Fietkau
972f68d6762SFelix Fietkau static void
mt7915_mac_tx_free_v0(struct mt7915_dev * dev,void * data,int len)973f68d6762SFelix Fietkau mt7915_mac_tx_free_v0(struct mt7915_dev *dev, void *data, int len)
974f68d6762SFelix Fietkau {
975a8021cb9SLorenzo Bianconi struct mt76_connac_tx_free *free = data;
976a8021cb9SLorenzo Bianconi __le16 *info = (__le16 *)(data + sizeof(*free));
977f68d6762SFelix Fietkau struct mt76_dev *mdev = &dev->mt76;
978f68d6762SFelix Fietkau void *end = data + len;
979f68d6762SFelix Fietkau LIST_HEAD(free_list);
980f68d6762SFelix Fietkau bool wake = false;
981f68d6762SFelix Fietkau u8 i, count;
982f68d6762SFelix Fietkau
983f68d6762SFelix Fietkau mt7915_mac_tx_free_prepare(dev);
984f68d6762SFelix Fietkau
985f68d6762SFelix Fietkau count = FIELD_GET(MT_TX_FREE_MSDU_CNT_V0, le16_to_cpu(free->ctrl));
986f68d6762SFelix Fietkau if (WARN_ON_ONCE((void *)&info[count] > end))
987f68d6762SFelix Fietkau return;
988f68d6762SFelix Fietkau
989f68d6762SFelix Fietkau for (i = 0; i < count; i++) {
990f68d6762SFelix Fietkau struct mt76_txwi_cache *txwi;
991f68d6762SFelix Fietkau u16 msdu = le16_to_cpu(info[i]);
992f68d6762SFelix Fietkau
993f68d6762SFelix Fietkau txwi = mt76_token_release(mdev, msdu, &wake);
994f68d6762SFelix Fietkau if (!txwi)
995f68d6762SFelix Fietkau continue;
996f68d6762SFelix Fietkau
997c8e370feSLorenzo Bianconi mt76_connac2_txwi_free(mdev, txwi, NULL, &free_list);
998f68d6762SFelix Fietkau }
999f68d6762SFelix Fietkau
1000f68d6762SFelix Fietkau mt7915_mac_tx_free_done(dev, &free_list, wake);
1001e57b7901SRyder Lee }
1002e57b7901SRyder Lee
mt7915_mac_add_txs(struct mt7915_dev * dev,void * data)10033de4cb17SFelix Fietkau static void mt7915_mac_add_txs(struct mt7915_dev *dev, void *data)
10043de4cb17SFelix Fietkau {
10053de4cb17SFelix Fietkau struct mt7915_sta *msta = NULL;
10063de4cb17SFelix Fietkau struct mt76_wcid *wcid;
10073de4cb17SFelix Fietkau __le32 *txs_data = data;
10083de4cb17SFelix Fietkau u16 wcidx;
10093de4cb17SFelix Fietkau u8 pid;
10103de4cb17SFelix Fietkau
1011f1fe8eefSRyder Lee wcidx = le32_get_bits(txs_data[2], MT_TXS2_WCID);
1012f1fe8eefSRyder Lee pid = le32_get_bits(txs_data[3], MT_TXS3_PID);
10133de4cb17SFelix Fietkau
101443eaa368SRyder Lee if (pid < MT_PACKET_ID_WED)
10153de4cb17SFelix Fietkau return;
10163de4cb17SFelix Fietkau
1017b37d0c97SBo Jiao if (wcidx >= mt7915_wtbl_size(dev))
10183de4cb17SFelix Fietkau return;
10193de4cb17SFelix Fietkau
10203de4cb17SFelix Fietkau rcu_read_lock();
10213de4cb17SFelix Fietkau
10223de4cb17SFelix Fietkau wcid = rcu_dereference(dev->mt76.wcid[wcidx]);
10233de4cb17SFelix Fietkau if (!wcid)
10243de4cb17SFelix Fietkau goto out;
10253de4cb17SFelix Fietkau
1026c4c2a370SBen Greear msta = container_of(wcid, struct mt7915_sta, wcid);
1027c4c2a370SBen Greear
102843eaa368SRyder Lee if (pid == MT_PACKET_ID_WED)
102943eaa368SRyder Lee mt76_connac2_mac_fill_txs(&dev->mt76, wcid, txs_data);
103043eaa368SRyder Lee else
1031dc877523SRyder Lee mt76_connac2_mac_add_txs_skb(&dev->mt76, wcid, pid, txs_data);
103243eaa368SRyder Lee
10333de4cb17SFelix Fietkau if (!wcid->sta)
10343de4cb17SFelix Fietkau goto out;
10353de4cb17SFelix Fietkau
1036fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
1037b73e1d92SLorenzo Bianconi if (list_empty(&msta->wcid.poll_list))
1038b73e1d92SLorenzo Bianconi list_add_tail(&msta->wcid.poll_list, &dev->mt76.sta_poll_list);
1039fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
10403de4cb17SFelix Fietkau
10413de4cb17SFelix Fietkau out:
10423de4cb17SFelix Fietkau rcu_read_unlock();
10433de4cb17SFelix Fietkau }
10443de4cb17SFelix Fietkau
mt7915_rx_check(struct mt76_dev * mdev,void * data,int len)1045e4232f05SFelix Fietkau bool mt7915_rx_check(struct mt76_dev *mdev, void *data, int len)
1046e4232f05SFelix Fietkau {
1047e4232f05SFelix Fietkau struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
1048e4232f05SFelix Fietkau __le32 *rxd = (__le32 *)data;
1049e4232f05SFelix Fietkau __le32 *end = (__le32 *)&rxd[len / 4];
1050e4232f05SFelix Fietkau enum rx_pkt_type type;
1051e4232f05SFelix Fietkau
1052f1fe8eefSRyder Lee type = le32_get_bits(rxd[0], MT_RXD0_PKT_TYPE);
1053f1fe8eefSRyder Lee
1054e4232f05SFelix Fietkau switch (type) {
1055e4232f05SFelix Fietkau case PKT_TYPE_TXRX_NOTIFY:
1056e4232f05SFelix Fietkau mt7915_mac_tx_free(dev, data, len);
1057e4232f05SFelix Fietkau return false;
1058f68d6762SFelix Fietkau case PKT_TYPE_TXRX_NOTIFY_V0:
1059f68d6762SFelix Fietkau mt7915_mac_tx_free_v0(dev, data, len);
1060f68d6762SFelix Fietkau return false;
1061e4232f05SFelix Fietkau case PKT_TYPE_TXS:
1062e4232f05SFelix Fietkau for (rxd += 2; rxd + 8 <= end; rxd += 8)
1063e4232f05SFelix Fietkau mt7915_mac_add_txs(dev, rxd);
1064e4232f05SFelix Fietkau return false;
1065988845c9SFelix Fietkau case PKT_TYPE_RX_FW_MONITOR:
1066988845c9SFelix Fietkau mt7915_debugfs_rx_fw_monitor(dev, data, len);
1067988845c9SFelix Fietkau return false;
1068e4232f05SFelix Fietkau default:
1069e4232f05SFelix Fietkau return true;
1070e4232f05SFelix Fietkau }
1071e4232f05SFelix Fietkau }
1072e4232f05SFelix Fietkau
mt7915_queue_rx_skb(struct mt76_dev * mdev,enum mt76_rxq_id q,struct sk_buff * skb,u32 * info)1073338330bdSFelix Fietkau void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
1074c3137942SSujuan Chen struct sk_buff *skb, u32 *info)
1075338330bdSFelix Fietkau {
1076338330bdSFelix Fietkau struct mt7915_dev *dev = container_of(mdev, struct mt7915_dev, mt76);
1077338330bdSFelix Fietkau __le32 *rxd = (__le32 *)skb->data;
10783de4cb17SFelix Fietkau __le32 *end = (__le32 *)&skb->data[skb->len];
1079338330bdSFelix Fietkau enum rx_pkt_type type;
1080338330bdSFelix Fietkau
1081f1fe8eefSRyder Lee type = le32_get_bits(rxd[0], MT_RXD0_PKT_TYPE);
1082338330bdSFelix Fietkau
1083338330bdSFelix Fietkau switch (type) {
1084338330bdSFelix Fietkau case PKT_TYPE_TXRX_NOTIFY:
1085e4232f05SFelix Fietkau mt7915_mac_tx_free(dev, skb->data, skb->len);
1086e4232f05SFelix Fietkau napi_consume_skb(skb, 1);
1087338330bdSFelix Fietkau break;
1088f68d6762SFelix Fietkau case PKT_TYPE_TXRX_NOTIFY_V0:
1089f68d6762SFelix Fietkau mt7915_mac_tx_free_v0(dev, skb->data, skb->len);
1090f68d6762SFelix Fietkau napi_consume_skb(skb, 1);
1091f68d6762SFelix Fietkau break;
1092338330bdSFelix Fietkau case PKT_TYPE_RX_EVENT:
1093338330bdSFelix Fietkau mt7915_mcu_rx_event(dev, skb);
1094338330bdSFelix Fietkau break;
1095338330bdSFelix Fietkau case PKT_TYPE_TXRXV:
1096338330bdSFelix Fietkau mt7915_mac_fill_rx_vector(dev, skb);
1097338330bdSFelix Fietkau break;
10983de4cb17SFelix Fietkau case PKT_TYPE_TXS:
10993de4cb17SFelix Fietkau for (rxd += 2; rxd + 8 <= end; rxd += 8)
11003de4cb17SFelix Fietkau mt7915_mac_add_txs(dev, rxd);
11013de4cb17SFelix Fietkau dev_kfree_skb(skb);
11023de4cb17SFelix Fietkau break;
1103988845c9SFelix Fietkau case PKT_TYPE_RX_FW_MONITOR:
1104988845c9SFelix Fietkau mt7915_debugfs_rx_fw_monitor(dev, skb->data, skb->len);
1105b962252bSShayne Chen dev_kfree_skb(skb);
1106988845c9SFelix Fietkau break;
1107338330bdSFelix Fietkau case PKT_TYPE_NORMAL:
1108c3137942SSujuan Chen if (!mt7915_mac_fill_rx(dev, skb, q, info)) {
1109338330bdSFelix Fietkau mt76_rx(&dev->mt76, q, skb);
1110338330bdSFelix Fietkau return;
1111338330bdSFelix Fietkau }
1112338330bdSFelix Fietkau fallthrough;
1113338330bdSFelix Fietkau default:
1114338330bdSFelix Fietkau dev_kfree_skb(skb);
1115338330bdSFelix Fietkau break;
1116338330bdSFelix Fietkau }
1117338330bdSFelix Fietkau }
1118338330bdSFelix Fietkau
mt7915_mac_cca_stats_reset(struct mt7915_phy * phy)1119e57b7901SRyder Lee void mt7915_mac_cca_stats_reset(struct mt7915_phy *phy)
1120e57b7901SRyder Lee {
1121e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
11223eb50cc9SRyder Lee u32 reg = MT_WF_PHY_RX_CTRL1(phy->mt76->band_idx);
1123e57b7901SRyder Lee
11246d88629eSRyder Lee mt76_clear(dev, reg, MT_WF_PHY_RX_CTRL1_STSCNT_EN);
11256d88629eSRyder Lee mt76_set(dev, reg, BIT(11) | BIT(9));
1126e57b7901SRyder Lee }
1127e57b7901SRyder Lee
mt7915_mac_reset_counters(struct mt7915_phy * phy)1128e57b7901SRyder Lee void mt7915_mac_reset_counters(struct mt7915_phy *phy)
1129e57b7901SRyder Lee {
1130e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
1131e57b7901SRyder Lee int i;
1132e57b7901SRyder Lee
1133e57b7901SRyder Lee for (i = 0; i < 4; i++) {
11343eb50cc9SRyder Lee mt76_rr(dev, MT_TX_AGG_CNT(phy->mt76->band_idx, i));
11353eb50cc9SRyder Lee mt76_rr(dev, MT_TX_AGG_CNT2(phy->mt76->band_idx, i));
1136e57b7901SRyder Lee }
1137e57b7901SRyder Lee
1138006b9d4aSBo Jiao phy->mt76->survey_time = ktime_get_boottime();
1139d107501aSLorenzo Bianconi memset(phy->mt76->aggr_stats, 0, sizeof(phy->mt76->aggr_stats));
1140e57b7901SRyder Lee
1141e57b7901SRyder Lee /* reset airtime counters */
11423eb50cc9SRyder Lee mt76_set(dev, MT_WF_RMAC_MIB_AIRTIME0(phy->mt76->band_idx),
1143e57b7901SRyder Lee MT_WF_RMAC_MIB_RXTIME_CLR);
114465430028SRyder Lee
114565430028SRyder Lee mt7915_mcu_get_chan_mib_info(phy, true);
1146e57b7901SRyder Lee }
1147e57b7901SRyder Lee
mt7915_mac_set_timing(struct mt7915_phy * phy)1148e57b7901SRyder Lee void mt7915_mac_set_timing(struct mt7915_phy *phy)
1149e57b7901SRyder Lee {
1150e57b7901SRyder Lee s16 coverage_class = phy->coverage_class;
1151e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
1152006b9d4aSBo Jiao struct mt7915_phy *ext_phy = mt7915_ext_phy(dev);
1153e57b7901SRyder Lee u32 val, reg_offset;
1154e57b7901SRyder Lee u32 cck = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 231) |
1155e57b7901SRyder Lee FIELD_PREP(MT_TIMEOUT_VAL_CCA, 48);
1156e57b7901SRyder Lee u32 ofdm = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 60) |
1157e57b7901SRyder Lee FIELD_PREP(MT_TIMEOUT_VAL_CCA, 28);
11583eb50cc9SRyder Lee u8 band = phy->mt76->band_idx;
11590c881dc0SRyder Lee int eifs_ofdm = 360, sifs = 10, offset;
1160b4d093e3SMeiChia Chiu bool a_band = !(phy->mt76->chandef.chan->band == NL80211_BAND_2GHZ);
1161e57b7901SRyder Lee
1162e57b7901SRyder Lee if (!test_bit(MT76_STATE_RUNNING, &phy->mt76->state))
1163e57b7901SRyder Lee return;
1164e57b7901SRyder Lee
1165006b9d4aSBo Jiao if (ext_phy)
1166e57b7901SRyder Lee coverage_class = max_t(s16, dev->phy.coverage_class,
1167006b9d4aSBo Jiao ext_phy->coverage_class);
1168e57b7901SRyder Lee
11693eb50cc9SRyder Lee mt76_set(dev, MT_ARB_SCR(band),
1170e57b7901SRyder Lee MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1171e57b7901SRyder Lee udelay(1);
1172e57b7901SRyder Lee
1173e57b7901SRyder Lee offset = 3 * coverage_class;
1174e57b7901SRyder Lee reg_offset = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, offset) |
1175e57b7901SRyder Lee FIELD_PREP(MT_TIMEOUT_VAL_CCA, offset);
1176e57b7901SRyder Lee
11770c881dc0SRyder Lee if (!is_mt7915(&dev->mt76)) {
11780c881dc0SRyder Lee if (!a_band) {
11793eb50cc9SRyder Lee mt76_wr(dev, MT_TMAC_ICR1(band),
11800c881dc0SRyder Lee FIELD_PREP(MT_IFS_EIFS_CCK, 314));
11810c881dc0SRyder Lee eifs_ofdm = 78;
11820c881dc0SRyder Lee } else {
11830c881dc0SRyder Lee eifs_ofdm = 84;
11840c881dc0SRyder Lee }
11850c881dc0SRyder Lee } else if (a_band) {
11860c881dc0SRyder Lee sifs = 16;
11870c881dc0SRyder Lee }
11880c881dc0SRyder Lee
11893eb50cc9SRyder Lee mt76_wr(dev, MT_TMAC_CDTR(band), cck + reg_offset);
11903eb50cc9SRyder Lee mt76_wr(dev, MT_TMAC_ODTR(band), ofdm + reg_offset);
11913eb50cc9SRyder Lee mt76_wr(dev, MT_TMAC_ICR0(band),
11920c881dc0SRyder Lee FIELD_PREP(MT_IFS_EIFS_OFDM, eifs_ofdm) |
1193e57b7901SRyder Lee FIELD_PREP(MT_IFS_RIFS, 2) |
11940c881dc0SRyder Lee FIELD_PREP(MT_IFS_SIFS, sifs) |
1195e57b7901SRyder Lee FIELD_PREP(MT_IFS_SLOT, phy->slottime));
1196e57b7901SRyder Lee
1197b4d093e3SMeiChia Chiu if (phy->slottime < 20 || a_band)
1198e57b7901SRyder Lee val = MT7915_CFEND_RATE_DEFAULT;
1199e57b7901SRyder Lee else
1200e57b7901SRyder Lee val = MT7915_CFEND_RATE_11B;
1201e57b7901SRyder Lee
12023eb50cc9SRyder Lee mt76_rmw_field(dev, MT_AGG_ACR0(band), MT_AGG_ACR_CFEND_RATE, val);
12033eb50cc9SRyder Lee mt76_clear(dev, MT_ARB_SCR(band),
1204e57b7901SRyder Lee MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
1205e57b7901SRyder Lee }
1206e57b7901SRyder Lee
mt7915_mac_enable_nf(struct mt7915_dev * dev,bool band)12076f917bbaSRyder Lee void mt7915_mac_enable_nf(struct mt7915_dev *dev, bool band)
120899849398SRyder Lee {
1209cef37c78SBo Jiao u32 reg;
1210cef37c78SBo Jiao
12116f917bbaSRyder Lee reg = is_mt7915(&dev->mt76) ? MT_WF_PHY_RXTD12(band) :
12126f917bbaSRyder Lee MT_WF_PHY_RXTD12_MT7916(band);
1213cef37c78SBo Jiao mt76_set(dev, reg,
121499849398SRyder Lee MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY |
121599849398SRyder Lee MT_WF_PHY_RXTD12_IRPI_SW_CLR);
121699849398SRyder Lee
12176f917bbaSRyder Lee reg = is_mt7915(&dev->mt76) ? MT_WF_PHY_RX_CTRL1(band) :
12186f917bbaSRyder Lee MT_WF_PHY_RX_CTRL1_MT7916(band);
1219cef37c78SBo Jiao mt76_set(dev, reg, FIELD_PREP(MT_WF_PHY_RX_CTRL1_IPI_EN, 0x5));
122099849398SRyder Lee }
122199849398SRyder Lee
122299849398SRyder Lee static u8
mt7915_phy_get_nf(struct mt7915_phy * phy,int idx)122399849398SRyder Lee mt7915_phy_get_nf(struct mt7915_phy *phy, int idx)
122499849398SRyder Lee {
122599849398SRyder Lee static const u8 nf_power[] = { 92, 89, 86, 83, 80, 75, 70, 65, 60, 55, 52 };
122699849398SRyder Lee struct mt7915_dev *dev = phy->dev;
122799849398SRyder Lee u32 val, sum = 0, n = 0;
122899849398SRyder Lee int nss, i;
122999849398SRyder Lee
1230b9027e08SLorenzo Bianconi for (nss = 0; nss < hweight8(phy->mt76->chainmask); nss++) {
1231cef37c78SBo Jiao u32 reg = is_mt7915(&dev->mt76) ?
1232cef37c78SBo Jiao MT_WF_IRPI_NSS(0, nss + (idx << dev->dbdc_support)) :
1233cef37c78SBo Jiao MT_WF_IRPI_NSS_MT7916(idx, nss);
123499849398SRyder Lee
123599849398SRyder Lee for (i = 0; i < ARRAY_SIZE(nf_power); i++, reg += 4) {
12366d88629eSRyder Lee val = mt76_rr(dev, reg);
123799849398SRyder Lee sum += val * nf_power[i];
123899849398SRyder Lee n += val;
123999849398SRyder Lee }
124099849398SRyder Lee }
124199849398SRyder Lee
124299849398SRyder Lee if (!n)
124399849398SRyder Lee return 0;
124499849398SRyder Lee
124599849398SRyder Lee return sum / n;
124699849398SRyder Lee }
124799849398SRyder Lee
mt7915_update_channel(struct mt76_phy * mphy)1248c560b137SRyder Lee void mt7915_update_channel(struct mt76_phy *mphy)
1249e57b7901SRyder Lee {
125099849398SRyder Lee struct mt7915_phy *phy = (struct mt7915_phy *)mphy->priv;
125165430028SRyder Lee struct mt76_channel_state *state = mphy->chan_state;
125299849398SRyder Lee int nf;
1253e57b7901SRyder Lee
125465430028SRyder Lee mt7915_mcu_get_chan_mib_info(phy, false);
1255e57b7901SRyder Lee
12563eb50cc9SRyder Lee nf = mt7915_phy_get_nf(phy, phy->mt76->band_idx);
125799849398SRyder Lee if (!phy->noise)
125899849398SRyder Lee phy->noise = nf << 4;
125999849398SRyder Lee else if (nf)
126099849398SRyder Lee phy->noise += nf - (phy->noise >> 4);
126199849398SRyder Lee
126299849398SRyder Lee state->noise = -(phy->noise >> 4);
1263e57b7901SRyder Lee }
1264e57b7901SRyder Lee
1265e57b7901SRyder Lee static bool
mt7915_wait_reset_state(struct mt7915_dev * dev,u32 state)1266e57b7901SRyder Lee mt7915_wait_reset_state(struct mt7915_dev *dev, u32 state)
1267e57b7901SRyder Lee {
1268e57b7901SRyder Lee bool ret;
1269e57b7901SRyder Lee
1270e57b7901SRyder Lee ret = wait_event_timeout(dev->reset_wait,
12718a55712dSBo Jiao (READ_ONCE(dev->recovery.state) & state),
1272e57b7901SRyder Lee MT7915_RESET_TIMEOUT);
1273e57b7901SRyder Lee
1274e57b7901SRyder Lee WARN(!ret, "Timeout waiting for MCU reset state %x\n", state);
1275e57b7901SRyder Lee return ret;
1276e57b7901SRyder Lee }
1277e57b7901SRyder Lee
1278e57b7901SRyder Lee static void
mt7915_update_vif_beacon(void * priv,u8 * mac,struct ieee80211_vif * vif)1279e57b7901SRyder Lee mt7915_update_vif_beacon(void *priv, u8 *mac, struct ieee80211_vif *vif)
1280e57b7901SRyder Lee {
1281e57b7901SRyder Lee struct ieee80211_hw *hw = priv;
1282e57b7901SRyder Lee
1283446e06c6SRyder Lee switch (vif->type) {
1284446e06c6SRyder Lee case NL80211_IFTYPE_MESH_POINT:
1285446e06c6SRyder Lee case NL80211_IFTYPE_ADHOC:
1286446e06c6SRyder Lee case NL80211_IFTYPE_AP:
1287869f0646SMeiChia Chiu mt7915_mcu_add_beacon(hw, vif, vif->bss_conf.enable_beacon,
1288869f0646SMeiChia Chiu BSS_CHANGED_BEACON_ENABLED);
1289446e06c6SRyder Lee break;
1290446e06c6SRyder Lee default:
1291446e06c6SRyder Lee break;
1292446e06c6SRyder Lee }
1293e57b7901SRyder Lee }
1294e57b7901SRyder Lee
1295e57b7901SRyder Lee static void
mt7915_update_beacons(struct mt7915_dev * dev)1296e57b7901SRyder Lee mt7915_update_beacons(struct mt7915_dev *dev)
1297e57b7901SRyder Lee {
1298dc44c45cSLorenzo Bianconi struct mt76_phy *mphy_ext = dev->mt76.phys[MT_BAND1];
1299dc44c45cSLorenzo Bianconi
1300e57b7901SRyder Lee ieee80211_iterate_active_interfaces(dev->mt76.hw,
1301e57b7901SRyder Lee IEEE80211_IFACE_ITER_RESUME_ALL,
1302e57b7901SRyder Lee mt7915_update_vif_beacon, dev->mt76.hw);
1303e57b7901SRyder Lee
1304dc44c45cSLorenzo Bianconi if (!mphy_ext)
1305e57b7901SRyder Lee return;
1306e57b7901SRyder Lee
1307dc44c45cSLorenzo Bianconi ieee80211_iterate_active_interfaces(mphy_ext->hw,
1308e57b7901SRyder Lee IEEE80211_IFACE_ITER_RESUME_ALL,
1309dc44c45cSLorenzo Bianconi mt7915_update_vif_beacon, mphy_ext->hw);
1310e57b7901SRyder Lee }
1311e57b7901SRyder Lee
13128a55712dSBo Jiao static int
mt7915_mac_restart(struct mt7915_dev * dev)13138a55712dSBo Jiao mt7915_mac_restart(struct mt7915_dev *dev)
13148a55712dSBo Jiao {
13158a55712dSBo Jiao struct mt7915_phy *phy2;
13168a55712dSBo Jiao struct mt76_phy *ext_phy;
13178a55712dSBo Jiao struct mt76_dev *mdev = &dev->mt76;
13188a55712dSBo Jiao int i, ret;
13198a55712dSBo Jiao
13208a55712dSBo Jiao ext_phy = dev->mt76.phys[MT_BAND1];
13218a55712dSBo Jiao phy2 = ext_phy ? ext_phy->priv : NULL;
13228a55712dSBo Jiao
13238a55712dSBo Jiao if (dev->hif2) {
13248a55712dSBo Jiao mt76_wr(dev, MT_INT1_MASK_CSR, 0x0);
13258a55712dSBo Jiao mt76_wr(dev, MT_INT1_SOURCE_CSR, ~0);
13268a55712dSBo Jiao }
13278a55712dSBo Jiao
13288a55712dSBo Jiao if (dev_is_pci(mdev->dev)) {
13298a55712dSBo Jiao mt76_wr(dev, MT_PCIE_MAC_INT_ENABLE, 0x0);
13301e64fdd4SBo Jiao if (dev->hif2) {
13311e64fdd4SBo Jiao if (is_mt7915(mdev))
13328a55712dSBo Jiao mt76_wr(dev, MT_PCIE1_MAC_INT_ENABLE, 0x0);
13331e64fdd4SBo Jiao else
13341e64fdd4SBo Jiao mt76_wr(dev, MT_PCIE1_MAC_INT_ENABLE_MT7916, 0x0);
13351e64fdd4SBo Jiao }
13368a55712dSBo Jiao }
13378a55712dSBo Jiao
13388a55712dSBo Jiao set_bit(MT76_RESET, &dev->mphy.state);
13398a55712dSBo Jiao set_bit(MT76_MCU_RESET, &dev->mphy.state);
13408a55712dSBo Jiao wake_up(&dev->mt76.mcu.wait);
13418a55712dSBo Jiao if (ext_phy) {
13428a55712dSBo Jiao set_bit(MT76_RESET, &ext_phy->state);
13438a55712dSBo Jiao set_bit(MT76_MCU_RESET, &ext_phy->state);
13448a55712dSBo Jiao }
13458a55712dSBo Jiao
13468a55712dSBo Jiao /* lock/unlock all queues to ensure that no tx is pending */
13478a55712dSBo Jiao mt76_txq_schedule_all(&dev->mphy);
13488a55712dSBo Jiao if (ext_phy)
13498a55712dSBo Jiao mt76_txq_schedule_all(ext_phy);
13508a55712dSBo Jiao
13518a55712dSBo Jiao /* disable all tx/rx napi */
13528a55712dSBo Jiao mt76_worker_disable(&dev->mt76.tx_worker);
13538a55712dSBo Jiao mt76_for_each_q_rx(mdev, i) {
13548a55712dSBo Jiao if (mdev->q_rx[i].ndesc)
13558a55712dSBo Jiao napi_disable(&dev->mt76.napi[i]);
13568a55712dSBo Jiao }
13578a55712dSBo Jiao napi_disable(&dev->mt76.tx_napi);
13588a55712dSBo Jiao
13598a55712dSBo Jiao /* token reinit */
1360c8e370feSLorenzo Bianconi mt76_connac2_tx_token_put(&dev->mt76);
13618a55712dSBo Jiao idr_init(&dev->mt76.token);
13628a55712dSBo Jiao
13638a55712dSBo Jiao mt7915_dma_reset(dev, true);
13648a55712dSBo Jiao
13658a55712dSBo Jiao local_bh_disable();
13668a55712dSBo Jiao mt76_for_each_q_rx(mdev, i) {
13678a55712dSBo Jiao if (mdev->q_rx[i].ndesc) {
13688a55712dSBo Jiao napi_enable(&dev->mt76.napi[i]);
13698a55712dSBo Jiao napi_schedule(&dev->mt76.napi[i]);
13708a55712dSBo Jiao }
13718a55712dSBo Jiao }
13728a55712dSBo Jiao local_bh_enable();
13738a55712dSBo Jiao clear_bit(MT76_MCU_RESET, &dev->mphy.state);
13748a55712dSBo Jiao clear_bit(MT76_STATE_MCU_RUNNING, &dev->mphy.state);
13758a55712dSBo Jiao
13768a55712dSBo Jiao mt76_wr(dev, MT_INT_MASK_CSR, dev->mt76.mmio.irqmask);
13778a55712dSBo Jiao mt76_wr(dev, MT_INT_SOURCE_CSR, ~0);
13788a55712dSBo Jiao
13798a55712dSBo Jiao if (dev->hif2) {
13808a55712dSBo Jiao mt76_wr(dev, MT_INT1_MASK_CSR, dev->mt76.mmio.irqmask);
13818a55712dSBo Jiao mt76_wr(dev, MT_INT1_SOURCE_CSR, ~0);
13828a55712dSBo Jiao }
13838a55712dSBo Jiao if (dev_is_pci(mdev->dev)) {
13848a55712dSBo Jiao mt76_wr(dev, MT_PCIE_MAC_INT_ENABLE, 0xff);
13851e64fdd4SBo Jiao if (dev->hif2) {
138672eabd4cSFelix Fietkau mt76_wr(dev, MT_PCIE_RECOG_ID,
138772eabd4cSFelix Fietkau dev->hif2->index | MT_PCIE_RECOG_ID_SEM);
13881e64fdd4SBo Jiao if (is_mt7915(mdev))
13898a55712dSBo Jiao mt76_wr(dev, MT_PCIE1_MAC_INT_ENABLE, 0xff);
13901e64fdd4SBo Jiao else
13911e64fdd4SBo Jiao mt76_wr(dev, MT_PCIE1_MAC_INT_ENABLE_MT7916, 0xff);
13921e64fdd4SBo Jiao }
13938a55712dSBo Jiao }
13948a55712dSBo Jiao
13958a55712dSBo Jiao /* load firmware */
13968a55712dSBo Jiao ret = mt7915_mcu_init_firmware(dev);
13978a55712dSBo Jiao if (ret)
13988a55712dSBo Jiao goto out;
13998a55712dSBo Jiao
14008a55712dSBo Jiao /* set the necessary init items */
14018a55712dSBo Jiao ret = mt7915_mcu_set_eeprom(dev);
14028a55712dSBo Jiao if (ret)
14038a55712dSBo Jiao goto out;
14048a55712dSBo Jiao
14058a55712dSBo Jiao mt7915_mac_init(dev);
14068a55712dSBo Jiao mt7915_init_txpower(dev, &dev->mphy.sband_2g.sband);
14078a55712dSBo Jiao mt7915_init_txpower(dev, &dev->mphy.sband_5g.sband);
14088a55712dSBo Jiao ret = mt7915_txbf_init(dev);
14098a55712dSBo Jiao
14108a55712dSBo Jiao if (test_bit(MT76_STATE_RUNNING, &dev->mphy.state)) {
14118a55712dSBo Jiao ret = mt7915_run(dev->mphy.hw);
14128a55712dSBo Jiao if (ret)
14138a55712dSBo Jiao goto out;
14148a55712dSBo Jiao }
14158a55712dSBo Jiao
14168a55712dSBo Jiao if (ext_phy && test_bit(MT76_STATE_RUNNING, &ext_phy->state)) {
14178a55712dSBo Jiao ret = mt7915_run(ext_phy->hw);
14188a55712dSBo Jiao if (ret)
14198a55712dSBo Jiao goto out;
14208a55712dSBo Jiao }
14218a55712dSBo Jiao
14228a55712dSBo Jiao out:
14238a55712dSBo Jiao /* reset done */
14248a55712dSBo Jiao clear_bit(MT76_RESET, &dev->mphy.state);
14258a55712dSBo Jiao if (phy2)
14268a55712dSBo Jiao clear_bit(MT76_RESET, &phy2->mt76->state);
14278a55712dSBo Jiao
14288a55712dSBo Jiao local_bh_disable();
14298a55712dSBo Jiao napi_enable(&dev->mt76.tx_napi);
14308a55712dSBo Jiao napi_schedule(&dev->mt76.tx_napi);
14318a55712dSBo Jiao local_bh_enable();
14328a55712dSBo Jiao
14338a55712dSBo Jiao mt76_worker_enable(&dev->mt76.tx_worker);
14348a55712dSBo Jiao
14358a55712dSBo Jiao return ret;
14368a55712dSBo Jiao }
14378a55712dSBo Jiao
14388a55712dSBo Jiao static void
mt7915_mac_full_reset(struct mt7915_dev * dev)14398a55712dSBo Jiao mt7915_mac_full_reset(struct mt7915_dev *dev)
14408a55712dSBo Jiao {
14418a55712dSBo Jiao struct mt76_phy *ext_phy;
1442*1e474cbeSFelix Fietkau struct mt7915_phy *phy2;
14438a55712dSBo Jiao int i;
14448a55712dSBo Jiao
14458a55712dSBo Jiao ext_phy = dev->mt76.phys[MT_BAND1];
1446*1e474cbeSFelix Fietkau phy2 = ext_phy ? ext_phy->priv : NULL;
14478a55712dSBo Jiao
14488a55712dSBo Jiao dev->recovery.hw_full_reset = true;
14498a55712dSBo Jiao
14508a55712dSBo Jiao wake_up(&dev->mt76.mcu.wait);
14518a55712dSBo Jiao ieee80211_stop_queues(mt76_hw(dev));
14528a55712dSBo Jiao if (ext_phy)
14538a55712dSBo Jiao ieee80211_stop_queues(ext_phy->hw);
14548a55712dSBo Jiao
14558a55712dSBo Jiao cancel_delayed_work_sync(&dev->mphy.mac_work);
14568a55712dSBo Jiao if (ext_phy)
14578a55712dSBo Jiao cancel_delayed_work_sync(&ext_phy->mac_work);
14588a55712dSBo Jiao
14598a55712dSBo Jiao mutex_lock(&dev->mt76.mutex);
14608a55712dSBo Jiao for (i = 0; i < 10; i++) {
14618a55712dSBo Jiao if (!mt7915_mac_restart(dev))
14628a55712dSBo Jiao break;
14638a55712dSBo Jiao }
14648a55712dSBo Jiao
14658a55712dSBo Jiao if (i == 10)
14668a55712dSBo Jiao dev_err(dev->mt76.dev, "chip full reset failed\n");
14678a55712dSBo Jiao
1468c71d2db2SFelix Fietkau spin_lock_bh(&dev->mt76.sta_poll_lock);
1469c71d2db2SFelix Fietkau while (!list_empty(&dev->mt76.sta_poll_list))
1470c71d2db2SFelix Fietkau list_del_init(dev->mt76.sta_poll_list.next);
1471c71d2db2SFelix Fietkau spin_unlock_bh(&dev->mt76.sta_poll_lock);
1472c71d2db2SFelix Fietkau
1473c71d2db2SFelix Fietkau memset(dev->mt76.wcid_mask, 0, sizeof(dev->mt76.wcid_mask));
1474c71d2db2SFelix Fietkau dev->mt76.vif_mask = 0;
1475*1e474cbeSFelix Fietkau dev->phy.omac_mask = 0;
1476*1e474cbeSFelix Fietkau if (phy2)
1477*1e474cbeSFelix Fietkau phy2->omac_mask = 0;
1478c71d2db2SFelix Fietkau
1479c71d2db2SFelix Fietkau i = mt76_wcid_alloc(dev->mt76.wcid_mask, MT7915_WTBL_STA);
1480c71d2db2SFelix Fietkau dev->mt76.global_wcid.idx = i;
1481c71d2db2SFelix Fietkau dev->recovery.hw_full_reset = false;
1482c71d2db2SFelix Fietkau
1483c71d2db2SFelix Fietkau mutex_unlock(&dev->mt76.mutex);
1484c71d2db2SFelix Fietkau
14858a55712dSBo Jiao ieee80211_restart_hw(mt76_hw(dev));
14868a55712dSBo Jiao if (ext_phy)
14878a55712dSBo Jiao ieee80211_restart_hw(ext_phy->hw);
14888a55712dSBo Jiao }
14898a55712dSBo Jiao
1490e57b7901SRyder Lee /* system error recovery */
mt7915_mac_reset_work(struct work_struct * work)1491e57b7901SRyder Lee void mt7915_mac_reset_work(struct work_struct *work)
1492e57b7901SRyder Lee {
149357b9df6fSRyder Lee struct mt7915_phy *phy2;
149457b9df6fSRyder Lee struct mt76_phy *ext_phy;
1495e57b7901SRyder Lee struct mt7915_dev *dev;
1496ef55564eSRyder Lee int i;
1497e57b7901SRyder Lee
1498e57b7901SRyder Lee dev = container_of(work, struct mt7915_dev, reset_work);
1499dc44c45cSLorenzo Bianconi ext_phy = dev->mt76.phys[MT_BAND1];
150057b9df6fSRyder Lee phy2 = ext_phy ? ext_phy->priv : NULL;
1501e57b7901SRyder Lee
15028a55712dSBo Jiao /* chip full reset */
15038a55712dSBo Jiao if (dev->recovery.restart) {
15048a55712dSBo Jiao /* disable WA/WM WDT */
15058a55712dSBo Jiao mt76_clear(dev, MT_WFDMA0_MCU_HOST_INT_ENA,
15068a55712dSBo Jiao MT_MCU_CMD_WDT_MASK);
15078a55712dSBo Jiao
1508b662b71aSRyder Lee if (READ_ONCE(dev->recovery.state) & MT_MCU_CMD_WA_WDT)
1509b662b71aSRyder Lee dev->recovery.wa_reset_count++;
1510b662b71aSRyder Lee else
1511b662b71aSRyder Lee dev->recovery.wm_reset_count++;
1512b662b71aSRyder Lee
15138a55712dSBo Jiao mt7915_mac_full_reset(dev);
15148a55712dSBo Jiao
15158a55712dSBo Jiao /* enable mcu irq */
15168a55712dSBo Jiao mt7915_irq_enable(dev, MT_INT_MCU_CMD);
15178a55712dSBo Jiao mt7915_irq_disable(dev, 0);
15188a55712dSBo Jiao
15198a55712dSBo Jiao /* enable WA/WM WDT */
15208a55712dSBo Jiao mt76_set(dev, MT_WFDMA0_MCU_HOST_INT_ENA, MT_MCU_CMD_WDT_MASK);
15218a55712dSBo Jiao
15228a55712dSBo Jiao dev->recovery.state = MT_MCU_CMD_NORMAL_STATE;
15238a55712dSBo Jiao dev->recovery.restart = false;
15248a55712dSBo Jiao return;
15258a55712dSBo Jiao }
15268a55712dSBo Jiao
15278a55712dSBo Jiao /* chip partial reset */
15288a55712dSBo Jiao if (!(READ_ONCE(dev->recovery.state) & MT_MCU_CMD_STOP_DMA))
1529e57b7901SRyder Lee return;
1530e57b7901SRyder Lee
1531c2b9fb63SLorenzo Bianconi if (mtk_wed_device_active(&dev->mt76.mmio.wed)) {
1532c2b9fb63SLorenzo Bianconi mtk_wed_device_stop(&dev->mt76.mmio.wed);
15336bad146dSAlexander Couzens if (!is_mt798x(&dev->mt76))
1534c2b9fb63SLorenzo Bianconi mt76_wr(dev, MT_INT_WED_MASK_CSR, 0);
1535c2b9fb63SLorenzo Bianconi }
1536c2b9fb63SLorenzo Bianconi
1537e57b7901SRyder Lee ieee80211_stop_queues(mt76_hw(dev));
153857b9df6fSRyder Lee if (ext_phy)
153957b9df6fSRyder Lee ieee80211_stop_queues(ext_phy->hw);
1540e57b7901SRyder Lee
1541e57b7901SRyder Lee set_bit(MT76_RESET, &dev->mphy.state);
1542e57b7901SRyder Lee set_bit(MT76_MCU_RESET, &dev->mphy.state);
1543e57b7901SRyder Lee wake_up(&dev->mt76.mcu.wait);
1544a782f8bfSLorenzo Bianconi cancel_delayed_work_sync(&dev->mphy.mac_work);
154566365392SRyder Lee if (phy2) {
154666365392SRyder Lee set_bit(MT76_RESET, &phy2->mt76->state);
1547a782f8bfSLorenzo Bianconi cancel_delayed_work_sync(&phy2->mt76->mac_work);
154866365392SRyder Lee }
15490a630d69SFelix Fietkau
15500a630d69SFelix Fietkau mutex_lock(&dev->mt76.mutex);
15510a630d69SFelix Fietkau
1552781eef5bSFelix Fietkau mt76_worker_disable(&dev->mt76.tx_worker);
1553ef55564eSRyder Lee mt76_for_each_q_rx(&dev->mt76, i)
1554ef55564eSRyder Lee napi_disable(&dev->mt76.napi[i]);
1555e57b7901SRyder Lee napi_disable(&dev->mt76.tx_napi);
1556e57b7901SRyder Lee
1557e57b7901SRyder Lee
1558e57b7901SRyder Lee mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_DMA_STOPPED);
1559e57b7901SRyder Lee
1560e57b7901SRyder Lee if (mt7915_wait_reset_state(dev, MT_MCU_CMD_RESET_DONE)) {
1561d493bb5bSBo Jiao mt7915_dma_reset(dev, false);
1562e57b7901SRyder Lee
1563c8e370feSLorenzo Bianconi mt76_connac2_tx_token_put(&dev->mt76);
1564b17aff33SLorenzo Bianconi idr_init(&dev->mt76.token);
15656362dd16SRyder Lee
1566e57b7901SRyder Lee mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_DMA_INIT);
1567e57b7901SRyder Lee mt7915_wait_reset_state(dev, MT_MCU_CMD_RECOVERY_DONE);
1568e57b7901SRyder Lee }
1569e57b7901SRyder Lee
15701e64fdd4SBo Jiao mt76_wr(dev, MT_MCU_INT_EVENT, MT_MCU_INT_EVENT_RESET_DONE);
15711e64fdd4SBo Jiao mt7915_wait_reset_state(dev, MT_MCU_CMD_NORMAL_STATE);
15721e64fdd4SBo Jiao
15731e64fdd4SBo Jiao /* enable DMA Tx/Rx and interrupt */
15741e64fdd4SBo Jiao mt7915_dma_start(dev, false, false);
15751e64fdd4SBo Jiao
1576e57b7901SRyder Lee clear_bit(MT76_MCU_RESET, &dev->mphy.state);
1577e57b7901SRyder Lee clear_bit(MT76_RESET, &dev->mphy.state);
157866365392SRyder Lee if (phy2)
157966365392SRyder Lee clear_bit(MT76_RESET, &phy2->mt76->state);
1580e57b7901SRyder Lee
1581970be1dfSFelix Fietkau local_bh_disable();
1582ef55564eSRyder Lee mt76_for_each_q_rx(&dev->mt76, i) {
1583ef55564eSRyder Lee napi_enable(&dev->mt76.napi[i]);
1584ef55564eSRyder Lee napi_schedule(&dev->mt76.napi[i]);
1585ef55564eSRyder Lee }
1586970be1dfSFelix Fietkau local_bh_enable();
1587970be1dfSFelix Fietkau
1588ec193b41SLorenzo Bianconi tasklet_schedule(&dev->mt76.irq_tasklet);
15897f731405SFelix Fietkau
15907f731405SFelix Fietkau mt76_worker_enable(&dev->mt76.tx_worker);
15917f731405SFelix Fietkau
1592c0182aa9SFelix Fietkau local_bh_disable();
15937f731405SFelix Fietkau napi_enable(&dev->mt76.tx_napi);
15947f731405SFelix Fietkau napi_schedule(&dev->mt76.tx_napi);
1595c0182aa9SFelix Fietkau local_bh_enable();
1596e57b7901SRyder Lee
1597e57b7901SRyder Lee ieee80211_wake_queues(mt76_hw(dev));
159857b9df6fSRyder Lee if (ext_phy)
159957b9df6fSRyder Lee ieee80211_wake_queues(ext_phy->hw);
1600e57b7901SRyder Lee
1601e57b7901SRyder Lee mutex_unlock(&dev->mt76.mutex);
1602e57b7901SRyder Lee
1603e57b7901SRyder Lee mt7915_update_beacons(dev);
1604e57b7901SRyder Lee
1605a782f8bfSLorenzo Bianconi ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mphy.mac_work,
160657b9df6fSRyder Lee MT7915_WATCHDOG_TIME);
160757b9df6fSRyder Lee if (phy2)
1608a782f8bfSLorenzo Bianconi ieee80211_queue_delayed_work(ext_phy->hw,
1609a782f8bfSLorenzo Bianconi &phy2->mt76->mac_work,
1610e57b7901SRyder Lee MT7915_WATCHDOG_TIME);
1611e57b7901SRyder Lee }
1612e57b7901SRyder Lee
16134dbcb912SRyder Lee /* firmware coredump */
mt7915_mac_dump_work(struct work_struct * work)16144dbcb912SRyder Lee void mt7915_mac_dump_work(struct work_struct *work)
16154dbcb912SRyder Lee {
16164dbcb912SRyder Lee const struct mt7915_mem_region *mem_region;
16174dbcb912SRyder Lee struct mt7915_crash_data *crash_data;
16184dbcb912SRyder Lee struct mt7915_dev *dev;
16194dbcb912SRyder Lee struct mt7915_mem_hdr *hdr;
16204dbcb912SRyder Lee size_t buf_len;
16214dbcb912SRyder Lee int i;
16224dbcb912SRyder Lee u32 num;
16234dbcb912SRyder Lee u8 *buf;
16244dbcb912SRyder Lee
16254dbcb912SRyder Lee dev = container_of(work, struct mt7915_dev, dump_work);
16264dbcb912SRyder Lee
16274dbcb912SRyder Lee mutex_lock(&dev->dump_mutex);
16284dbcb912SRyder Lee
16294dbcb912SRyder Lee crash_data = mt7915_coredump_new(dev);
16304dbcb912SRyder Lee if (!crash_data) {
16314dbcb912SRyder Lee mutex_unlock(&dev->dump_mutex);
16324dbcb912SRyder Lee goto skip_coredump;
16334dbcb912SRyder Lee }
16344dbcb912SRyder Lee
16354dbcb912SRyder Lee mem_region = mt7915_coredump_get_mem_layout(dev, &num);
16364dbcb912SRyder Lee if (!mem_region || !crash_data->memdump_buf_len) {
16374dbcb912SRyder Lee mutex_unlock(&dev->dump_mutex);
16384dbcb912SRyder Lee goto skip_memdump;
16394dbcb912SRyder Lee }
16404dbcb912SRyder Lee
16414dbcb912SRyder Lee buf = crash_data->memdump_buf;
16424dbcb912SRyder Lee buf_len = crash_data->memdump_buf_len;
16434dbcb912SRyder Lee
16444dbcb912SRyder Lee /* dumping memory content... */
16454dbcb912SRyder Lee memset(buf, 0, buf_len);
16464dbcb912SRyder Lee for (i = 0; i < num; i++) {
16474dbcb912SRyder Lee if (mem_region->len > buf_len) {
16484dbcb912SRyder Lee dev_warn(dev->mt76.dev, "%s len %lu is too large\n",
16494dbcb912SRyder Lee mem_region->name,
16504dbcb912SRyder Lee (unsigned long)mem_region->len);
16514dbcb912SRyder Lee break;
16524dbcb912SRyder Lee }
16534dbcb912SRyder Lee
16544dbcb912SRyder Lee /* reserve space for the header */
16554dbcb912SRyder Lee hdr = (void *)buf;
16564dbcb912SRyder Lee buf += sizeof(*hdr);
16574dbcb912SRyder Lee buf_len -= sizeof(*hdr);
16584dbcb912SRyder Lee
16594dbcb912SRyder Lee mt7915_memcpy_fromio(dev, buf, mem_region->start,
16604dbcb912SRyder Lee mem_region->len);
16614dbcb912SRyder Lee
16624dbcb912SRyder Lee hdr->start = mem_region->start;
16634dbcb912SRyder Lee hdr->len = mem_region->len;
16644dbcb912SRyder Lee
16654dbcb912SRyder Lee if (!mem_region->len)
16664dbcb912SRyder Lee /* note: the header remains, just with zero length */
16674dbcb912SRyder Lee break;
16684dbcb912SRyder Lee
16694dbcb912SRyder Lee buf += mem_region->len;
16704dbcb912SRyder Lee buf_len -= mem_region->len;
16714dbcb912SRyder Lee
16724dbcb912SRyder Lee mem_region++;
16734dbcb912SRyder Lee }
16744dbcb912SRyder Lee
16754dbcb912SRyder Lee mutex_unlock(&dev->dump_mutex);
16764dbcb912SRyder Lee
16774dbcb912SRyder Lee skip_memdump:
16784dbcb912SRyder Lee mt7915_coredump_submit(dev);
16794dbcb912SRyder Lee skip_coredump:
16804dbcb912SRyder Lee queue_work(dev->mt76.wq, &dev->reset_work);
16814dbcb912SRyder Lee }
16824dbcb912SRyder Lee
mt7915_reset(struct mt7915_dev * dev)16838a55712dSBo Jiao void mt7915_reset(struct mt7915_dev *dev)
16848a55712dSBo Jiao {
16858a55712dSBo Jiao if (!dev->recovery.hw_init_done)
16868a55712dSBo Jiao return;
16878a55712dSBo Jiao
16888a55712dSBo Jiao if (dev->recovery.hw_full_reset)
16898a55712dSBo Jiao return;
16908a55712dSBo Jiao
16918a55712dSBo Jiao /* wm/wa exception: do full recovery */
16928a55712dSBo Jiao if (READ_ONCE(dev->recovery.state) & MT_MCU_CMD_WDT_MASK) {
16938a55712dSBo Jiao dev->recovery.restart = true;
16948a55712dSBo Jiao dev_info(dev->mt76.dev,
16958a55712dSBo Jiao "%s indicated firmware crash, attempting recovery\n",
16968a55712dSBo Jiao wiphy_name(dev->mt76.hw->wiphy));
16978a55712dSBo Jiao
16988a55712dSBo Jiao mt7915_irq_disable(dev, MT_INT_MCU_CMD);
16994dbcb912SRyder Lee queue_work(dev->mt76.wq, &dev->dump_work);
17008a55712dSBo Jiao return;
17018a55712dSBo Jiao }
17028a55712dSBo Jiao
17038a55712dSBo Jiao queue_work(dev->mt76.wq, &dev->reset_work);
17048a55712dSBo Jiao wake_up(&dev->reset_wait);
17058a55712dSBo Jiao }
17068a55712dSBo Jiao
mt7915_mac_update_stats(struct mt7915_phy * phy)170781811173SLorenzo Bianconi void mt7915_mac_update_stats(struct mt7915_phy *phy)
1708e57b7901SRyder Lee {
17097f03a563SLorenzo Bianconi struct mt76_mib_stats *mib = &phy->mib;
1710e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
1711d107501aSLorenzo Bianconi int i, aggr0 = 0, aggr1, cnt;
17123eb50cc9SRyder Lee u8 band = phy->mt76->band_idx;
1713cd4c314aSBo Jiao u32 val;
1714e57b7901SRyder Lee
17153eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR3(band));
17163685727cSRyder Lee mib->fcs_err_cnt += is_mt7915(&dev->mt76) ?
17173685727cSRyder Lee FIELD_GET(MT_MIB_SDR3_FCS_ERR_MASK, cnt) :
1718cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR3_FCS_ERR_MASK_MT7916, cnt);
1719a90f2115SBen Greear
17203eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR4(band));
1721a90f2115SBen Greear mib->rx_fifo_full_cnt += FIELD_GET(MT_MIB_SDR4_RX_FIFO_FULL_MASK, cnt);
1722a90f2115SBen Greear
17233eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR5(band));
1724a90f2115SBen Greear mib->rx_mpdu_cnt += cnt;
1725a90f2115SBen Greear
17263eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR6(band));
1727a90f2115SBen Greear mib->channel_idle_cnt += FIELD_GET(MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK, cnt);
1728a90f2115SBen Greear
17293eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR7(band));
17303685727cSRyder Lee mib->rx_vector_mismatch_cnt +=
17313685727cSRyder Lee FIELD_GET(MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK, cnt);
1732a90f2115SBen Greear
17333eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR8(band));
17343685727cSRyder Lee mib->rx_delimiter_fail_cnt +=
17353685727cSRyder Lee FIELD_GET(MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK, cnt);
17363685727cSRyder Lee
17373eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR10(band));
17383685727cSRyder Lee mib->rx_mrdy_cnt += is_mt7915(&dev->mt76) ?
17393685727cSRyder Lee FIELD_GET(MT_MIB_SDR10_MRDY_COUNT_MASK, cnt) :
17403685727cSRyder Lee FIELD_GET(MT_MIB_SDR10_MRDY_COUNT_MASK_MT7916, cnt);
1741a90f2115SBen Greear
17423eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR11(band));
17433685727cSRyder Lee mib->rx_len_mismatch_cnt +=
17443685727cSRyder Lee FIELD_GET(MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK, cnt);
1745a90f2115SBen Greear
17463eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR12(band));
1747a90f2115SBen Greear mib->tx_ampdu_cnt += cnt;
1748a90f2115SBen Greear
17493eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR13(band));
17503685727cSRyder Lee mib->tx_stop_q_empty_cnt +=
17513685727cSRyder Lee FIELD_GET(MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK, cnt);
1752a90f2115SBen Greear
17533eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR14(band));
1754cd4c314aSBo Jiao mib->tx_mpdu_attempts_cnt += is_mt7915(&dev->mt76) ?
1755cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK, cnt) :
1756cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916, cnt);
1757a90f2115SBen Greear
17583eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR15(band));
1759cd4c314aSBo Jiao mib->tx_mpdu_success_cnt += is_mt7915(&dev->mt76) ?
1760cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK, cnt) :
1761cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916, cnt);
1762a90f2115SBen Greear
17633eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR16(band));
17643685727cSRyder Lee mib->primary_cca_busy_time +=
17653685727cSRyder Lee FIELD_GET(MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK, cnt);
17663685727cSRyder Lee
17673eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR17(band));
17683685727cSRyder Lee mib->secondary_cca_busy_time +=
17693685727cSRyder Lee FIELD_GET(MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK, cnt);
17703685727cSRyder Lee
17713eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR18(band));
17723685727cSRyder Lee mib->primary_energy_detect_time +=
17733685727cSRyder Lee FIELD_GET(MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK, cnt);
17743685727cSRyder Lee
17753eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR19(band));
17763685727cSRyder Lee mib->cck_mdrdy_time += FIELD_GET(MT_MIB_SDR19_CCK_MDRDY_TIME_MASK, cnt);
17773685727cSRyder Lee
17783eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR20(band));
17793685727cSRyder Lee mib->ofdm_mdrdy_time +=
17803685727cSRyder Lee FIELD_GET(MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK, cnt);
17813685727cSRyder Lee
17823eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR21(band));
17833685727cSRyder Lee mib->green_mdrdy_time +=
17843685727cSRyder Lee FIELD_GET(MT_MIB_SDR21_GREEN_MDRDY_TIME_MASK, cnt);
17853685727cSRyder Lee
17863eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR22(band));
1787a90f2115SBen Greear mib->rx_ampdu_cnt += cnt;
1788a90f2115SBen Greear
17893eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR23(band));
1790a90f2115SBen Greear mib->rx_ampdu_bytes_cnt += cnt;
1791a90f2115SBen Greear
17923eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR24(band));
1793cd4c314aSBo Jiao mib->rx_ampdu_valid_subframe_cnt += is_mt7915(&dev->mt76) ?
1794cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK, cnt) :
1795cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916, cnt);
1796a90f2115SBen Greear
17973eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR25(band));
1798a90f2115SBen Greear mib->rx_ampdu_valid_subframe_bytes_cnt += cnt;
1799a90f2115SBen Greear
18003eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR27(band));
18013685727cSRyder Lee mib->tx_rwp_fail_cnt +=
18023685727cSRyder Lee FIELD_GET(MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK, cnt);
1803a90f2115SBen Greear
18043eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR28(band));
18053685727cSRyder Lee mib->tx_rwp_need_cnt +=
18063685727cSRyder Lee FIELD_GET(MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK, cnt);
1807a90f2115SBen Greear
18083eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR29(band));
1809cd4c314aSBo Jiao mib->rx_pfdrop_cnt += is_mt7915(&dev->mt76) ?
1810cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR29_RX_PFDROP_CNT_MASK, cnt) :
1811cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916, cnt);
1812a90f2115SBen Greear
18133eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDRVEC(band));
1814cd4c314aSBo Jiao mib->rx_vec_queue_overflow_drop_cnt += is_mt7915(&dev->mt76) ?
1815cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK, cnt) :
1816cd4c314aSBo Jiao FIELD_GET(MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916, cnt);
1817a90f2115SBen Greear
18183eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR31(band));
1819a90f2115SBen Greear mib->rx_ba_cnt += cnt;
1820a90f2115SBen Greear
18213eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDRMUBF(band));
1822016f2040SBen Greear mib->tx_bf_cnt += FIELD_GET(MT_MIB_MU_BF_TX_CNT, cnt);
1823016f2040SBen Greear
18243eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_DR8(band));
1825016f2040SBen Greear mib->tx_mu_mpdu_cnt += cnt;
1826016f2040SBen Greear
18273eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_DR9(band));
1828016f2040SBen Greear mib->tx_mu_acked_mpdu_cnt += cnt;
1829016f2040SBen Greear
18303eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_DR11(band));
1831016f2040SBen Greear mib->tx_su_acked_mpdu_cnt += cnt;
1832016f2040SBen Greear
18333eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_ETBF_PAR_RPT0(band));
1834bd1407edSShayne Chen mib->tx_bf_rx_fb_bw = FIELD_GET(MT_ETBF_PAR_RPT0_FB_BW, cnt);
1835bd1407edSShayne Chen mib->tx_bf_rx_fb_nc_cnt += FIELD_GET(MT_ETBF_PAR_RPT0_FB_NC, cnt);
1836bd1407edSShayne Chen mib->tx_bf_rx_fb_nr_cnt += FIELD_GET(MT_ETBF_PAR_RPT0_FB_NR, cnt);
1837e57b7901SRyder Lee
183837dd5755SLorenzo Bianconi for (i = 0; i < ARRAY_SIZE(mib->tx_amsdu); i++) {
183937dd5755SLorenzo Bianconi cnt = mt76_rr(dev, MT_PLE_AMSDU_PACK_MSDU_CNT(i));
184037dd5755SLorenzo Bianconi mib->tx_amsdu[i] += cnt;
184137dd5755SLorenzo Bianconi mib->tx_amsdu_cnt += cnt;
184237dd5755SLorenzo Bianconi }
184337dd5755SLorenzo Bianconi
1844cd4c314aSBo Jiao if (is_mt7915(&dev->mt76)) {
1845528d13e7SLorenzo Bianconi for (i = 0, aggr1 = aggr0 + 8; i < 4; i++) {
18463eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_SDR1(band, (i << 4)));
18473685727cSRyder Lee mib->ba_miss_cnt +=
18483685727cSRyder Lee FIELD_GET(MT_MIB_BA_MISS_COUNT_MASK, val);
18492b35050aSRyder Lee mib->ack_fail_cnt +=
18502b35050aSRyder Lee FIELD_GET(MT_MIB_ACK_FAIL_COUNT_MASK, val);
1851e57b7901SRyder Lee
18523eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_SDR0(band, (i << 4)));
18532b35050aSRyder Lee mib->rts_cnt += FIELD_GET(MT_MIB_RTS_COUNT_MASK, val);
18542b35050aSRyder Lee mib->rts_retries_cnt +=
18552b35050aSRyder Lee FIELD_GET(MT_MIB_RTS_RETRIES_COUNT_MASK, val);
1856e57b7901SRyder Lee
18573eb50cc9SRyder Lee val = mt76_rr(dev, MT_TX_AGG_CNT(band, i));
1858d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr0++] += val & 0xffff;
1859d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr0++] += val >> 16;
18602b35050aSRyder Lee
18613eb50cc9SRyder Lee val = mt76_rr(dev, MT_TX_AGG_CNT2(band, i));
1862d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr1++] += val & 0xffff;
1863d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr1++] += val >> 16;
1864e57b7901SRyder Lee }
1865bd1407edSShayne Chen
18663eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR32(band));
1867bd1407edSShayne Chen mib->tx_pkt_ebf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
1868bd1407edSShayne Chen
18693eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR33(band));
1870bd1407edSShayne Chen mib->tx_pkt_ibf_cnt += FIELD_GET(MT_MIB_SDR33_TX_PKT_IBF_CNT, cnt);
1871bd1407edSShayne Chen
18723eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_ETBF_TX_APP_CNT(band));
1873bd1407edSShayne Chen mib->tx_bf_ibf_ppdu_cnt += FIELD_GET(MT_ETBF_TX_IBF_CNT, cnt);
1874bd1407edSShayne Chen mib->tx_bf_ebf_ppdu_cnt += FIELD_GET(MT_ETBF_TX_EBF_CNT, cnt);
1875bd1407edSShayne Chen
18763eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_ETBF_TX_NDP_BFRP(band));
1877bd1407edSShayne Chen mib->tx_bf_fb_cpl_cnt += FIELD_GET(MT_ETBF_TX_FB_CPL, cnt);
1878bd1407edSShayne Chen mib->tx_bf_fb_trig_cnt += FIELD_GET(MT_ETBF_TX_FB_TRI, cnt);
1879bd1407edSShayne Chen
18803eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_ETBF_RX_FB_CNT(band));
1881bd1407edSShayne Chen mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_ETBF_RX_FB_ALL, cnt);
1882bd1407edSShayne Chen mib->tx_bf_rx_fb_he_cnt += FIELD_GET(MT_ETBF_RX_FB_HE, cnt);
1883bd1407edSShayne Chen mib->tx_bf_rx_fb_vht_cnt += FIELD_GET(MT_ETBF_RX_FB_VHT, cnt);
1884bd1407edSShayne Chen mib->tx_bf_rx_fb_ht_cnt += FIELD_GET(MT_ETBF_RX_FB_HT, cnt);
1885cd4c314aSBo Jiao } else {
1886cd4c314aSBo Jiao for (i = 0; i < 2; i++) {
1887cd4c314aSBo Jiao /* rts count */
18883eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_SDR0(band, (i << 2)));
1889cd4c314aSBo Jiao mib->rts_cnt += FIELD_GET(GENMASK(15, 0), val);
1890cd4c314aSBo Jiao mib->rts_cnt += FIELD_GET(GENMASK(31, 16), val);
1891cd4c314aSBo Jiao
1892cd4c314aSBo Jiao /* rts retry count */
18933eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_SDR1(band, (i << 2)));
1894cd4c314aSBo Jiao mib->rts_retries_cnt += FIELD_GET(GENMASK(15, 0), val);
1895cd4c314aSBo Jiao mib->rts_retries_cnt += FIELD_GET(GENMASK(31, 16), val);
1896cd4c314aSBo Jiao
1897cd4c314aSBo Jiao /* ba miss count */
18983eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_SDR2(band, (i << 2)));
1899cd4c314aSBo Jiao mib->ba_miss_cnt += FIELD_GET(GENMASK(15, 0), val);
1900cd4c314aSBo Jiao mib->ba_miss_cnt += FIELD_GET(GENMASK(31, 16), val);
1901cd4c314aSBo Jiao
1902cd4c314aSBo Jiao /* ack fail count */
19033eb50cc9SRyder Lee val = mt76_rr(dev, MT_MIB_MB_BFTF(band, (i << 2)));
1904cd4c314aSBo Jiao mib->ack_fail_cnt += FIELD_GET(GENMASK(15, 0), val);
1905cd4c314aSBo Jiao mib->ack_fail_cnt += FIELD_GET(GENMASK(31, 16), val);
1906cd4c314aSBo Jiao }
1907cd4c314aSBo Jiao
1908cd4c314aSBo Jiao for (i = 0; i < 8; i++) {
19093eb50cc9SRyder Lee val = mt76_rr(dev, MT_TX_AGG_CNT(band, i));
1910d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr0++] += FIELD_GET(GENMASK(15, 0), val);
1911d107501aSLorenzo Bianconi phy->mt76->aggr_stats[aggr0++] += FIELD_GET(GENMASK(31, 16), val);
1912cd4c314aSBo Jiao }
1913bd1407edSShayne Chen
19143eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_SDR32(band));
1915bd1407edSShayne Chen mib->tx_pkt_ibf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_IBF_CNT, cnt);
1916bd1407edSShayne Chen mib->tx_bf_ibf_ppdu_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_IBF_CNT, cnt);
1917bd1407edSShayne Chen mib->tx_pkt_ebf_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
1918bd1407edSShayne Chen mib->tx_bf_ebf_ppdu_cnt += FIELD_GET(MT_MIB_SDR32_TX_PKT_EBF_CNT, cnt);
1919bd1407edSShayne Chen
19203eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_BFCR7(band));
1921bd1407edSShayne Chen mib->tx_bf_fb_cpl_cnt += FIELD_GET(MT_MIB_BFCR7_BFEE_TX_FB_CPL, cnt);
1922bd1407edSShayne Chen
19233eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_BFCR2(band));
1924bd1407edSShayne Chen mib->tx_bf_fb_trig_cnt += FIELD_GET(MT_MIB_BFCR2_BFEE_TX_FB_TRIG, cnt);
1925bd1407edSShayne Chen
19263eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_BFCR0(band));
1927bd1407edSShayne Chen mib->tx_bf_rx_fb_vht_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_VHT, cnt);
1928bd1407edSShayne Chen mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_VHT, cnt);
1929bd1407edSShayne Chen mib->tx_bf_rx_fb_ht_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_HT, cnt);
1930bd1407edSShayne Chen mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR0_RX_FB_HT, cnt);
1931bd1407edSShayne Chen
19323eb50cc9SRyder Lee cnt = mt76_rr(dev, MT_MIB_BFCR1(band));
1933bd1407edSShayne Chen mib->tx_bf_rx_fb_he_cnt += FIELD_GET(MT_MIB_BFCR1_RX_FB_HE, cnt);
1934bd1407edSShayne Chen mib->tx_bf_rx_fb_all_cnt += FIELD_GET(MT_MIB_BFCR1_RX_FB_HE, cnt);
1935cd4c314aSBo Jiao }
1936e57b7901SRyder Lee }
1937e57b7901SRyder Lee
mt7915_mac_severe_check(struct mt7915_phy * phy)1938b4c268caSRyder Lee static void mt7915_mac_severe_check(struct mt7915_phy *phy)
1939b4c268caSRyder Lee {
1940b4c268caSRyder Lee struct mt7915_dev *dev = phy->dev;
1941b4c268caSRyder Lee u32 trb;
1942b4c268caSRyder Lee
1943b4c268caSRyder Lee if (!phy->omac_mask)
1944b4c268caSRyder Lee return;
1945b4c268caSRyder Lee
1946b4c268caSRyder Lee /* In rare cases, TRB pointers might be out of sync leads to RMAC
1947b4c268caSRyder Lee * stopping Rx, so check status periodically to see if TRB hardware
1948b4c268caSRyder Lee * requires minimal recovery.
1949b4c268caSRyder Lee */
19503eb50cc9SRyder Lee trb = mt76_rr(dev, MT_TRB_RXPSR0(phy->mt76->band_idx));
1951b4c268caSRyder Lee
1952b4c268caSRyder Lee if ((FIELD_GET(MT_TRB_RXPSR0_RX_RMAC_PTR, trb) !=
1953b4c268caSRyder Lee FIELD_GET(MT_TRB_RXPSR0_RX_WTBL_PTR, trb)) &&
1954b4c268caSRyder Lee (FIELD_GET(MT_TRB_RXPSR0_RX_RMAC_PTR, phy->trb_ts) !=
1955b4c268caSRyder Lee FIELD_GET(MT_TRB_RXPSR0_RX_WTBL_PTR, phy->trb_ts)) &&
1956b4c268caSRyder Lee trb == phy->trb_ts)
1957b4c268caSRyder Lee mt7915_mcu_set_ser(dev, SER_RECOVER, SER_SET_RECOVER_L3_RX_ABORT,
19583eb50cc9SRyder Lee phy->mt76->band_idx);
1959b4c268caSRyder Lee
1960b4c268caSRyder Lee phy->trb_ts = trb;
1961b4c268caSRyder Lee }
1962b4c268caSRyder Lee
mt7915_mac_sta_rc_work(struct work_struct * work)19631daf2522SFelix Fietkau void mt7915_mac_sta_rc_work(struct work_struct *work)
19641daf2522SFelix Fietkau {
19651daf2522SFelix Fietkau struct mt7915_dev *dev = container_of(work, struct mt7915_dev, rc_work);
19661daf2522SFelix Fietkau struct ieee80211_sta *sta;
19671daf2522SFelix Fietkau struct ieee80211_vif *vif;
19681daf2522SFelix Fietkau struct mt7915_sta *msta;
19691daf2522SFelix Fietkau u32 changed;
19701daf2522SFelix Fietkau LIST_HEAD(list);
19711daf2522SFelix Fietkau
1972fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
19731daf2522SFelix Fietkau list_splice_init(&dev->sta_rc_list, &list);
19741daf2522SFelix Fietkau
19751daf2522SFelix Fietkau while (!list_empty(&list)) {
19761daf2522SFelix Fietkau msta = list_first_entry(&list, struct mt7915_sta, rc_list);
19771daf2522SFelix Fietkau list_del_init(&msta->rc_list);
197805909e46SRyder Lee changed = msta->changed;
197905909e46SRyder Lee msta->changed = 0;
1980fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
19811daf2522SFelix Fietkau
19821daf2522SFelix Fietkau sta = container_of((void *)msta, struct ieee80211_sta, drv_priv);
19831daf2522SFelix Fietkau vif = container_of((void *)msta->vif, struct ieee80211_vif, drv_priv);
19841daf2522SFelix Fietkau
19851daf2522SFelix Fietkau if (changed & (IEEE80211_RC_SUPP_RATES_CHANGED |
1986e57b7901SRyder Lee IEEE80211_RC_NSS_CHANGED |
19872eec60dcSRyder Lee IEEE80211_RC_BW_CHANGED))
19882eec60dcSRyder Lee mt7915_mcu_add_rate_ctrl(dev, vif, sta, true);
1989e57b7901SRyder Lee
19901daf2522SFelix Fietkau if (changed & IEEE80211_RC_SMPS_CHANGED)
1991e57b7901SRyder Lee mt7915_mcu_add_smps(dev, vif, sta);
1992e57b7901SRyder Lee
1993fbba711cSLorenzo Bianconi spin_lock_bh(&dev->mt76.sta_poll_lock);
19941daf2522SFelix Fietkau }
19951daf2522SFelix Fietkau
1996fbba711cSLorenzo Bianconi spin_unlock_bh(&dev->mt76.sta_poll_lock);
1997e57b7901SRyder Lee }
1998e57b7901SRyder Lee
mt7915_mac_work(struct work_struct * work)1999e57b7901SRyder Lee void mt7915_mac_work(struct work_struct *work)
2000e57b7901SRyder Lee {
200157b9df6fSRyder Lee struct mt7915_phy *phy;
2002a782f8bfSLorenzo Bianconi struct mt76_phy *mphy;
2003e57b7901SRyder Lee
2004a782f8bfSLorenzo Bianconi mphy = (struct mt76_phy *)container_of(work, struct mt76_phy,
2005e57b7901SRyder Lee mac_work.work);
2006a782f8bfSLorenzo Bianconi phy = mphy->priv;
2007e57b7901SRyder Lee
2008a782f8bfSLorenzo Bianconi mutex_lock(&mphy->dev->mutex);
2009e57b7901SRyder Lee
2010c560b137SRyder Lee mt76_update_survey(mphy);
2011a782f8bfSLorenzo Bianconi if (++mphy->mac_work_count == 5) {
2012a782f8bfSLorenzo Bianconi mphy->mac_work_count = 0;
2013e57b7901SRyder Lee
201465430028SRyder Lee mt7915_mac_update_stats(phy);
2015b4c268caSRyder Lee mt7915_mac_severe_check(phy);
20161258c156SRyder Lee
20171258c156SRyder Lee if (phy->dev->muru_debug)
20181258c156SRyder Lee mt7915_mcu_muru_debug_get(phy);
2019e57b7901SRyder Lee }
2020e57b7901SRyder Lee
2021a782f8bfSLorenzo Bianconi mutex_unlock(&mphy->dev->mutex);
202257b9df6fSRyder Lee
2023c02f86eeSLorenzo Bianconi mt76_tx_status_check(mphy->dev, false);
20243de4cb17SFelix Fietkau
2025a782f8bfSLorenzo Bianconi ieee80211_queue_delayed_work(mphy->hw, &mphy->mac_work,
2026e57b7901SRyder Lee MT7915_WATCHDOG_TIME);
2027e57b7901SRyder Lee }
2028e57b7901SRyder Lee
mt7915_dfs_stop_radar_detector(struct mt7915_phy * phy)2029e57b7901SRyder Lee static void mt7915_dfs_stop_radar_detector(struct mt7915_phy *phy)
2030e57b7901SRyder Lee {
2031e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
2032e57b7901SRyder Lee
2033e57b7901SRyder Lee if (phy->rdd_state & BIT(0))
203497cef84dSLorenzo Bianconi mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_STOP, 0,
203597cef84dSLorenzo Bianconi MT_RX_SEL0, 0);
2036e57b7901SRyder Lee if (phy->rdd_state & BIT(1))
203797cef84dSLorenzo Bianconi mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_STOP, 1,
203897cef84dSLorenzo Bianconi MT_RX_SEL0, 0);
2039e57b7901SRyder Lee }
2040e57b7901SRyder Lee
mt7915_dfs_start_rdd(struct mt7915_dev * dev,int chain)2041e57b7901SRyder Lee static int mt7915_dfs_start_rdd(struct mt7915_dev *dev, int chain)
2042e57b7901SRyder Lee {
2043233e39d1SEvelyn Tsai int err, region;
2044233e39d1SEvelyn Tsai
2045233e39d1SEvelyn Tsai switch (dev->mt76.region) {
2046233e39d1SEvelyn Tsai case NL80211_DFS_ETSI:
2047233e39d1SEvelyn Tsai region = 0;
2048233e39d1SEvelyn Tsai break;
2049233e39d1SEvelyn Tsai case NL80211_DFS_JP:
2050233e39d1SEvelyn Tsai region = 2;
2051233e39d1SEvelyn Tsai break;
2052233e39d1SEvelyn Tsai case NL80211_DFS_FCC:
2053233e39d1SEvelyn Tsai default:
2054233e39d1SEvelyn Tsai region = 1;
2055233e39d1SEvelyn Tsai break;
2056233e39d1SEvelyn Tsai }
2057e57b7901SRyder Lee
205897cef84dSLorenzo Bianconi err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_START, chain,
2059233e39d1SEvelyn Tsai MT_RX_SEL0, region);
2060e57b7901SRyder Lee if (err < 0)
2061e57b7901SRyder Lee return err;
2062e57b7901SRyder Lee
20637a12e06dSShayne Chen if (is_mt7915(&dev->mt76)) {
20647a12e06dSShayne Chen err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_SET_WF_ANT, chain,
20657a12e06dSShayne Chen 0, dev->dbdc_support ? 2 : 0);
20667a12e06dSShayne Chen if (err < 0)
20677a12e06dSShayne Chen return err;
20687a12e06dSShayne Chen }
20697a12e06dSShayne Chen
207097cef84dSLorenzo Bianconi return mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_DET_MODE, chain,
207197cef84dSLorenzo Bianconi MT_RX_SEL0, 1);
2072e57b7901SRyder Lee }
2073e57b7901SRyder Lee
mt7915_dfs_start_radar_detector(struct mt7915_phy * phy)2074e57b7901SRyder Lee static int mt7915_dfs_start_radar_detector(struct mt7915_phy *phy)
2075e57b7901SRyder Lee {
2076e57b7901SRyder Lee struct cfg80211_chan_def *chandef = &phy->mt76->chandef;
2077e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
2078e57b7901SRyder Lee int err;
2079e57b7901SRyder Lee
2080e57b7901SRyder Lee /* start CAC */
20813eb50cc9SRyder Lee err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_CAC_START,
20823eb50cc9SRyder Lee phy->mt76->band_idx, MT_RX_SEL0, 0);
2083e57b7901SRyder Lee if (err < 0)
2084e57b7901SRyder Lee return err;
2085e57b7901SRyder Lee
20863eb50cc9SRyder Lee err = mt7915_dfs_start_rdd(dev, phy->mt76->band_idx);
2087e57b7901SRyder Lee if (err < 0)
2088e57b7901SRyder Lee return err;
2089e57b7901SRyder Lee
20903eb50cc9SRyder Lee phy->rdd_state |= BIT(phy->mt76->band_idx);
2091006b9d4aSBo Jiao
2092006b9d4aSBo Jiao if (!is_mt7915(&dev->mt76))
2093006b9d4aSBo Jiao return 0;
2094e57b7901SRyder Lee
2095e57b7901SRyder Lee if (chandef->width == NL80211_CHAN_WIDTH_160 ||
2096e57b7901SRyder Lee chandef->width == NL80211_CHAN_WIDTH_80P80) {
2097e57b7901SRyder Lee err = mt7915_dfs_start_rdd(dev, 1);
2098e57b7901SRyder Lee if (err < 0)
2099e57b7901SRyder Lee return err;
2100e57b7901SRyder Lee
2101e57b7901SRyder Lee phy->rdd_state |= BIT(1);
2102e57b7901SRyder Lee }
2103e57b7901SRyder Lee
2104e57b7901SRyder Lee return 0;
2105e57b7901SRyder Lee }
2106e57b7901SRyder Lee
2107e57b7901SRyder Lee static int
mt7915_dfs_init_radar_specs(struct mt7915_phy * phy)2108e57b7901SRyder Lee mt7915_dfs_init_radar_specs(struct mt7915_phy *phy)
2109e57b7901SRyder Lee {
2110e57b7901SRyder Lee const struct mt7915_dfs_radar_spec *radar_specs;
2111e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
2112e57b7901SRyder Lee int err, i;
2113e57b7901SRyder Lee
2114e57b7901SRyder Lee switch (dev->mt76.region) {
2115e57b7901SRyder Lee case NL80211_DFS_FCC:
2116e57b7901SRyder Lee radar_specs = &fcc_radar_specs;
2117e57b7901SRyder Lee err = mt7915_mcu_set_fcc5_lpn(dev, 8);
2118e57b7901SRyder Lee if (err < 0)
2119e57b7901SRyder Lee return err;
2120e57b7901SRyder Lee break;
2121e57b7901SRyder Lee case NL80211_DFS_ETSI:
2122e57b7901SRyder Lee radar_specs = &etsi_radar_specs;
2123e57b7901SRyder Lee break;
2124e57b7901SRyder Lee case NL80211_DFS_JP:
2125e57b7901SRyder Lee radar_specs = &jp_radar_specs;
2126e57b7901SRyder Lee break;
2127e57b7901SRyder Lee default:
2128e57b7901SRyder Lee return -EINVAL;
2129e57b7901SRyder Lee }
2130e57b7901SRyder Lee
2131e57b7901SRyder Lee for (i = 0; i < ARRAY_SIZE(radar_specs->radar_pattern); i++) {
2132e57b7901SRyder Lee err = mt7915_mcu_set_radar_th(dev, i,
2133e57b7901SRyder Lee &radar_specs->radar_pattern[i]);
2134e57b7901SRyder Lee if (err < 0)
2135e57b7901SRyder Lee return err;
2136e57b7901SRyder Lee }
2137e57b7901SRyder Lee
2138e57b7901SRyder Lee return mt7915_mcu_set_pulse_th(dev, &radar_specs->pulse_th);
2139e57b7901SRyder Lee }
2140e57b7901SRyder Lee
mt7915_dfs_init_radar_detector(struct mt7915_phy * phy)2141e57b7901SRyder Lee int mt7915_dfs_init_radar_detector(struct mt7915_phy *phy)
2142e57b7901SRyder Lee {
2143e57b7901SRyder Lee struct mt7915_dev *dev = phy->dev;
21443f306448SFelix Fietkau enum mt76_dfs_state dfs_state, prev_state;
2145e57b7901SRyder Lee int err;
2146e57b7901SRyder Lee
21473f306448SFelix Fietkau prev_state = phy->mt76->dfs_state;
21483f306448SFelix Fietkau dfs_state = mt76_phy_dfs_state(phy->mt76);
21493f306448SFelix Fietkau
21503f306448SFelix Fietkau if (prev_state == dfs_state)
21513f306448SFelix Fietkau return 0;
21523f306448SFelix Fietkau
21533f306448SFelix Fietkau if (prev_state == MT_DFS_STATE_UNKNOWN)
21543f306448SFelix Fietkau mt7915_dfs_stop_radar_detector(phy);
21553f306448SFelix Fietkau
21563f306448SFelix Fietkau if (dfs_state == MT_DFS_STATE_DISABLED)
2157e57b7901SRyder Lee goto stop;
2158e57b7901SRyder Lee
21593f306448SFelix Fietkau if (prev_state <= MT_DFS_STATE_DISABLED) {
2160e57b7901SRyder Lee err = mt7915_dfs_init_radar_specs(phy);
21613f306448SFelix Fietkau if (err < 0)
21623f306448SFelix Fietkau return err;
21633f306448SFelix Fietkau
21643f306448SFelix Fietkau err = mt7915_dfs_start_radar_detector(phy);
21653f306448SFelix Fietkau if (err < 0)
21663f306448SFelix Fietkau return err;
21673f306448SFelix Fietkau
21683f306448SFelix Fietkau phy->mt76->dfs_state = MT_DFS_STATE_CAC;
2169e57b7901SRyder Lee }
2170e57b7901SRyder Lee
21713f306448SFelix Fietkau if (dfs_state == MT_DFS_STATE_CAC)
21723f306448SFelix Fietkau return 0;
2173e57b7901SRyder Lee
21743f306448SFelix Fietkau err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_CAC_END,
21753eb50cc9SRyder Lee phy->mt76->band_idx, MT_RX_SEL0, 0);
21763f306448SFelix Fietkau if (err < 0) {
21773f306448SFelix Fietkau phy->mt76->dfs_state = MT_DFS_STATE_UNKNOWN;
21783f306448SFelix Fietkau return err;
2179e57b7901SRyder Lee }
2180e57b7901SRyder Lee
21813f306448SFelix Fietkau phy->mt76->dfs_state = MT_DFS_STATE_ACTIVE;
21823f306448SFelix Fietkau return 0;
21833f306448SFelix Fietkau
2184e57b7901SRyder Lee stop:
2185006b9d4aSBo Jiao err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_NORMAL_START,
21863eb50cc9SRyder Lee phy->mt76->band_idx, MT_RX_SEL0, 0);
2187e57b7901SRyder Lee if (err < 0)
2188e57b7901SRyder Lee return err;
2189e57b7901SRyder Lee
21907a12e06dSShayne Chen if (is_mt7915(&dev->mt76)) {
21917a12e06dSShayne Chen err = mt76_connac_mcu_rdd_cmd(&dev->mt76, RDD_SET_WF_ANT,
21923eb50cc9SRyder Lee phy->mt76->band_idx, 0,
21937a12e06dSShayne Chen dev->dbdc_support ? 2 : 0);
21947a12e06dSShayne Chen if (err < 0)
21957a12e06dSShayne Chen return err;
21967a12e06dSShayne Chen }
21977a12e06dSShayne Chen
2198e57b7901SRyder Lee mt7915_dfs_stop_radar_detector(phy);
21993f306448SFelix Fietkau phy->mt76->dfs_state = MT_DFS_STATE_DISABLED;
22003f306448SFelix Fietkau
2201e57b7901SRyder Lee return 0;
2202e57b7901SRyder Lee }
22033782b69dSLorenzo Bianconi
22043782b69dSLorenzo Bianconi static int
mt7915_mac_twt_duration_align(int duration)22053782b69dSLorenzo Bianconi mt7915_mac_twt_duration_align(int duration)
22063782b69dSLorenzo Bianconi {
22073782b69dSLorenzo Bianconi return duration << 8;
22083782b69dSLorenzo Bianconi }
22093782b69dSLorenzo Bianconi
22103782b69dSLorenzo Bianconi static u64
mt7915_mac_twt_sched_list_add(struct mt7915_dev * dev,struct mt7915_twt_flow * flow)22113782b69dSLorenzo Bianconi mt7915_mac_twt_sched_list_add(struct mt7915_dev *dev,
22123782b69dSLorenzo Bianconi struct mt7915_twt_flow *flow)
22133782b69dSLorenzo Bianconi {
22143782b69dSLorenzo Bianconi struct mt7915_twt_flow *iter, *iter_next;
22153782b69dSLorenzo Bianconi u32 duration = flow->duration << 8;
22163782b69dSLorenzo Bianconi u64 start_tsf;
22173782b69dSLorenzo Bianconi
22183782b69dSLorenzo Bianconi iter = list_first_entry_or_null(&dev->twt_list,
22193782b69dSLorenzo Bianconi struct mt7915_twt_flow, list);
22203782b69dSLorenzo Bianconi if (!iter || !iter->sched || iter->start_tsf > duration) {
22213782b69dSLorenzo Bianconi /* add flow as first entry in the list */
22223782b69dSLorenzo Bianconi list_add(&flow->list, &dev->twt_list);
22233782b69dSLorenzo Bianconi return 0;
22243782b69dSLorenzo Bianconi }
22253782b69dSLorenzo Bianconi
22263782b69dSLorenzo Bianconi list_for_each_entry_safe(iter, iter_next, &dev->twt_list, list) {
22273782b69dSLorenzo Bianconi start_tsf = iter->start_tsf +
22283782b69dSLorenzo Bianconi mt7915_mac_twt_duration_align(iter->duration);
22293782b69dSLorenzo Bianconi if (list_is_last(&iter->list, &dev->twt_list))
22303782b69dSLorenzo Bianconi break;
22313782b69dSLorenzo Bianconi
22323782b69dSLorenzo Bianconi if (!iter_next->sched ||
22333782b69dSLorenzo Bianconi iter_next->start_tsf > start_tsf + duration) {
22343782b69dSLorenzo Bianconi list_add(&flow->list, &iter->list);
22353782b69dSLorenzo Bianconi goto out;
22363782b69dSLorenzo Bianconi }
22373782b69dSLorenzo Bianconi }
22383782b69dSLorenzo Bianconi
22393782b69dSLorenzo Bianconi /* add flow as last entry in the list */
22403782b69dSLorenzo Bianconi list_add_tail(&flow->list, &dev->twt_list);
22413782b69dSLorenzo Bianconi out:
22423782b69dSLorenzo Bianconi return start_tsf;
22433782b69dSLorenzo Bianconi }
22443782b69dSLorenzo Bianconi
mt7915_mac_check_twt_req(struct ieee80211_twt_setup * twt)22453782b69dSLorenzo Bianconi static int mt7915_mac_check_twt_req(struct ieee80211_twt_setup *twt)
22463782b69dSLorenzo Bianconi {
22473782b69dSLorenzo Bianconi struct ieee80211_twt_params *twt_agrt;
22483782b69dSLorenzo Bianconi u64 interval, duration;
22493782b69dSLorenzo Bianconi u16 mantissa;
22503782b69dSLorenzo Bianconi u8 exp;
22513782b69dSLorenzo Bianconi
22523782b69dSLorenzo Bianconi /* only individual agreement supported */
22533782b69dSLorenzo Bianconi if (twt->control & IEEE80211_TWT_CONTROL_NEG_TYPE_BROADCAST)
22543782b69dSLorenzo Bianconi return -EOPNOTSUPP;
22553782b69dSLorenzo Bianconi
22563782b69dSLorenzo Bianconi /* only 256us unit supported */
22573782b69dSLorenzo Bianconi if (twt->control & IEEE80211_TWT_CONTROL_WAKE_DUR_UNIT)
22583782b69dSLorenzo Bianconi return -EOPNOTSUPP;
22593782b69dSLorenzo Bianconi
22603782b69dSLorenzo Bianconi twt_agrt = (struct ieee80211_twt_params *)twt->params;
22613782b69dSLorenzo Bianconi
22623782b69dSLorenzo Bianconi /* explicit agreement not supported */
22633782b69dSLorenzo Bianconi if (!(twt_agrt->req_type & cpu_to_le16(IEEE80211_TWT_REQTYPE_IMPLICIT)))
22643782b69dSLorenzo Bianconi return -EOPNOTSUPP;
22653782b69dSLorenzo Bianconi
22663782b69dSLorenzo Bianconi exp = FIELD_GET(IEEE80211_TWT_REQTYPE_WAKE_INT_EXP,
22673782b69dSLorenzo Bianconi le16_to_cpu(twt_agrt->req_type));
22683782b69dSLorenzo Bianconi mantissa = le16_to_cpu(twt_agrt->mantissa);
22693782b69dSLorenzo Bianconi duration = twt_agrt->min_twt_dur << 8;
22703782b69dSLorenzo Bianconi
22713782b69dSLorenzo Bianconi interval = (u64)mantissa << exp;
22723782b69dSLorenzo Bianconi if (interval < duration)
22733782b69dSLorenzo Bianconi return -EOPNOTSUPP;
22743782b69dSLorenzo Bianconi
22753782b69dSLorenzo Bianconi return 0;
22763782b69dSLorenzo Bianconi }
22773782b69dSLorenzo Bianconi
2278c088eb38SPeter Chiu static bool
mt7915_mac_twt_param_equal(struct mt7915_sta * msta,struct ieee80211_twt_params * twt_agrt)2279c088eb38SPeter Chiu mt7915_mac_twt_param_equal(struct mt7915_sta *msta,
2280c088eb38SPeter Chiu struct ieee80211_twt_params *twt_agrt)
2281c088eb38SPeter Chiu {
2282c088eb38SPeter Chiu u16 type = le16_to_cpu(twt_agrt->req_type);
2283c088eb38SPeter Chiu u8 exp;
2284c088eb38SPeter Chiu int i;
2285c088eb38SPeter Chiu
2286c088eb38SPeter Chiu exp = FIELD_GET(IEEE80211_TWT_REQTYPE_WAKE_INT_EXP, type);
2287c088eb38SPeter Chiu for (i = 0; i < MT7915_MAX_STA_TWT_AGRT; i++) {
2288c088eb38SPeter Chiu struct mt7915_twt_flow *f;
2289c088eb38SPeter Chiu
2290c088eb38SPeter Chiu if (!(msta->twt.flowid_mask & BIT(i)))
2291c088eb38SPeter Chiu continue;
2292c088eb38SPeter Chiu
2293c088eb38SPeter Chiu f = &msta->twt.flow[i];
2294c088eb38SPeter Chiu if (f->duration == twt_agrt->min_twt_dur &&
2295c088eb38SPeter Chiu f->mantissa == twt_agrt->mantissa &&
2296c088eb38SPeter Chiu f->exp == exp &&
2297c088eb38SPeter Chiu f->protection == !!(type & IEEE80211_TWT_REQTYPE_PROTECTION) &&
2298c088eb38SPeter Chiu f->flowtype == !!(type & IEEE80211_TWT_REQTYPE_FLOWTYPE) &&
2299c088eb38SPeter Chiu f->trigger == !!(type & IEEE80211_TWT_REQTYPE_TRIGGER))
2300c088eb38SPeter Chiu return true;
2301c088eb38SPeter Chiu }
2302c088eb38SPeter Chiu
2303c088eb38SPeter Chiu return false;
2304c088eb38SPeter Chiu }
2305c088eb38SPeter Chiu
mt7915_mac_add_twt_setup(struct ieee80211_hw * hw,struct ieee80211_sta * sta,struct ieee80211_twt_setup * twt)23063782b69dSLorenzo Bianconi void mt7915_mac_add_twt_setup(struct ieee80211_hw *hw,
23073782b69dSLorenzo Bianconi struct ieee80211_sta *sta,
23083782b69dSLorenzo Bianconi struct ieee80211_twt_setup *twt)
23093782b69dSLorenzo Bianconi {
23103782b69dSLorenzo Bianconi enum ieee80211_twt_setup_cmd setup_cmd = TWT_SETUP_CMD_REJECT;
23113782b69dSLorenzo Bianconi struct mt7915_sta *msta = (struct mt7915_sta *)sta->drv_priv;
23123782b69dSLorenzo Bianconi struct ieee80211_twt_params *twt_agrt = (void *)twt->params;
23133782b69dSLorenzo Bianconi u16 req_type = le16_to_cpu(twt_agrt->req_type);
23143782b69dSLorenzo Bianconi enum ieee80211_twt_setup_cmd sta_setup_cmd;
23153782b69dSLorenzo Bianconi struct mt7915_dev *dev = mt7915_hw_dev(hw);
23163782b69dSLorenzo Bianconi struct mt7915_twt_flow *flow;
23173782b69dSLorenzo Bianconi int flowid, table_id;
23183782b69dSLorenzo Bianconi u8 exp;
23193782b69dSLorenzo Bianconi
23203782b69dSLorenzo Bianconi if (mt7915_mac_check_twt_req(twt))
23213782b69dSLorenzo Bianconi goto out;
23223782b69dSLorenzo Bianconi
23233782b69dSLorenzo Bianconi mutex_lock(&dev->mt76.mutex);
23243782b69dSLorenzo Bianconi
23253782b69dSLorenzo Bianconi if (dev->twt.n_agrt == MT7915_MAX_TWT_AGRT)
23263782b69dSLorenzo Bianconi goto unlock;
23273782b69dSLorenzo Bianconi
23283782b69dSLorenzo Bianconi if (hweight8(msta->twt.flowid_mask) == ARRAY_SIZE(msta->twt.flow))
23293782b69dSLorenzo Bianconi goto unlock;
23303782b69dSLorenzo Bianconi
23314ebcff04SPeter Chiu if (twt_agrt->min_twt_dur < MT7915_MIN_TWT_DUR) {
23324ebcff04SPeter Chiu setup_cmd = TWT_SETUP_CMD_DICTATE;
23334ebcff04SPeter Chiu twt_agrt->min_twt_dur = MT7915_MIN_TWT_DUR;
23344ebcff04SPeter Chiu goto unlock;
23354ebcff04SPeter Chiu }
23364ebcff04SPeter Chiu
23373782b69dSLorenzo Bianconi flowid = ffs(~msta->twt.flowid_mask) - 1;
23383d9aa543SLorenzo Bianconi twt_agrt->req_type &= ~cpu_to_le16(IEEE80211_TWT_REQTYPE_FLOWID);
23393d9aa543SLorenzo Bianconi twt_agrt->req_type |= le16_encode_bits(flowid,
23403782b69dSLorenzo Bianconi IEEE80211_TWT_REQTYPE_FLOWID);
23413782b69dSLorenzo Bianconi
23423782b69dSLorenzo Bianconi table_id = ffs(~dev->twt.table_mask) - 1;
23433782b69dSLorenzo Bianconi exp = FIELD_GET(IEEE80211_TWT_REQTYPE_WAKE_INT_EXP, req_type);
23443782b69dSLorenzo Bianconi sta_setup_cmd = FIELD_GET(IEEE80211_TWT_REQTYPE_SETUP_CMD, req_type);
23453782b69dSLorenzo Bianconi
2346c088eb38SPeter Chiu if (mt7915_mac_twt_param_equal(msta, twt_agrt))
2347c088eb38SPeter Chiu goto unlock;
2348c088eb38SPeter Chiu
23493782b69dSLorenzo Bianconi flow = &msta->twt.flow[flowid];
23503782b69dSLorenzo Bianconi memset(flow, 0, sizeof(*flow));
23513782b69dSLorenzo Bianconi INIT_LIST_HEAD(&flow->list);
23523782b69dSLorenzo Bianconi flow->wcid = msta->wcid.idx;
23533782b69dSLorenzo Bianconi flow->table_id = table_id;
23543782b69dSLorenzo Bianconi flow->id = flowid;
23553782b69dSLorenzo Bianconi flow->duration = twt_agrt->min_twt_dur;
23563782b69dSLorenzo Bianconi flow->mantissa = twt_agrt->mantissa;
23573782b69dSLorenzo Bianconi flow->exp = exp;
23583782b69dSLorenzo Bianconi flow->protection = !!(req_type & IEEE80211_TWT_REQTYPE_PROTECTION);
23593782b69dSLorenzo Bianconi flow->flowtype = !!(req_type & IEEE80211_TWT_REQTYPE_FLOWTYPE);
23603782b69dSLorenzo Bianconi flow->trigger = !!(req_type & IEEE80211_TWT_REQTYPE_TRIGGER);
23613782b69dSLorenzo Bianconi
23623782b69dSLorenzo Bianconi if (sta_setup_cmd == TWT_SETUP_CMD_REQUEST ||
23633782b69dSLorenzo Bianconi sta_setup_cmd == TWT_SETUP_CMD_SUGGEST) {
23643782b69dSLorenzo Bianconi u64 interval = (u64)le16_to_cpu(twt_agrt->mantissa) << exp;
23653782b69dSLorenzo Bianconi u64 flow_tsf, curr_tsf;
23663782b69dSLorenzo Bianconi u32 rem;
23673782b69dSLorenzo Bianconi
23683782b69dSLorenzo Bianconi flow->sched = true;
23693782b69dSLorenzo Bianconi flow->start_tsf = mt7915_mac_twt_sched_list_add(dev, flow);
23703782b69dSLorenzo Bianconi curr_tsf = __mt7915_get_tsf(hw, msta->vif);
23713782b69dSLorenzo Bianconi div_u64_rem(curr_tsf - flow->start_tsf, interval, &rem);
23723782b69dSLorenzo Bianconi flow_tsf = curr_tsf + interval - rem;
23733782b69dSLorenzo Bianconi twt_agrt->twt = cpu_to_le64(flow_tsf);
23743782b69dSLorenzo Bianconi } else {
23753782b69dSLorenzo Bianconi list_add_tail(&flow->list, &dev->twt_list);
23763782b69dSLorenzo Bianconi }
23773782b69dSLorenzo Bianconi flow->tsf = le64_to_cpu(twt_agrt->twt);
23783782b69dSLorenzo Bianconi
23793782b69dSLorenzo Bianconi if (mt7915_mcu_twt_agrt_update(dev, msta->vif, flow, MCU_TWT_AGRT_ADD))
23803782b69dSLorenzo Bianconi goto unlock;
23813782b69dSLorenzo Bianconi
23823782b69dSLorenzo Bianconi setup_cmd = TWT_SETUP_CMD_ACCEPT;
23833782b69dSLorenzo Bianconi dev->twt.table_mask |= BIT(table_id);
23843782b69dSLorenzo Bianconi msta->twt.flowid_mask |= BIT(flowid);
23853782b69dSLorenzo Bianconi dev->twt.n_agrt++;
23863782b69dSLorenzo Bianconi
23873782b69dSLorenzo Bianconi unlock:
23883782b69dSLorenzo Bianconi mutex_unlock(&dev->mt76.mutex);
23893782b69dSLorenzo Bianconi out:
23903d9aa543SLorenzo Bianconi twt_agrt->req_type &= ~cpu_to_le16(IEEE80211_TWT_REQTYPE_SETUP_CMD);
23913d9aa543SLorenzo Bianconi twt_agrt->req_type |=
23923d9aa543SLorenzo Bianconi le16_encode_bits(setup_cmd, IEEE80211_TWT_REQTYPE_SETUP_CMD);
23933782b69dSLorenzo Bianconi twt->control = (twt->control & IEEE80211_TWT_CONTROL_WAKE_DUR_UNIT) |
23943782b69dSLorenzo Bianconi (twt->control & IEEE80211_TWT_CONTROL_RX_DISABLED);
23953782b69dSLorenzo Bianconi }
23963782b69dSLorenzo Bianconi
mt7915_mac_twt_teardown_flow(struct mt7915_dev * dev,struct mt7915_sta * msta,u8 flowid)23973782b69dSLorenzo Bianconi void mt7915_mac_twt_teardown_flow(struct mt7915_dev *dev,
23983782b69dSLorenzo Bianconi struct mt7915_sta *msta,
23993782b69dSLorenzo Bianconi u8 flowid)
24003782b69dSLorenzo Bianconi {
24013782b69dSLorenzo Bianconi struct mt7915_twt_flow *flow;
24023782b69dSLorenzo Bianconi
24033782b69dSLorenzo Bianconi lockdep_assert_held(&dev->mt76.mutex);
24043782b69dSLorenzo Bianconi
24053782b69dSLorenzo Bianconi if (flowid >= ARRAY_SIZE(msta->twt.flow))
24063782b69dSLorenzo Bianconi return;
24073782b69dSLorenzo Bianconi
24083782b69dSLorenzo Bianconi if (!(msta->twt.flowid_mask & BIT(flowid)))
24093782b69dSLorenzo Bianconi return;
24103782b69dSLorenzo Bianconi
24113782b69dSLorenzo Bianconi flow = &msta->twt.flow[flowid];
24123782b69dSLorenzo Bianconi if (mt7915_mcu_twt_agrt_update(dev, msta->vif, flow,
24133782b69dSLorenzo Bianconi MCU_TWT_AGRT_DELETE))
24143782b69dSLorenzo Bianconi return;
24153782b69dSLorenzo Bianconi
24163782b69dSLorenzo Bianconi list_del_init(&flow->list);
24173782b69dSLorenzo Bianconi msta->twt.flowid_mask &= ~BIT(flowid);
24183782b69dSLorenzo Bianconi dev->twt.table_mask &= ~BIT(flow->table_id);
24193782b69dSLorenzo Bianconi dev->twt.n_agrt--;
24203782b69dSLorenzo Bianconi }
2421