10e3d6777SRyder Lee // SPDX-License-Identifier: ISC
220885649SLorenzo Bianconi /*
320885649SLorenzo Bianconi * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
420885649SLorenzo Bianconi * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
520885649SLorenzo Bianconi */
620885649SLorenzo Bianconi
720885649SLorenzo Bianconi #include <linux/kernel.h>
89b43960bSLorenzo Bianconi #include <linux/irq.h>
920885649SLorenzo Bianconi
107a07adcdSLorenzo Bianconi #include "mt76x02.h"
1100496042SFelix Fietkau #include "mt76x02_mcu.h"
12a3f657ecSLorenzo Bianconi #include "trace.h"
13b2eabd4cSLorenzo Bianconi
mt76x02_pre_tbtt_tasklet(struct tasklet_struct * t)145ee3e780SAllen Pais static void mt76x02_pre_tbtt_tasklet(struct tasklet_struct *t)
15dfe6c80cSLorenzo Bianconi {
165ee3e780SAllen Pais struct mt76x02_dev *dev = from_tasklet(dev, t, mt76.pre_tbtt_tasklet);
1789870594SLorenzo Bianconi struct mt76_dev *mdev = &dev->mt76;
1891990519SLorenzo Bianconi struct mt76_queue *q = dev->mphy.q_tx[MT_TXQ_PSD];
19dfe6c80cSLorenzo Bianconi struct beacon_bc_data data = {};
20dfe6c80cSLorenzo Bianconi struct sk_buff *skb;
2131cdd442SStanislaw Gruszka int i;
22dfe6c80cSLorenzo Bianconi
23ae66068fSLorenzo Bianconi if (mt76_hw(dev)->conf.flags & IEEE80211_CONF_OFFCHANNEL)
24ae66068fSLorenzo Bianconi return;
25ae66068fSLorenzo Bianconi
26dfe6c80cSLorenzo Bianconi mt76x02_resync_beacon_timer(dev);
27dfe6c80cSLorenzo Bianconi
28f27469a9SMarkus Theil /* Prevent corrupt transmissions during update */
29f27469a9SMarkus Theil mt76_set(dev, MT_BCN_BYPASS_MASK, 0xffff);
30f27469a9SMarkus Theil dev->beacon_data_count = 0;
31f27469a9SMarkus Theil
32dfe6c80cSLorenzo Bianconi ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev),
33dfe6c80cSLorenzo Bianconi IEEE80211_IFACE_ITER_RESUME_ALL,
34dfe6c80cSLorenzo Bianconi mt76x02_update_beacon_iter, dev);
35dfe6c80cSLorenzo Bianconi
36f27469a9SMarkus Theil mt76_wr(dev, MT_BCN_BYPASS_MASK,
37f27469a9SMarkus Theil 0xff00 | ~(0xff00 >> dev->beacon_data_count));
38f27469a9SMarkus Theil
3989870594SLorenzo Bianconi mt76_csa_check(mdev);
40e7173858SFelix Fietkau
4189870594SLorenzo Bianconi if (mdev->csa_complete)
42e7173858SFelix Fietkau return;
43e7173858SFelix Fietkau
4431cdd442SStanislaw Gruszka mt76x02_enqueue_buffered_bc(dev, &data, 8);
45dfe6c80cSLorenzo Bianconi
46cbbfd737SFelix Fietkau if (!skb_queue_len(&data.q))
47dfe6c80cSLorenzo Bianconi return;
48dfe6c80cSLorenzo Bianconi
49dfe6c80cSLorenzo Bianconi for (i = 0; i < ARRAY_SIZE(data.tail); i++) {
50dfe6c80cSLorenzo Bianconi if (!data.tail[i])
51dfe6c80cSLorenzo Bianconi continue;
52dfe6c80cSLorenzo Bianconi
53dfe6c80cSLorenzo Bianconi mt76_skb_set_moredata(data.tail[i], false);
54dfe6c80cSLorenzo Bianconi }
55dfe6c80cSLorenzo Bianconi
56b5cdb4f9SXingbang Liu spin_lock(&q->lock);
57dfe6c80cSLorenzo Bianconi while ((skb = __skb_dequeue(&data.q)) != NULL) {
58dfe6c80cSLorenzo Bianconi struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
59dfe6c80cSLorenzo Bianconi struct ieee80211_vif *vif = info->control.vif;
60dfe6c80cSLorenzo Bianconi struct mt76x02_vif *mvif = (struct mt76x02_vif *)vif->drv_priv;
61dfe6c80cSLorenzo Bianconi
62*d08295f5SFelix Fietkau mt76_tx_queue_skb(dev, q, MT_TXQ_PSD, skb, &mvif->group_wcid,
63*d08295f5SFelix Fietkau NULL);
64dfe6c80cSLorenzo Bianconi }
65b5cdb4f9SXingbang Liu spin_unlock(&q->lock);
66dfe6c80cSLorenzo Bianconi }
67dfe6c80cSLorenzo Bianconi
mt76x02e_pre_tbtt_enable(struct mt76x02_dev * dev,bool en)68c004b881SStanislaw Gruszka static void mt76x02e_pre_tbtt_enable(struct mt76x02_dev *dev, bool en)
69c004b881SStanislaw Gruszka {
70c004b881SStanislaw Gruszka if (en)
71dc6057f4SLorenzo Bianconi tasklet_enable(&dev->mt76.pre_tbtt_tasklet);
72c004b881SStanislaw Gruszka else
73dc6057f4SLorenzo Bianconi tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
74c004b881SStanislaw Gruszka }
75c004b881SStanislaw Gruszka
mt76x02e_beacon_enable(struct mt76x02_dev * dev,bool en)76c004b881SStanislaw Gruszka static void mt76x02e_beacon_enable(struct mt76x02_dev *dev, bool en)
77c004b881SStanislaw Gruszka {
78c004b881SStanislaw Gruszka mt76_rmw_field(dev, MT_INT_TIMER_EN, MT_INT_TIMER_EN_PRE_TBTT_EN, en);
79c004b881SStanislaw Gruszka if (en)
80c004b881SStanislaw Gruszka mt76x02_irq_enable(dev, MT_INT_PRE_TBTT | MT_INT_TBTT);
81c004b881SStanislaw Gruszka else
82c004b881SStanislaw Gruszka mt76x02_irq_disable(dev, MT_INT_PRE_TBTT | MT_INT_TBTT);
83c004b881SStanislaw Gruszka }
84c004b881SStanislaw Gruszka
mt76x02e_init_beacon_config(struct mt76x02_dev * dev)858d71aef9SStanislaw Gruszka void mt76x02e_init_beacon_config(struct mt76x02_dev *dev)
868d71aef9SStanislaw Gruszka {
87c004b881SStanislaw Gruszka static const struct mt76x02_beacon_ops beacon_ops = {
88f2276c29SStanislaw Gruszka .nslots = 8,
89f2276c29SStanislaw Gruszka .slot_size = 1024,
90c004b881SStanislaw Gruszka .pre_tbtt_enable = mt76x02e_pre_tbtt_enable,
91c004b881SStanislaw Gruszka .beacon_enable = mt76x02e_beacon_enable,
92c004b881SStanislaw Gruszka };
93c004b881SStanislaw Gruszka
94c004b881SStanislaw Gruszka dev->beacon_ops = &beacon_ops;
95c004b881SStanislaw Gruszka
968d71aef9SStanislaw Gruszka /* Fire a pre-TBTT interrupt 8 ms before TBTT */
97ff97c52aSRyder Lee mt76_rmw_field(dev, MT_INT_TIMER_CFG, MT_INT_TIMER_CFG_PRE_TBTT,
98ff97c52aSRyder Lee 8 << 4);
998d71aef9SStanislaw Gruszka mt76_rmw_field(dev, MT_INT_TIMER_CFG, MT_INT_TIMER_CFG_GP_TIMER,
1008d71aef9SStanislaw Gruszka MT_DFS_GP_INTERVAL);
1018d71aef9SStanislaw Gruszka mt76_wr(dev, MT_INT_TIMER_EN, 0);
1028d71aef9SStanislaw Gruszka
1038d71aef9SStanislaw Gruszka mt76x02_init_beacon_config(dev);
1048d71aef9SStanislaw Gruszka }
1058d71aef9SStanislaw Gruszka EXPORT_SYMBOL_GPL(mt76x02e_init_beacon_config);
1068d71aef9SStanislaw Gruszka
107b2eabd4cSLorenzo Bianconi static int
mt76x02_init_rx_queue(struct mt76x02_dev * dev,struct mt76_queue * q,int idx,int n_desc,int bufsize)108a23fde09SLorenzo Bianconi mt76x02_init_rx_queue(struct mt76x02_dev *dev, struct mt76_queue *q,
109b2eabd4cSLorenzo Bianconi int idx, int n_desc, int bufsize)
110b2eabd4cSLorenzo Bianconi {
111b1bfbe70SLorenzo Bianconi int err;
112b2eabd4cSLorenzo Bianconi
113b1bfbe70SLorenzo Bianconi err = mt76_queue_alloc(dev, q, idx, n_desc, bufsize,
114b1bfbe70SLorenzo Bianconi MT_RX_RING_BASE);
115b1bfbe70SLorenzo Bianconi if (err < 0)
116b1bfbe70SLorenzo Bianconi return err;
117b2eabd4cSLorenzo Bianconi
118b2eabd4cSLorenzo Bianconi mt76x02_irq_enable(dev, MT_INT_RX_DONE(idx));
119b2eabd4cSLorenzo Bianconi
120b2eabd4cSLorenzo Bianconi return 0;
121b2eabd4cSLorenzo Bianconi }
122b2eabd4cSLorenzo Bianconi
mt76x02_process_tx_status_fifo(struct mt76x02_dev * dev)12353d20fdbSLorenzo Bianconi static void mt76x02_process_tx_status_fifo(struct mt76x02_dev *dev)
12453d20fdbSLorenzo Bianconi {
12553d20fdbSLorenzo Bianconi struct mt76x02_tx_status stat;
12653d20fdbSLorenzo Bianconi u8 update = 1;
12753d20fdbSLorenzo Bianconi
12853d20fdbSLorenzo Bianconi while (kfifo_get(&dev->txstatus_fifo, &stat))
1298d66af49SLorenzo Bianconi mt76x02_send_tx_status(dev, &stat, &update);
13053d20fdbSLorenzo Bianconi }
13153d20fdbSLorenzo Bianconi
mt76x02_tx_worker(struct mt76_worker * w)132781eef5bSFelix Fietkau static void mt76x02_tx_worker(struct mt76_worker *w)
13353d20fdbSLorenzo Bianconi {
134781eef5bSFelix Fietkau struct mt76x02_dev *dev;
135781eef5bSFelix Fietkau
136781eef5bSFelix Fietkau dev = container_of(w, struct mt76x02_dev, mt76.tx_worker);
1372ac515a5SFelix Fietkau
1382ac515a5SFelix Fietkau mt76x02_mac_poll_tx_status(dev, false);
1392ac515a5SFelix Fietkau mt76x02_process_tx_status_fifo(dev);
1402ac515a5SFelix Fietkau
1419fba6d07SFelix Fietkau mt76_txq_schedule_all(&dev->mphy);
1422ac515a5SFelix Fietkau }
1432ac515a5SFelix Fietkau
mt76x02_poll_tx(struct napi_struct * napi,int budget)1449c7c756eSkbuild test robot static int mt76x02_poll_tx(struct napi_struct *napi, int budget)
1452ac515a5SFelix Fietkau {
1468402650aSLorenzo Bianconi struct mt76x02_dev *dev = container_of(napi, struct mt76x02_dev,
1478402650aSLorenzo Bianconi mt76.tx_napi);
14853d20fdbSLorenzo Bianconi int i;
14953d20fdbSLorenzo Bianconi
1502ac515a5SFelix Fietkau mt76x02_mac_poll_tx_status(dev, false);
15153d20fdbSLorenzo Bianconi
152e637763bSLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], false);
153e637763bSLorenzo Bianconi for (i = MT_TXQ_PSD; i >= 0; i--)
15491990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], false);
15553d20fdbSLorenzo Bianconi
1562ac515a5SFelix Fietkau if (napi_complete_done(napi, 0))
15753d20fdbSLorenzo Bianconi mt76x02_irq_enable(dev, MT_INT_TX_DONE_ALL);
1582ac515a5SFelix Fietkau
159e637763bSLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], false);
160e637763bSLorenzo Bianconi for (i = MT_TXQ_PSD; i >= 0; i--)
16191990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], false);
1622ac515a5SFelix Fietkau
163781eef5bSFelix Fietkau mt76_worker_schedule(&dev->mt76.tx_worker);
1642ac515a5SFelix Fietkau
1652ac515a5SFelix Fietkau return 0;
16653d20fdbSLorenzo Bianconi }
16753d20fdbSLorenzo Bianconi
mt76x02_dma_init(struct mt76x02_dev * dev)168a23fde09SLorenzo Bianconi int mt76x02_dma_init(struct mt76x02_dev *dev)
169b2eabd4cSLorenzo Bianconi {
170b2eabd4cSLorenzo Bianconi struct mt76_txwi_cache __maybe_unused *t;
17153d20fdbSLorenzo Bianconi int i, ret, fifo_size;
172b2eabd4cSLorenzo Bianconi struct mt76_queue *q;
17353d20fdbSLorenzo Bianconi void *status_fifo;
174b2eabd4cSLorenzo Bianconi
175b2eabd4cSLorenzo Bianconi BUILD_BUG_ON(sizeof(struct mt76x02_rxwi) > MT_RX_HEADROOM);
176b2eabd4cSLorenzo Bianconi
17753d20fdbSLorenzo Bianconi fifo_size = roundup_pow_of_two(32 * sizeof(struct mt76x02_tx_status));
17853d20fdbSLorenzo Bianconi status_fifo = devm_kzalloc(dev->mt76.dev, fifo_size, GFP_KERNEL);
17953d20fdbSLorenzo Bianconi if (!status_fifo)
18053d20fdbSLorenzo Bianconi return -ENOMEM;
18153d20fdbSLorenzo Bianconi
182781eef5bSFelix Fietkau dev->mt76.tx_worker.fn = mt76x02_tx_worker;
1835ee3e780SAllen Pais tasklet_setup(&dev->mt76.pre_tbtt_tasklet, mt76x02_pre_tbtt_tasklet);
18482b5c239SLorenzo Bianconi
1856fe53337SFelix Fietkau spin_lock_init(&dev->txstatus_fifo_lock);
18653d20fdbSLorenzo Bianconi kfifo_init(&dev->txstatus_fifo, status_fifo, fifo_size);
18753d20fdbSLorenzo Bianconi
188a23fde09SLorenzo Bianconi mt76_dma_attach(&dev->mt76);
18953d20fdbSLorenzo Bianconi
190a23fde09SLorenzo Bianconi mt76_wr(dev, MT_WPDMA_RST_IDX, ~0);
191b2eabd4cSLorenzo Bianconi
192b2eabd4cSLorenzo Bianconi for (i = 0; i < IEEE80211_NUM_ACS; i++) {
193e637763bSLorenzo Bianconi ret = mt76_init_tx_queue(&dev->mphy, i, mt76_ac_to_hwq(i),
194e637763bSLorenzo Bianconi MT76x02_TX_RING_SIZE,
195f68d6762SFelix Fietkau MT_TX_RING_BASE, 0);
196b2eabd4cSLorenzo Bianconi if (ret)
197b2eabd4cSLorenzo Bianconi return ret;
198b2eabd4cSLorenzo Bianconi }
199b2eabd4cSLorenzo Bianconi
200e637763bSLorenzo Bianconi ret = mt76_init_tx_queue(&dev->mphy, MT_TXQ_PSD, MT_TX_HW_QUEUE_MGMT,
201f68d6762SFelix Fietkau MT76x02_PSD_RING_SIZE, MT_TX_RING_BASE, 0);
202b2eabd4cSLorenzo Bianconi if (ret)
203b2eabd4cSLorenzo Bianconi return ret;
204b2eabd4cSLorenzo Bianconi
205e637763bSLorenzo Bianconi ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT_TX_HW_QUEUE_MCU,
206e637763bSLorenzo Bianconi MT_MCU_RING_SIZE, MT_TX_RING_BASE);
207b2eabd4cSLorenzo Bianconi if (ret)
208b2eabd4cSLorenzo Bianconi return ret;
209b2eabd4cSLorenzo Bianconi
210e637763bSLorenzo Bianconi mt76x02_irq_enable(dev,
211e637763bSLorenzo Bianconi MT_INT_TX_DONE(IEEE80211_AC_VO) |
212e637763bSLorenzo Bianconi MT_INT_TX_DONE(IEEE80211_AC_VI) |
213e637763bSLorenzo Bianconi MT_INT_TX_DONE(IEEE80211_AC_BE) |
214e637763bSLorenzo Bianconi MT_INT_TX_DONE(IEEE80211_AC_BK) |
215e637763bSLorenzo Bianconi MT_INT_TX_DONE(MT_TX_HW_QUEUE_MGMT) |
216e637763bSLorenzo Bianconi MT_INT_TX_DONE(MT_TX_HW_QUEUE_MCU));
217e637763bSLorenzo Bianconi
218a23fde09SLorenzo Bianconi ret = mt76x02_init_rx_queue(dev, &dev->mt76.q_rx[MT_RXQ_MCU], 1,
219b2eabd4cSLorenzo Bianconi MT_MCU_RING_SIZE, MT_RX_BUF_SIZE);
220b2eabd4cSLorenzo Bianconi if (ret)
221b2eabd4cSLorenzo Bianconi return ret;
222b2eabd4cSLorenzo Bianconi
223a23fde09SLorenzo Bianconi q = &dev->mt76.q_rx[MT_RXQ_MAIN];
224b2eabd4cSLorenzo Bianconi q->buf_offset = MT_RX_HEADROOM - sizeof(struct mt76x02_rxwi);
225b2eabd4cSLorenzo Bianconi ret = mt76x02_init_rx_queue(dev, q, 0, MT76X02_RX_RING_SIZE,
226b2eabd4cSLorenzo Bianconi MT_RX_BUF_SIZE);
227b2eabd4cSLorenzo Bianconi if (ret)
228b2eabd4cSLorenzo Bianconi return ret;
229b2eabd4cSLorenzo Bianconi
230cb8ed33dSLorenzo Bianconi ret = mt76_init_queues(dev, mt76_dma_rx_poll);
2312ac515a5SFelix Fietkau if (ret)
2322ac515a5SFelix Fietkau return ret;
2332ac515a5SFelix Fietkau
2343ed27b60SJakub Kicinski netif_napi_add_tx(&dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
2353ed27b60SJakub Kicinski mt76x02_poll_tx);
2368402650aSLorenzo Bianconi napi_enable(&dev->mt76.tx_napi);
2372ac515a5SFelix Fietkau
2382ac515a5SFelix Fietkau return 0;
239b2eabd4cSLorenzo Bianconi }
240b2eabd4cSLorenzo Bianconi EXPORT_SYMBOL_GPL(mt76x02_dma_init);
24120885649SLorenzo Bianconi
mt76x02_rx_poll_complete(struct mt76_dev * mdev,enum mt76_rxq_id q)2429b43960bSLorenzo Bianconi void mt76x02_rx_poll_complete(struct mt76_dev *mdev, enum mt76_rxq_id q)
2439b43960bSLorenzo Bianconi {
2449b43960bSLorenzo Bianconi struct mt76x02_dev *dev;
2459b43960bSLorenzo Bianconi
2469b43960bSLorenzo Bianconi dev = container_of(mdev, struct mt76x02_dev, mt76);
2479b43960bSLorenzo Bianconi mt76x02_irq_enable(dev, MT_INT_RX_DONE(q));
2489b43960bSLorenzo Bianconi }
2499b43960bSLorenzo Bianconi EXPORT_SYMBOL_GPL(mt76x02_rx_poll_complete);
2509b43960bSLorenzo Bianconi
mt76x02_irq_handler(int irq,void * dev_instance)2519b43960bSLorenzo Bianconi irqreturn_t mt76x02_irq_handler(int irq, void *dev_instance)
2529b43960bSLorenzo Bianconi {
2539b43960bSLorenzo Bianconi struct mt76x02_dev *dev = dev_instance;
2542c270b0eSFelix Fietkau u32 intr, mask;
2559b43960bSLorenzo Bianconi
2569b43960bSLorenzo Bianconi intr = mt76_rr(dev, MT_INT_SOURCE_CSR);
2572c270b0eSFelix Fietkau intr &= dev->mt76.mmio.irqmask;
2589b43960bSLorenzo Bianconi mt76_wr(dev, MT_INT_SOURCE_CSR, intr);
2599b43960bSLorenzo Bianconi
260011849e0SFelix Fietkau if (!test_bit(MT76_STATE_INITIALIZED, &dev->mphy.state))
2619b43960bSLorenzo Bianconi return IRQ_NONE;
2629b43960bSLorenzo Bianconi
263a3f657ecSLorenzo Bianconi trace_dev_irq(&dev->mt76, intr, dev->mt76.mmio.irqmask);
2649b43960bSLorenzo Bianconi
2652c270b0eSFelix Fietkau mask = intr & (MT_INT_RX_DONE_ALL | MT_INT_GPTIMER);
2662c270b0eSFelix Fietkau if (intr & (MT_INT_TX_DONE_ALL | MT_INT_TX_STAT))
2672c270b0eSFelix Fietkau mask |= MT_INT_TX_DONE_ALL;
2689b43960bSLorenzo Bianconi
2692c270b0eSFelix Fietkau mt76x02_irq_disable(dev, mask);
2702c270b0eSFelix Fietkau
2712c270b0eSFelix Fietkau if (intr & MT_INT_RX_DONE(0))
2729b43960bSLorenzo Bianconi napi_schedule(&dev->mt76.napi[0]);
2739b43960bSLorenzo Bianconi
2742c270b0eSFelix Fietkau if (intr & MT_INT_RX_DONE(1))
2759b43960bSLorenzo Bianconi napi_schedule(&dev->mt76.napi[1]);
2769b43960bSLorenzo Bianconi
2779b43960bSLorenzo Bianconi if (intr & MT_INT_PRE_TBTT)
278dc6057f4SLorenzo Bianconi tasklet_schedule(&dev->mt76.pre_tbtt_tasklet);
2799b43960bSLorenzo Bianconi
2809b43960bSLorenzo Bianconi /* send buffered multicast frames now */
281e7173858SFelix Fietkau if (intr & MT_INT_TBTT) {
282e7173858SFelix Fietkau if (dev->mt76.csa_complete)
283e7173858SFelix Fietkau mt76_csa_finish(&dev->mt76);
284e7173858SFelix Fietkau else
28591990519SLorenzo Bianconi mt76_queue_kick(dev, dev->mphy.q_tx[MT_TXQ_PSD]);
286e7173858SFelix Fietkau }
2879b43960bSLorenzo Bianconi
2882ac515a5SFelix Fietkau if (intr & MT_INT_TX_STAT)
2899b43960bSLorenzo Bianconi mt76x02_mac_poll_tx_status(dev, true);
2902ac515a5SFelix Fietkau
2912c270b0eSFelix Fietkau if (intr & (MT_INT_TX_STAT | MT_INT_TX_DONE_ALL))
2928402650aSLorenzo Bianconi napi_schedule(&dev->mt76.tx_napi);
2939b43960bSLorenzo Bianconi
2942c270b0eSFelix Fietkau if (intr & MT_INT_GPTIMER)
2959b43960bSLorenzo Bianconi tasklet_schedule(&dev->dfs_pd.dfs_tasklet);
2969b43960bSLorenzo Bianconi
2979b43960bSLorenzo Bianconi return IRQ_HANDLED;
2989b43960bSLorenzo Bianconi }
2999b43960bSLorenzo Bianconi EXPORT_SYMBOL_GPL(mt76x02_irq_handler);
3009b43960bSLorenzo Bianconi
mt76x02_dma_enable(struct mt76x02_dev * dev)301a23fde09SLorenzo Bianconi static void mt76x02_dma_enable(struct mt76x02_dev *dev)
30220885649SLorenzo Bianconi {
30320885649SLorenzo Bianconi u32 val;
30420885649SLorenzo Bianconi
305a23fde09SLorenzo Bianconi mt76_wr(dev, MT_MAC_SYS_CTRL, MT_MAC_SYS_CTRL_ENABLE_TX);
306a23fde09SLorenzo Bianconi mt76x02_wait_for_wpdma(&dev->mt76, 1000);
30720885649SLorenzo Bianconi usleep_range(50, 100);
30820885649SLorenzo Bianconi
30920885649SLorenzo Bianconi val = FIELD_PREP(MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 3) |
31020885649SLorenzo Bianconi MT_WPDMA_GLO_CFG_TX_DMA_EN |
31120885649SLorenzo Bianconi MT_WPDMA_GLO_CFG_RX_DMA_EN;
312a23fde09SLorenzo Bianconi mt76_set(dev, MT_WPDMA_GLO_CFG, val);
313a23fde09SLorenzo Bianconi mt76_clear(dev, MT_WPDMA_GLO_CFG,
31420885649SLorenzo Bianconi MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
31520885649SLorenzo Bianconi }
31620885649SLorenzo Bianconi
mt76x02_dma_disable(struct mt76x02_dev * dev)317a23fde09SLorenzo Bianconi void mt76x02_dma_disable(struct mt76x02_dev *dev)
31820885649SLorenzo Bianconi {
319a23fde09SLorenzo Bianconi u32 val = mt76_rr(dev, MT_WPDMA_GLO_CFG);
32020885649SLorenzo Bianconi
32120885649SLorenzo Bianconi val &= MT_WPDMA_GLO_CFG_DMA_BURST_SIZE |
32220885649SLorenzo Bianconi MT_WPDMA_GLO_CFG_BIG_ENDIAN |
32320885649SLorenzo Bianconi MT_WPDMA_GLO_CFG_HDR_SEG_LEN;
32420885649SLorenzo Bianconi val |= MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE;
325a23fde09SLorenzo Bianconi mt76_wr(dev, MT_WPDMA_GLO_CFG, val);
32620885649SLorenzo Bianconi }
32720885649SLorenzo Bianconi EXPORT_SYMBOL_GPL(mt76x02_dma_disable);
3289f04eb7bSLorenzo Bianconi
mt76x02_mac_start(struct mt76x02_dev * dev)329a23fde09SLorenzo Bianconi void mt76x02_mac_start(struct mt76x02_dev *dev)
3309f04eb7bSLorenzo Bianconi {
331ad571c93SLorenzo Bianconi mt76x02_mac_reset_counters(dev);
3329f04eb7bSLorenzo Bianconi mt76x02_dma_enable(dev);
333a23fde09SLorenzo Bianconi mt76_wr(dev, MT_RX_FILTR_CFG, dev->mt76.rxfilter);
334a23fde09SLorenzo Bianconi mt76_wr(dev, MT_MAC_SYS_CTRL,
3359f04eb7bSLorenzo Bianconi MT_MAC_SYS_CTRL_ENABLE_TX |
3369f04eb7bSLorenzo Bianconi MT_MAC_SYS_CTRL_ENABLE_RX);
3379f04eb7bSLorenzo Bianconi mt76x02_irq_enable(dev,
3389f04eb7bSLorenzo Bianconi MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL |
3399f04eb7bSLorenzo Bianconi MT_INT_TX_STAT);
3409f04eb7bSLorenzo Bianconi }
3419f04eb7bSLorenzo Bianconi EXPORT_SYMBOL_GPL(mt76x02_mac_start);
342c1e0d2beSLorenzo Bianconi
mt76x02_tx_hang(struct mt76x02_dev * dev)343c1e0d2beSLorenzo Bianconi static bool mt76x02_tx_hang(struct mt76x02_dev *dev)
344c1e0d2beSLorenzo Bianconi {
345c1e0d2beSLorenzo Bianconi u32 dma_idx, prev_dma_idx;
346c1e0d2beSLorenzo Bianconi struct mt76_queue *q;
347c1e0d2beSLorenzo Bianconi int i;
348c1e0d2beSLorenzo Bianconi
349c1e0d2beSLorenzo Bianconi for (i = 0; i < 4; i++) {
35091990519SLorenzo Bianconi q = dev->mphy.q_tx[i];
351c1e0d2beSLorenzo Bianconi
352c1e0d2beSLorenzo Bianconi prev_dma_idx = dev->mt76.tx_dma_idx[i];
353d908d4ecSFelix Fietkau dma_idx = readl(&q->regs->dma_idx);
354c1e0d2beSLorenzo Bianconi dev->mt76.tx_dma_idx[i] = dma_idx;
355c1e0d2beSLorenzo Bianconi
356c007ef8cSFelix Fietkau if (!q->queued || prev_dma_idx != dma_idx) {
357c007ef8cSFelix Fietkau dev->tx_hang_check[i] = 0;
358c007ef8cSFelix Fietkau continue;
359c1e0d2beSLorenzo Bianconi }
360c1e0d2beSLorenzo Bianconi
361c007ef8cSFelix Fietkau if (++dev->tx_hang_check[i] >= MT_TX_HANG_TH)
362c007ef8cSFelix Fietkau return true;
363c007ef8cSFelix Fietkau }
364c007ef8cSFelix Fietkau
365c007ef8cSFelix Fietkau return false;
366c1e0d2beSLorenzo Bianconi }
367c1e0d2beSLorenzo Bianconi
mt76x02_key_sync(struct ieee80211_hw * hw,struct ieee80211_vif * vif,struct ieee80211_sta * sta,struct ieee80211_key_conf * key,void * data)36800496042SFelix Fietkau static void mt76x02_key_sync(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
36900496042SFelix Fietkau struct ieee80211_sta *sta,
37000496042SFelix Fietkau struct ieee80211_key_conf *key, void *data)
37100496042SFelix Fietkau {
37200496042SFelix Fietkau struct mt76x02_dev *dev = hw->priv;
37300496042SFelix Fietkau struct mt76_wcid *wcid;
37400496042SFelix Fietkau
37500496042SFelix Fietkau if (!sta)
37600496042SFelix Fietkau return;
37700496042SFelix Fietkau
37800496042SFelix Fietkau wcid = (struct mt76_wcid *)sta->drv_priv;
37900496042SFelix Fietkau
38000496042SFelix Fietkau if (wcid->hw_key_idx != key->keyidx || wcid->sw_iv)
38100496042SFelix Fietkau return;
38200496042SFelix Fietkau
38300496042SFelix Fietkau mt76x02_mac_wcid_sync_pn(dev, wcid->idx, key);
38400496042SFelix Fietkau }
38500496042SFelix Fietkau
mt76x02_reset_state(struct mt76x02_dev * dev)38600496042SFelix Fietkau static void mt76x02_reset_state(struct mt76x02_dev *dev)
38700496042SFelix Fietkau {
38800496042SFelix Fietkau int i;
38900496042SFelix Fietkau
39013f61dfcSLorenzo Bianconi lockdep_assert_held(&dev->mt76.mutex);
39113f61dfcSLorenzo Bianconi
392011849e0SFelix Fietkau clear_bit(MT76_STATE_RUNNING, &dev->mphy.state);
39300496042SFelix Fietkau
39400496042SFelix Fietkau rcu_read_lock();
39500496042SFelix Fietkau ieee80211_iter_keys_rcu(dev->mt76.hw, NULL, mt76x02_key_sync, NULL);
39613f61dfcSLorenzo Bianconi rcu_read_unlock();
39700496042SFelix Fietkau
398238f5d6fSFelix Fietkau for (i = 0; i < MT76x02_N_WCIDS; i++) {
39900496042SFelix Fietkau struct ieee80211_sta *sta;
40000496042SFelix Fietkau struct ieee80211_vif *vif;
40113f61dfcSLorenzo Bianconi struct mt76x02_sta *msta;
40213f61dfcSLorenzo Bianconi struct mt76_wcid *wcid;
40300496042SFelix Fietkau void *priv;
40400496042SFelix Fietkau
40513f61dfcSLorenzo Bianconi wcid = rcu_dereference_protected(dev->mt76.wcid[i],
40613f61dfcSLorenzo Bianconi lockdep_is_held(&dev->mt76.mutex));
40700496042SFelix Fietkau if (!wcid)
40800496042SFelix Fietkau continue;
40900496042SFelix Fietkau
41043ba1922SFelix Fietkau rcu_assign_pointer(dev->mt76.wcid[i], NULL);
41143ba1922SFelix Fietkau
41200496042SFelix Fietkau priv = msta = container_of(wcid, struct mt76x02_sta, wcid);
41300496042SFelix Fietkau sta = container_of(priv, struct ieee80211_sta, drv_priv);
41400496042SFelix Fietkau
41500496042SFelix Fietkau priv = msta->vif;
41600496042SFelix Fietkau vif = container_of(priv, struct ieee80211_vif, drv_priv);
41700496042SFelix Fietkau
41813f61dfcSLorenzo Bianconi __mt76_sta_remove(&dev->mt76, vif, sta);
41900496042SFelix Fietkau memset(msta, 0, sizeof(*msta));
42000496042SFelix Fietkau }
42100496042SFelix Fietkau
4222ab33b8dSFelix Fietkau dev->mt76.vif_mask = 0;
423c8a04d98SLorenzo Bianconi dev->mt76.beacon_mask = 0;
42400496042SFelix Fietkau }
42500496042SFelix Fietkau
mt76x02_watchdog_reset(struct mt76x02_dev * dev)426c1e0d2beSLorenzo Bianconi static void mt76x02_watchdog_reset(struct mt76x02_dev *dev)
427c1e0d2beSLorenzo Bianconi {
428c1e0d2beSLorenzo Bianconi u32 mask = dev->mt76.mmio.irqmask;
42900496042SFelix Fietkau bool restart = dev->mt76.mcu_ops->mcu_restart;
430c1e0d2beSLorenzo Bianconi int i;
431c1e0d2beSLorenzo Bianconi
432c1e0d2beSLorenzo Bianconi ieee80211_stop_queues(dev->mt76.hw);
433011849e0SFelix Fietkau set_bit(MT76_RESET, &dev->mphy.state);
434c1e0d2beSLorenzo Bianconi
435dc6057f4SLorenzo Bianconi tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
436781eef5bSFelix Fietkau mt76_worker_disable(&dev->mt76.tx_worker);
4378402650aSLorenzo Bianconi napi_disable(&dev->mt76.tx_napi);
438c1e0d2beSLorenzo Bianconi
4394ac668a3SFelix Fietkau mt76_for_each_q_rx(&dev->mt76, i) {
440c1e0d2beSLorenzo Bianconi napi_disable(&dev->mt76.napi[i]);
4414ac668a3SFelix Fietkau }
442c1e0d2beSLorenzo Bianconi
44313f61dfcSLorenzo Bianconi mutex_lock(&dev->mt76.mutex);
44413f61dfcSLorenzo Bianconi
445e58f6e06SFelix Fietkau dev->mcu_timeout = 0;
44600496042SFelix Fietkau if (restart)
44700496042SFelix Fietkau mt76x02_reset_state(dev);
44800496042SFelix Fietkau
449c8a04d98SLorenzo Bianconi if (dev->mt76.beacon_mask)
450c1e0d2beSLorenzo Bianconi mt76_clear(dev, MT_BEACON_TIME_CFG,
451c1e0d2beSLorenzo Bianconi MT_BEACON_TIME_CFG_BEACON_TX |
452c1e0d2beSLorenzo Bianconi MT_BEACON_TIME_CFG_TBTT_EN);
453c1e0d2beSLorenzo Bianconi
454c1e0d2beSLorenzo Bianconi mt76x02_irq_disable(dev, mask);
455c1e0d2beSLorenzo Bianconi
456c1e0d2beSLorenzo Bianconi /* perform device reset */
457c1e0d2beSLorenzo Bianconi mt76_clear(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
458c1e0d2beSLorenzo Bianconi mt76_wr(dev, MT_MAC_SYS_CTRL, 0);
459c1e0d2beSLorenzo Bianconi mt76_clear(dev, MT_WPDMA_GLO_CFG,
460c1e0d2beSLorenzo Bianconi MT_WPDMA_GLO_CFG_TX_DMA_EN | MT_WPDMA_GLO_CFG_RX_DMA_EN);
461c1e0d2beSLorenzo Bianconi usleep_range(5000, 10000);
462c1e0d2beSLorenzo Bianconi mt76_wr(dev, MT_INT_SOURCE_CSR, 0xffffffff);
463c1e0d2beSLorenzo Bianconi
464c1e0d2beSLorenzo Bianconi /* let fw reset DMA */
465c1e0d2beSLorenzo Bianconi mt76_set(dev, 0x734, 0x3);
466c1e0d2beSLorenzo Bianconi
46700496042SFelix Fietkau if (restart)
468e2c2fd0fSLorenzo Bianconi mt76_mcu_restart(dev);
46900496042SFelix Fietkau
470e637763bSLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], true);
4715a95ca41SFelix Fietkau for (i = 0; i < __MT_TXQ_MAX; i++)
47291990519SLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
473c1e0d2beSLorenzo Bianconi
474f473b42aSFelix Fietkau mt76_for_each_q_rx(&dev->mt76, i) {
475c1e0d2beSLorenzo Bianconi mt76_queue_rx_reset(dev, i);
476f473b42aSFelix Fietkau }
477c1e0d2beSLorenzo Bianconi
478c02f86eeSLorenzo Bianconi mt76_tx_status_check(&dev->mt76, true);
4796929d1d7SFelix Fietkau
48000496042SFelix Fietkau mt76x02_mac_start(dev);
48100496042SFelix Fietkau
482c1e0d2beSLorenzo Bianconi if (dev->ed_monitor)
483c1e0d2beSLorenzo Bianconi mt76_set(dev, MT_TXOP_CTRL_CFG, MT_TXOP_ED_CCA_EN);
484c1e0d2beSLorenzo Bianconi
485c8a04d98SLorenzo Bianconi if (dev->mt76.beacon_mask && !restart)
486c1e0d2beSLorenzo Bianconi mt76_set(dev, MT_BEACON_TIME_CFG,
487c1e0d2beSLorenzo Bianconi MT_BEACON_TIME_CFG_BEACON_TX |
488c1e0d2beSLorenzo Bianconi MT_BEACON_TIME_CFG_TBTT_EN);
489c1e0d2beSLorenzo Bianconi
490c1e0d2beSLorenzo Bianconi mt76x02_irq_enable(dev, mask);
491c1e0d2beSLorenzo Bianconi
492c1e0d2beSLorenzo Bianconi mutex_unlock(&dev->mt76.mutex);
493c1e0d2beSLorenzo Bianconi
494011849e0SFelix Fietkau clear_bit(MT76_RESET, &dev->mphy.state);
495c1e0d2beSLorenzo Bianconi
496781eef5bSFelix Fietkau mt76_worker_enable(&dev->mt76.tx_worker);
497970be1dfSFelix Fietkau tasklet_enable(&dev->mt76.pre_tbtt_tasklet);
498970be1dfSFelix Fietkau
499970be1dfSFelix Fietkau local_bh_disable();
5008402650aSLorenzo Bianconi napi_enable(&dev->mt76.tx_napi);
5018402650aSLorenzo Bianconi napi_schedule(&dev->mt76.tx_napi);
502c1e0d2beSLorenzo Bianconi
5034ac668a3SFelix Fietkau mt76_for_each_q_rx(&dev->mt76, i) {
504c1e0d2beSLorenzo Bianconi napi_enable(&dev->mt76.napi[i]);
505c1e0d2beSLorenzo Bianconi napi_schedule(&dev->mt76.napi[i]);
506c1e0d2beSLorenzo Bianconi }
507970be1dfSFelix Fietkau local_bh_enable();
508c1e0d2beSLorenzo Bianconi
50900496042SFelix Fietkau if (restart) {
510fd6c2dfaSFelix Fietkau set_bit(MT76_RESTART, &dev->mphy.state);
51100496042SFelix Fietkau mt76x02_mcu_function_select(dev, Q_SELECT, 1);
51200496042SFelix Fietkau ieee80211_restart_hw(dev->mt76.hw);
51300496042SFelix Fietkau } else {
514c1e0d2beSLorenzo Bianconi ieee80211_wake_queues(dev->mt76.hw);
5159fba6d07SFelix Fietkau mt76_txq_schedule_all(&dev->mphy);
516c1e0d2beSLorenzo Bianconi }
51700496042SFelix Fietkau }
518c1e0d2beSLorenzo Bianconi
mt76x02_reconfig_complete(struct ieee80211_hw * hw,enum ieee80211_reconfig_type reconfig_type)519fd6c2dfaSFelix Fietkau void mt76x02_reconfig_complete(struct ieee80211_hw *hw,
520fd6c2dfaSFelix Fietkau enum ieee80211_reconfig_type reconfig_type)
521fd6c2dfaSFelix Fietkau {
522fd6c2dfaSFelix Fietkau struct mt76x02_dev *dev = hw->priv;
523fd6c2dfaSFelix Fietkau
524fd6c2dfaSFelix Fietkau if (reconfig_type != IEEE80211_RECONFIG_TYPE_RESTART)
525fd6c2dfaSFelix Fietkau return;
526fd6c2dfaSFelix Fietkau
527fd6c2dfaSFelix Fietkau clear_bit(MT76_RESTART, &dev->mphy.state);
528fd6c2dfaSFelix Fietkau }
529fd6c2dfaSFelix Fietkau EXPORT_SYMBOL_GPL(mt76x02_reconfig_complete);
530fd6c2dfaSFelix Fietkau
mt76x02_check_tx_hang(struct mt76x02_dev * dev)531c1e0d2beSLorenzo Bianconi static void mt76x02_check_tx_hang(struct mt76x02_dev *dev)
532c1e0d2beSLorenzo Bianconi {
533fd6c2dfaSFelix Fietkau if (test_bit(MT76_RESTART, &dev->mphy.state))
534fd6c2dfaSFelix Fietkau return;
535fd6c2dfaSFelix Fietkau
536c007ef8cSFelix Fietkau if (!mt76x02_tx_hang(dev) && !dev->mcu_timeout)
537c1e0d2beSLorenzo Bianconi return;
538c1e0d2beSLorenzo Bianconi
539c1e0d2beSLorenzo Bianconi mt76x02_watchdog_reset(dev);
540c1e0d2beSLorenzo Bianconi
541c1e0d2beSLorenzo Bianconi dev->tx_hang_reset++;
542c007ef8cSFelix Fietkau memset(dev->tx_hang_check, 0, sizeof(dev->tx_hang_check));
543c1e0d2beSLorenzo Bianconi memset(dev->mt76.tx_dma_idx, 0xff,
544c1e0d2beSLorenzo Bianconi sizeof(dev->mt76.tx_dma_idx));
545c1e0d2beSLorenzo Bianconi }
546c1e0d2beSLorenzo Bianconi
mt76x02_wdt_work(struct work_struct * work)547c1e0d2beSLorenzo Bianconi void mt76x02_wdt_work(struct work_struct *work)
548c1e0d2beSLorenzo Bianconi {
549c1e0d2beSLorenzo Bianconi struct mt76x02_dev *dev = container_of(work, struct mt76x02_dev,
550c1e0d2beSLorenzo Bianconi wdt_work.work);
551c1e0d2beSLorenzo Bianconi
552c1e0d2beSLorenzo Bianconi mt76x02_check_tx_hang(dev);
553c1e0d2beSLorenzo Bianconi
554c1e0d2beSLorenzo Bianconi ieee80211_queue_delayed_work(mt76_hw(dev), &dev->wdt_work,
555c1e0d2beSLorenzo Bianconi MT_WATCHDOG_TIME);
556c1e0d2beSLorenzo Bianconi }
557