104b8e659SRyder Lee // SPDX-License-Identifier: ISC
204b8e659SRyder Lee /* Copyright (C) 2019 MediaTek Inc.
304b8e659SRyder Lee *
404b8e659SRyder Lee * Author: Ryder Lee <ryder.lee@mediatek.com>
504b8e659SRyder Lee * Roy Luo <royluo@google.com>
604b8e659SRyder Lee * Lorenzo Bianconi <lorenzo@kernel.org>
704b8e659SRyder Lee * Felix Fietkau <nbd@nbd.name>
804b8e659SRyder Lee */
904b8e659SRyder Lee
1004b8e659SRyder Lee #include "mt7615.h"
1104b8e659SRyder Lee #include "../dma.h"
1204b8e659SRyder Lee #include "mac.h"
1304b8e659SRyder Lee
1404b8e659SRyder Lee static int
mt7622_init_tx_queues_multi(struct mt7615_dev * dev)15cdad4874SFelix Fietkau mt7622_init_tx_queues_multi(struct mt7615_dev *dev)
16cdad4874SFelix Fietkau {
17cdad4874SFelix Fietkau static const u8 wmm_queue_map[] = {
181fec635bSLorenzo Bianconi [IEEE80211_AC_BK] = MT7622_TXQ_AC0,
191fec635bSLorenzo Bianconi [IEEE80211_AC_BE] = MT7622_TXQ_AC1,
201fec635bSLorenzo Bianconi [IEEE80211_AC_VI] = MT7622_TXQ_AC2,
211fec635bSLorenzo Bianconi [IEEE80211_AC_VO] = MT7622_TXQ_AC3,
22cdad4874SFelix Fietkau };
23cdad4874SFelix Fietkau int ret;
24cdad4874SFelix Fietkau int i;
25cdad4874SFelix Fietkau
26cdad4874SFelix Fietkau for (i = 0; i < ARRAY_SIZE(wmm_queue_map); i++) {
27b1cb42adSLorenzo Bianconi ret = mt76_init_tx_queue(&dev->mphy, i, wmm_queue_map[i],
28b671da33SLorenzo Bianconi MT7615_TX_RING_SIZE / 2,
29f68d6762SFelix Fietkau MT_TX_RING_BASE, 0);
30cdad4874SFelix Fietkau if (ret)
31cdad4874SFelix Fietkau return ret;
32cdad4874SFelix Fietkau }
33cdad4874SFelix Fietkau
34b1cb42adSLorenzo Bianconi ret = mt76_init_tx_queue(&dev->mphy, MT_TXQ_PSD, MT7622_TXQ_MGMT,
35b671da33SLorenzo Bianconi MT7615_TX_MGMT_RING_SIZE,
36f68d6762SFelix Fietkau MT_TX_RING_BASE, 0);
37cdad4874SFelix Fietkau if (ret)
38cdad4874SFelix Fietkau return ret;
39cdad4874SFelix Fietkau
40e637763bSLorenzo Bianconi return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7622_TXQ_MCU,
41e637763bSLorenzo Bianconi MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);
42cdad4874SFelix Fietkau }
43cdad4874SFelix Fietkau
44cdad4874SFelix Fietkau static int
mt7615_init_tx_queues(struct mt7615_dev * dev)45cdad4874SFelix Fietkau mt7615_init_tx_queues(struct mt7615_dev *dev)
46cdad4874SFelix Fietkau {
479dfb28e9SLorenzo Bianconi int ret;
48cdad4874SFelix Fietkau
49e637763bSLorenzo Bianconi ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL, MT7615_TXQ_FWDL,
50e637763bSLorenzo Bianconi MT7615_TX_FWDL_RING_SIZE, MT_TX_RING_BASE);
51cdad4874SFelix Fietkau if (ret)
52cdad4874SFelix Fietkau return ret;
53cdad4874SFelix Fietkau
54cdad4874SFelix Fietkau if (!is_mt7615(&dev->mt76))
55cdad4874SFelix Fietkau return mt7622_init_tx_queues_multi(dev);
56cdad4874SFelix Fietkau
579dfb28e9SLorenzo Bianconi ret = mt76_connac_init_tx_queues(&dev->mphy, 0, MT7615_TX_RING_SIZE,
58f68d6762SFelix Fietkau MT_TX_RING_BASE, 0);
59cdad4874SFelix Fietkau if (ret)
60cdad4874SFelix Fietkau return ret;
61cdad4874SFelix Fietkau
62e637763bSLorenzo Bianconi return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7615_TXQ_MCU,
63e637763bSLorenzo Bianconi MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);
64cdad4874SFelix Fietkau }
65cdad4874SFelix Fietkau
mt7615_poll_tx(struct napi_struct * napi,int budget)668357f0dcSLorenzo Bianconi static int mt7615_poll_tx(struct napi_struct *napi, int budget)
678357f0dcSLorenzo Bianconi {
688357f0dcSLorenzo Bianconi struct mt7615_dev *dev;
6904b8e659SRyder Lee
708357f0dcSLorenzo Bianconi dev = container_of(napi, struct mt7615_dev, mt76.tx_napi);
71db928f1aSLorenzo Bianconi if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {
72db928f1aSLorenzo Bianconi napi_complete(napi);
73db928f1aSLorenzo Bianconi queue_work(dev->mt76.wq, &dev->pm.wake_work);
74db928f1aSLorenzo Bianconi return 0;
75db928f1aSLorenzo Bianconi }
768357f0dcSLorenzo Bianconi
77e637763bSLorenzo Bianconi mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], false);
78db928f1aSLorenzo Bianconi if (napi_complete(napi))
79*4fc44156SLorenzo Bianconi mt76_connac_irq_enable(&dev->mt76,
80*4fc44156SLorenzo Bianconi mt7615_tx_mcu_int_mask(dev));
816e4f584eSFelix Fietkau
826ab079e2SLorenzo Bianconi mt76_connac_pm_unref(&dev->mphy, &dev->pm);
83db928f1aSLorenzo Bianconi
848357f0dcSLorenzo Bianconi return 0;
8504b8e659SRyder Lee }
8604b8e659SRyder Lee
mt7615_poll_rx(struct napi_struct * napi,int budget)87db928f1aSLorenzo Bianconi static int mt7615_poll_rx(struct napi_struct *napi, int budget)
88db928f1aSLorenzo Bianconi {
89db928f1aSLorenzo Bianconi struct mt7615_dev *dev;
90db928f1aSLorenzo Bianconi int done;
91db928f1aSLorenzo Bianconi
92db928f1aSLorenzo Bianconi dev = container_of(napi->dev, struct mt7615_dev, mt76.napi_dev);
93db928f1aSLorenzo Bianconi
94db928f1aSLorenzo Bianconi if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {
95db928f1aSLorenzo Bianconi napi_complete(napi);
96db928f1aSLorenzo Bianconi queue_work(dev->mt76.wq, &dev->pm.wake_work);
97db928f1aSLorenzo Bianconi return 0;
98db928f1aSLorenzo Bianconi }
99db928f1aSLorenzo Bianconi done = mt76_dma_rx_poll(napi, budget);
1006ab079e2SLorenzo Bianconi mt76_connac_pm_unref(&dev->mphy, &dev->pm);
101db928f1aSLorenzo Bianconi
102db928f1aSLorenzo Bianconi return done;
103db928f1aSLorenzo Bianconi }
104db928f1aSLorenzo Bianconi
mt7615_wait_pdma_busy(struct mt7615_dev * dev)1056dd4072cSLorenzo Bianconi int mt7615_wait_pdma_busy(struct mt7615_dev *dev)
1066dd4072cSLorenzo Bianconi {
1076dd4072cSLorenzo Bianconi struct mt76_dev *mdev = &dev->mt76;
1086dd4072cSLorenzo Bianconi
1096dd4072cSLorenzo Bianconi if (!is_mt7663(mdev)) {
1106dd4072cSLorenzo Bianconi u32 mask = MT_PDMA_TX_BUSY | MT_PDMA_RX_BUSY;
1116dd4072cSLorenzo Bianconi u32 reg = mt7615_reg_map(dev, MT_PDMA_BUSY);
1126dd4072cSLorenzo Bianconi
1136dd4072cSLorenzo Bianconi if (!mt76_poll_msec(dev, reg, mask, 0, 1000)) {
1146dd4072cSLorenzo Bianconi dev_err(mdev->dev, "PDMA engine busy\n");
1156dd4072cSLorenzo Bianconi return -EIO;
1166dd4072cSLorenzo Bianconi }
1176dd4072cSLorenzo Bianconi
1186dd4072cSLorenzo Bianconi return 0;
1196dd4072cSLorenzo Bianconi }
1206dd4072cSLorenzo Bianconi
1216dd4072cSLorenzo Bianconi if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,
1226dd4072cSLorenzo Bianconi MT_PDMA_TX_IDX_BUSY, 0, 1000)) {
1236dd4072cSLorenzo Bianconi dev_err(mdev->dev, "PDMA engine tx busy\n");
1246dd4072cSLorenzo Bianconi return -EIO;
1256dd4072cSLorenzo Bianconi }
1266dd4072cSLorenzo Bianconi
1276dd4072cSLorenzo Bianconi if (!mt76_poll_msec(dev, MT_PSE_PG_INFO,
1286dd4072cSLorenzo Bianconi MT_PSE_SRC_CNT, 0, 1000)) {
1296dd4072cSLorenzo Bianconi dev_err(mdev->dev, "PSE engine busy\n");
1306dd4072cSLorenzo Bianconi return -EIO;
1316dd4072cSLorenzo Bianconi }
1326dd4072cSLorenzo Bianconi
1336dd4072cSLorenzo Bianconi if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,
1346dd4072cSLorenzo Bianconi MT_PDMA_BUSY_IDX, 0, 1000)) {
1356dd4072cSLorenzo Bianconi dev_err(mdev->dev, "PDMA engine busy\n");
1366dd4072cSLorenzo Bianconi return -EIO;
1376dd4072cSLorenzo Bianconi }
1386dd4072cSLorenzo Bianconi
1396dd4072cSLorenzo Bianconi return 0;
1406dd4072cSLorenzo Bianconi }
1416dd4072cSLorenzo Bianconi
mt7622_dma_sched_init(struct mt7615_dev * dev)142cdad4874SFelix Fietkau static void mt7622_dma_sched_init(struct mt7615_dev *dev)
143cdad4874SFelix Fietkau {
144cdad4874SFelix Fietkau u32 reg = mt7615_reg_map(dev, MT_DMASHDL_BASE);
145cdad4874SFelix Fietkau int i;
146cdad4874SFelix Fietkau
147cdad4874SFelix Fietkau mt76_rmw(dev, reg + MT_DMASHDL_PKT_MAX_SIZE,
148cdad4874SFelix Fietkau MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,
149cdad4874SFelix Fietkau FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |
150cdad4874SFelix Fietkau FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));
151cdad4874SFelix Fietkau
152cdad4874SFelix Fietkau for (i = 0; i <= 5; i++)
153cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_GROUP_QUOTA(i),
154cdad4874SFelix Fietkau FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x10) |
155cdad4874SFelix Fietkau FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));
156cdad4874SFelix Fietkau
157cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(0), 0x42104210);
158cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(1), 0x42104210);
159cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(2), 0x5);
160cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(3), 0);
161cdad4874SFelix Fietkau
162cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET0, 0x6012345f);
163cdad4874SFelix Fietkau mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET1, 0xedcba987);
164cdad4874SFelix Fietkau }
165cdad4874SFelix Fietkau
mt7663_dma_sched_init(struct mt7615_dev * dev)166f40ac0f3SLorenzo Bianconi static void mt7663_dma_sched_init(struct mt7615_dev *dev)
167f40ac0f3SLorenzo Bianconi {
168f40ac0f3SLorenzo Bianconi int i;
169f40ac0f3SLorenzo Bianconi
170f40ac0f3SLorenzo Bianconi mt76_rmw(dev, MT_DMA_SHDL(MT_DMASHDL_PKT_MAX_SIZE),
171f40ac0f3SLorenzo Bianconi MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,
172f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |
173f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));
174f40ac0f3SLorenzo Bianconi
175f40ac0f3SLorenzo Bianconi /* enable refill control group 0, 1, 2, 4, 5 */
176f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_REFILL), 0xffc80000);
177f40ac0f3SLorenzo Bianconi /* enable group 0, 1, 2, 4, 5, 15 */
178f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_OPTIONAL), 0x70068037);
179f40ac0f3SLorenzo Bianconi
180f40ac0f3SLorenzo Bianconi /* each group min quota must larger then PLE_PKT_MAX_SIZE_NUM */
181f40ac0f3SLorenzo Bianconi for (i = 0; i < 5; i++)
182f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(i)),
183f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |
184f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));
185f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(5)),
186f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |
187f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x40));
188f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(15)),
189f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x20) |
190f40ac0f3SLorenzo Bianconi FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x20));
191f40ac0f3SLorenzo Bianconi
192f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(0)), 0x42104210);
193f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(1)), 0x42104210);
194f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(2)), 0x00050005);
195f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(3)), 0);
196f40ac0f3SLorenzo Bianconi /* ALTX0 and ALTX1 QID mapping to group 5 */
197f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET0), 0x6012345f);
198f40ac0f3SLorenzo Bianconi mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET1), 0xedcba987);
199f40ac0f3SLorenzo Bianconi }
200f40ac0f3SLorenzo Bianconi
mt7615_dma_start(struct mt7615_dev * dev)2011cb7ea2aSFelix Fietkau void mt7615_dma_start(struct mt7615_dev *dev)
2021cb7ea2aSFelix Fietkau {
2031cb7ea2aSFelix Fietkau /* start dma engine */
2041cb7ea2aSFelix Fietkau mt76_set(dev, MT_WPDMA_GLO_CFG,
2051cb7ea2aSFelix Fietkau MT_WPDMA_GLO_CFG_TX_DMA_EN |
2061cb7ea2aSFelix Fietkau MT_WPDMA_GLO_CFG_RX_DMA_EN |
2071cb7ea2aSFelix Fietkau MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
2081cb7ea2aSFelix Fietkau
2091cb7ea2aSFelix Fietkau if (is_mt7622(&dev->mt76))
2101cb7ea2aSFelix Fietkau mt7622_dma_sched_init(dev);
2111cb7ea2aSFelix Fietkau
21245387363SFelix Fietkau if (is_mt7663(&dev->mt76)) {
2131cb7ea2aSFelix Fietkau mt7663_dma_sched_init(dev);
21445387363SFelix Fietkau
21545387363SFelix Fietkau mt76_wr(dev, MT_MCU2HOST_INT_ENABLE, MT7663_MCU_CMD_ERROR_MASK);
21645387363SFelix Fietkau }
21745387363SFelix Fietkau
2181cb7ea2aSFelix Fietkau }
2191cb7ea2aSFelix Fietkau
mt7615_dma_init(struct mt7615_dev * dev)22004b8e659SRyder Lee int mt7615_dma_init(struct mt7615_dev *dev)
22104b8e659SRyder Lee {
2228c90c225SFelix Fietkau int rx_ring_size = MT7615_RX_RING_SIZE;
22345387363SFelix Fietkau u32 mask;
22404b8e659SRyder Lee int ret;
22504b8e659SRyder Lee
22604b8e659SRyder Lee mt76_dma_attach(&dev->mt76);
22704b8e659SRyder Lee
22804b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_GLO_CFG,
22904b8e659SRyder Lee MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE |
23004b8e659SRyder Lee MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN |
23104b8e659SRyder Lee MT_WPDMA_GLO_CFG_OMIT_TX_INFO);
23204b8e659SRyder Lee
23304b8e659SRyder Lee mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
23404b8e659SRyder Lee MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0, 0x1);
23504b8e659SRyder Lee
23604b8e659SRyder Lee mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
23704b8e659SRyder Lee MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21, 0x1);
23804b8e659SRyder Lee
23904b8e659SRyder Lee mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
24004b8e659SRyder Lee MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 0x3);
24104b8e659SRyder Lee
24204b8e659SRyder Lee mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,
24304b8e659SRyder Lee MT_WPDMA_GLO_CFG_MULTI_DMA_EN, 0x3);
24404b8e659SRyder Lee
245cdad4874SFelix Fietkau if (is_mt7615(&dev->mt76)) {
246f40ac0f3SLorenzo Bianconi mt76_set(dev, MT_WPDMA_GLO_CFG,
247f40ac0f3SLorenzo Bianconi MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY);
248f40ac0f3SLorenzo Bianconi
24904b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_GLO_CFG1, 0x1);
25004b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_TX_PRE_CFG, 0xf0000);
25104b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_RX_PRE_CFG, 0xf7f0000);
25204b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_ABT_CFG, 0x4000026);
25304b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_ABT_CFG1, 0x18811881);
25404b8e659SRyder Lee mt76_set(dev, 0x7158, BIT(16));
25504b8e659SRyder Lee mt76_clear(dev, 0x7000, BIT(23));
256cdad4874SFelix Fietkau }
257cdad4874SFelix Fietkau
25804b8e659SRyder Lee mt76_wr(dev, MT_WPDMA_RST_IDX, ~0);
25904b8e659SRyder Lee
260cdad4874SFelix Fietkau ret = mt7615_init_tx_queues(dev);
26104b8e659SRyder Lee if (ret)
26204b8e659SRyder Lee return ret;
26304b8e659SRyder Lee
26404b8e659SRyder Lee /* init rx queues */
26504b8e659SRyder Lee ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU], 1,
26649c9a263SLorenzo Bianconi MT7615_RX_MCU_RING_SIZE, MT_RX_BUF_SIZE,
26704b8e659SRyder Lee MT_RX_RING_BASE);
26804b8e659SRyder Lee if (ret)
26904b8e659SRyder Lee return ret;
27004b8e659SRyder Lee
2718c90c225SFelix Fietkau if (!is_mt7615(&dev->mt76))
2728c90c225SFelix Fietkau rx_ring_size /= 2;
2738c90c225SFelix Fietkau
27404b8e659SRyder Lee ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN], 0,
27549c9a263SLorenzo Bianconi rx_ring_size, MT_RX_BUF_SIZE, MT_RX_RING_BASE);
27604b8e659SRyder Lee if (ret)
27704b8e659SRyder Lee return ret;
27804b8e659SRyder Lee
27904b8e659SRyder Lee mt76_wr(dev, MT_DELAY_INT_CFG, 0);
28004b8e659SRyder Lee
281db928f1aSLorenzo Bianconi ret = mt76_init_queues(dev, mt7615_poll_rx);
28204b8e659SRyder Lee if (ret < 0)
28304b8e659SRyder Lee return ret;
28404b8e659SRyder Lee
2853ed27b60SJakub Kicinski netif_napi_add_tx(&dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
2863ed27b60SJakub Kicinski mt7615_poll_tx);
2878357f0dcSLorenzo Bianconi napi_enable(&dev->mt76.tx_napi);
2888357f0dcSLorenzo Bianconi
28904b8e659SRyder Lee mt76_poll(dev, MT_WPDMA_GLO_CFG,
29004b8e659SRyder Lee MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
29104b8e659SRyder Lee MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 1000);
29204b8e659SRyder Lee
29304b8e659SRyder Lee /* enable interrupts for TX/RX rings */
29445387363SFelix Fietkau
29545387363SFelix Fietkau mask = MT_INT_RX_DONE_ALL | mt7615_tx_mcu_int_mask(dev);
29645387363SFelix Fietkau if (is_mt7663(&dev->mt76))
29745387363SFelix Fietkau mask |= MT7663_INT_MCU_CMD;
29845387363SFelix Fietkau else
29945387363SFelix Fietkau mask |= MT_INT_MCU_CMD;
30045387363SFelix Fietkau
301*4fc44156SLorenzo Bianconi mt76_connac_irq_enable(&dev->mt76, mask);
30204b8e659SRyder Lee
3031cb7ea2aSFelix Fietkau mt7615_dma_start(dev);
304f40ac0f3SLorenzo Bianconi
30504b8e659SRyder Lee return 0;
30604b8e659SRyder Lee }
30704b8e659SRyder Lee
mt7615_dma_cleanup(struct mt7615_dev * dev)30804b8e659SRyder Lee void mt7615_dma_cleanup(struct mt7615_dev *dev)
30904b8e659SRyder Lee {
31004b8e659SRyder Lee mt76_clear(dev, MT_WPDMA_GLO_CFG,
31104b8e659SRyder Lee MT_WPDMA_GLO_CFG_TX_DMA_EN |
31204b8e659SRyder Lee MT_WPDMA_GLO_CFG_RX_DMA_EN);
31304b8e659SRyder Lee mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET);
31404b8e659SRyder Lee
31504b8e659SRyder Lee mt76_dma_cleanup(&dev->mt76);
31604b8e659SRyder Lee }
317