1*c8846e10SFelix Fietkau /* SPDX-License-Identifier: ISC */ 2*c8846e10SFelix Fietkau 3*c8846e10SFelix Fietkau #ifndef __MT7603_MAC_H 4*c8846e10SFelix Fietkau #define __MT7603_MAC_H 5*c8846e10SFelix Fietkau 6*c8846e10SFelix Fietkau #define MT_RXD0_LENGTH GENMASK(15, 0) 7*c8846e10SFelix Fietkau #define MT_RXD0_PKT_TYPE GENMASK(31, 29) 8*c8846e10SFelix Fietkau 9*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_ETH_TYPE_OFS GENMASK(22, 16) 10*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_IP_SUM BIT(23) 11*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_UDP_TCP_SUM BIT(24) 12*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_GROUP_1 BIT(25) 13*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_GROUP_2 BIT(26) 14*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_GROUP_3 BIT(27) 15*c8846e10SFelix Fietkau #define MT_RXD0_NORMAL_GROUP_4 BIT(28) 16*c8846e10SFelix Fietkau 17*c8846e10SFelix Fietkau enum rx_pkt_type { 18*c8846e10SFelix Fietkau PKT_TYPE_TXS = 0, 19*c8846e10SFelix Fietkau PKT_TYPE_TXRXV = 1, 20*c8846e10SFelix Fietkau PKT_TYPE_NORMAL = 2, 21*c8846e10SFelix Fietkau PKT_TYPE_RX_DUP_RFB = 3, 22*c8846e10SFelix Fietkau PKT_TYPE_RX_TMR = 4, 23*c8846e10SFelix Fietkau PKT_TYPE_RETRIEVE = 5, 24*c8846e10SFelix Fietkau PKT_TYPE_RX_EVENT = 7, 25*c8846e10SFelix Fietkau }; 26*c8846e10SFelix Fietkau 27*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_BSSID GENMASK(31, 26) 28*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_PAYLOAD_FORMAT GENMASK(25, 24) 29*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_HDR_TRANS BIT(23) 30*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_HDR_OFFSET BIT(22) 31*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_MAC_HDR_LEN GENMASK(21, 16) 32*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_CH_FREQ GENMASK(15, 8) 33*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_KEY_ID GENMASK(7, 6) 34*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_BEACON_UC BIT(5) 35*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_BEACON_MC BIT(4) 36*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_BCAST BIT(3) 37*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_MCAST BIT(2) 38*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_U2M BIT(1) 39*c8846e10SFelix Fietkau #define MT_RXD1_NORMAL_HTC_VLD BIT(0) 40*c8846e10SFelix Fietkau 41*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_NON_AMPDU BIT(31) 42*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_NON_AMPDU_SUB BIT(30) 43*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_NDATA BIT(29) 44*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_NULL_FRAME BIT(28) 45*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_FRAG BIT(27) 46*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_UDF_VALID BIT(26) 47*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_LLC_MIS BIT(25) 48*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_MAX_LEN_ERROR BIT(24) 49*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_AMSDU_ERR BIT(23) 50*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_LEN_MISMATCH BIT(22) 51*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_TKIP_MIC_ERR BIT(21) 52*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_ICV_ERR BIT(20) 53*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_CLM BIT(19) 54*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_CM BIT(18) 55*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_FCS_ERR BIT(17) 56*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_SW_BIT BIT(16) 57*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_SEC_MODE GENMASK(15, 12) 58*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_TID GENMASK(11, 8) 59*c8846e10SFelix Fietkau #define MT_RXD2_NORMAL_WLAN_IDX GENMASK(7, 0) 60*c8846e10SFelix Fietkau 61*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_PF_STS GENMASK(31, 30) 62*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_PF_MODE BIT(29) 63*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_CLS_BITMAP GENMASK(28, 19) 64*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_WOL GENMASK(18, 14) 65*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_MAGIC_PKT BIT(13) 66*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_OFLD GENMASK(12, 11) 67*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_CLS BIT(10) 68*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_PATTERN_DROP BIT(9) 69*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_TSF_COMPARE_LOSS BIT(8) 70*c8846e10SFelix Fietkau #define MT_RXD3_NORMAL_RXV_SEQ GENMASK(7, 0) 71*c8846e10SFelix Fietkau 72*c8846e10SFelix Fietkau #define MT_RXV1_VHTA1_B5_B4 GENMASK(31, 30) 73*c8846e10SFelix Fietkau #define MT_RXV1_VHTA2_B8_B1 GENMASK(29, 22) 74*c8846e10SFelix Fietkau #define MT_RXV1_HT_NO_SOUND BIT(21) 75*c8846e10SFelix Fietkau #define MT_RXV1_HT_SMOOTH BIT(20) 76*c8846e10SFelix Fietkau #define MT_RXV1_HT_SHORT_GI BIT(19) 77*c8846e10SFelix Fietkau #define MT_RXV1_HT_AGGR BIT(18) 78*c8846e10SFelix Fietkau #define MT_RXV1_VHTA1_B22 BIT(17) 79*c8846e10SFelix Fietkau #define MT_RXV1_FRAME_MODE GENMASK(16, 15) 80*c8846e10SFelix Fietkau #define MT_RXV1_TX_MODE GENMASK(14, 12) 81*c8846e10SFelix Fietkau #define MT_RXV1_HT_EXT_LTF GENMASK(11, 10) 82*c8846e10SFelix Fietkau #define MT_RXV1_HT_AD_CODE BIT(9) 83*c8846e10SFelix Fietkau #define MT_RXV1_HT_STBC GENMASK(8, 7) 84*c8846e10SFelix Fietkau #define MT_RXV1_TX_RATE GENMASK(6, 0) 85*c8846e10SFelix Fietkau 86*c8846e10SFelix Fietkau #define MT_RXV2_VHTA1_B16_B6 GENMASK(31, 21) 87*c8846e10SFelix Fietkau #define MT_RXV2_LENGTH GENMASK(20, 0) 88*c8846e10SFelix Fietkau 89*c8846e10SFelix Fietkau #define MT_RXV3_F_AGC1_CAL_GAIN GENMASK(31, 29) 90*c8846e10SFelix Fietkau #define MT_RXV3_F_AGC1_EQ_CAL BIT(28) 91*c8846e10SFelix Fietkau #define MT_RXV3_RCPI1 GENMASK(27, 20) 92*c8846e10SFelix Fietkau #define MT_RXV3_F_AGC0_CAL_GAIN GENMASK(19, 17) 93*c8846e10SFelix Fietkau #define MT_RXV3_F_AGC0_EQ_CAL BIT(16) 94*c8846e10SFelix Fietkau #define MT_RXV3_RCPI0 GENMASK(15, 8) 95*c8846e10SFelix Fietkau #define MT_RXV3_SEL_ANT BIT(7) 96*c8846e10SFelix Fietkau #define MT_RXV3_ACI_DET_X BIT(6) 97*c8846e10SFelix Fietkau #define MT_RXV3_OFDM_FREQ_TRANS_DETECT BIT(5) 98*c8846e10SFelix Fietkau #define MT_RXV3_VHTA1_B21_B17 GENMASK(4, 0) 99*c8846e10SFelix Fietkau 100*c8846e10SFelix Fietkau #define MT_RXV4_F_AGC_CAL_GAIN GENMASK(31, 29) 101*c8846e10SFelix Fietkau #define MT_RXV4_F_AGC2_EQ_CAL BIT(28) 102*c8846e10SFelix Fietkau #define MT_RXV4_IB_RSSI1 GENMASK(27, 20) 103*c8846e10SFelix Fietkau #define MT_RXV4_F_AGC_LPF_GAIN_X GENMASK(19, 16) 104*c8846e10SFelix Fietkau #define MT_RXV4_WB_RSSI_X GENMASK(15, 8) 105*c8846e10SFelix Fietkau #define MT_RXV4_IB_RSSI0 GENMASK(7, 0) 106*c8846e10SFelix Fietkau 107*c8846e10SFelix Fietkau #define MT_RXV5_LTF_SNR0 GENMASK(31, 26) 108*c8846e10SFelix Fietkau #define MT_RXV5_LTF_PROC_TIME GENMASK(25, 19) 109*c8846e10SFelix Fietkau #define MT_RXV5_FOE GENMASK(18, 7) 110*c8846e10SFelix Fietkau #define MT_RXV5_C_AGC_SATE GENMASK(6, 4) 111*c8846e10SFelix Fietkau #define MT_RXV5_F_AGC_LNA_GAIN_0 GENMASK(3, 2) 112*c8846e10SFelix Fietkau #define MT_RXV5_F_AGC_LNA_GAIN_1 GENMASK(1, 0) 113*c8846e10SFelix Fietkau 114*c8846e10SFelix Fietkau #define MT_RXV6_C_AGC_STATE GENMASK(30, 28) 115*c8846e10SFelix Fietkau #define MT_RXV6_NS_TS_FIELD GENMASK(27, 25) 116*c8846e10SFelix Fietkau #define MT_RXV6_RX_VALID BIT(24) 117*c8846e10SFelix Fietkau #define MT_RXV6_NF2 GENMASK(23, 16) 118*c8846e10SFelix Fietkau #define MT_RXV6_NF1 GENMASK(15, 8) 119*c8846e10SFelix Fietkau #define MT_RXV6_NF0 GENMASK(7, 0) 120*c8846e10SFelix Fietkau 121*c8846e10SFelix Fietkau enum mt7603_tx_header_format { 122*c8846e10SFelix Fietkau MT_HDR_FORMAT_802_3, 123*c8846e10SFelix Fietkau MT_HDR_FORMAT_CMD, 124*c8846e10SFelix Fietkau MT_HDR_FORMAT_802_11, 125*c8846e10SFelix Fietkau MT_HDR_FORMAT_802_11_EXT, 126*c8846e10SFelix Fietkau }; 127*c8846e10SFelix Fietkau 128*c8846e10SFelix Fietkau #define MT_TXD_SIZE (8 * 4) 129*c8846e10SFelix Fietkau 130*c8846e10SFelix Fietkau #define MT_TXD0_P_IDX BIT(31) 131*c8846e10SFelix Fietkau #define MT_TXD0_Q_IDX GENMASK(30, 27) 132*c8846e10SFelix Fietkau #define MT_TXD0_UTXB BIT(26) 133*c8846e10SFelix Fietkau #define MT_TXD0_UNXV BIT(25) 134*c8846e10SFelix Fietkau #define MT_TXD0_UDP_TCP_SUM BIT(24) 135*c8846e10SFelix Fietkau #define MT_TXD0_IP_SUM BIT(23) 136*c8846e10SFelix Fietkau #define MT_TXD0_ETH_TYPE_OFFSET GENMASK(22, 16) 137*c8846e10SFelix Fietkau #define MT_TXD0_TX_BYTES GENMASK(15, 0) 138*c8846e10SFelix Fietkau 139*c8846e10SFelix Fietkau #define MT_TXD1_OWN_MAC GENMASK(31, 26) 140*c8846e10SFelix Fietkau #define MT_TXD1_PROTECTED BIT(23) 141*c8846e10SFelix Fietkau #define MT_TXD1_TID GENMASK(22, 20) 142*c8846e10SFelix Fietkau #define MT_TXD1_NO_ACK BIT(19) 143*c8846e10SFelix Fietkau #define MT_TXD1_HDR_PAD GENMASK(18, 16) 144*c8846e10SFelix Fietkau #define MT_TXD1_LONG_FORMAT BIT(15) 145*c8846e10SFelix Fietkau #define MT_TXD1_HDR_FORMAT GENMASK(14, 13) 146*c8846e10SFelix Fietkau #define MT_TXD1_HDR_INFO GENMASK(12, 8) 147*c8846e10SFelix Fietkau #define MT_TXD1_WLAN_IDX GENMASK(7, 0) 148*c8846e10SFelix Fietkau 149*c8846e10SFelix Fietkau #define MT_TXD2_FIX_RATE BIT(31) 150*c8846e10SFelix Fietkau #define MT_TXD2_TIMING_MEASURE BIT(30) 151*c8846e10SFelix Fietkau #define MT_TXD2_BA_DISABLE BIT(29) 152*c8846e10SFelix Fietkau #define MT_TXD2_POWER_OFFSET GENMASK(28, 24) 153*c8846e10SFelix Fietkau #define MT_TXD2_MAX_TX_TIME GENMASK(23, 16) 154*c8846e10SFelix Fietkau #define MT_TXD2_FRAG GENMASK(15, 14) 155*c8846e10SFelix Fietkau #define MT_TXD2_HTC_VLD BIT(13) 156*c8846e10SFelix Fietkau #define MT_TXD2_DURATION BIT(12) 157*c8846e10SFelix Fietkau #define MT_TXD2_BIP BIT(11) 158*c8846e10SFelix Fietkau #define MT_TXD2_MULTICAST BIT(10) 159*c8846e10SFelix Fietkau #define MT_TXD2_RTS BIT(9) 160*c8846e10SFelix Fietkau #define MT_TXD2_SOUNDING BIT(8) 161*c8846e10SFelix Fietkau #define MT_TXD2_NDPA BIT(7) 162*c8846e10SFelix Fietkau #define MT_TXD2_NDP BIT(6) 163*c8846e10SFelix Fietkau #define MT_TXD2_FRAME_TYPE GENMASK(5, 4) 164*c8846e10SFelix Fietkau #define MT_TXD2_SUB_TYPE GENMASK(3, 0) 165*c8846e10SFelix Fietkau 166*c8846e10SFelix Fietkau #define MT_TXD3_SN_VALID BIT(31) 167*c8846e10SFelix Fietkau #define MT_TXD3_PN_VALID BIT(30) 168*c8846e10SFelix Fietkau #define MT_TXD3_SEQ GENMASK(27, 16) 169*c8846e10SFelix Fietkau #define MT_TXD3_REM_TX_COUNT GENMASK(15, 11) 170*c8846e10SFelix Fietkau #define MT_TXD3_TX_COUNT GENMASK(10, 6) 171*c8846e10SFelix Fietkau 172*c8846e10SFelix Fietkau #define MT_TXD4_PN_LOW GENMASK(31, 0) 173*c8846e10SFelix Fietkau 174*c8846e10SFelix Fietkau #define MT_TXD5_PN_HIGH GENMASK(31, 16) 175*c8846e10SFelix Fietkau #define MT_TXD5_SW_POWER_MGMT BIT(13) 176*c8846e10SFelix Fietkau #define MT_TXD5_BA_SEQ_CTRL BIT(12) 177*c8846e10SFelix Fietkau #define MT_TXD5_DA_SELECT BIT(11) 178*c8846e10SFelix Fietkau #define MT_TXD5_TX_STATUS_HOST BIT(10) 179*c8846e10SFelix Fietkau #define MT_TXD5_TX_STATUS_MCU BIT(9) 180*c8846e10SFelix Fietkau #define MT_TXD5_TX_STATUS_FMT BIT(8) 181*c8846e10SFelix Fietkau #define MT_TXD5_PID GENMASK(7, 0) 182*c8846e10SFelix Fietkau 183*c8846e10SFelix Fietkau #define MT_TXD6_SGI BIT(31) 184*c8846e10SFelix Fietkau #define MT_TXD6_LDPC BIT(30) 185*c8846e10SFelix Fietkau #define MT_TXD6_TX_RATE GENMASK(29, 18) 186*c8846e10SFelix Fietkau #define MT_TXD6_I_TXBF BIT(17) 187*c8846e10SFelix Fietkau #define MT_TXD6_E_TXBF BIT(16) 188*c8846e10SFelix Fietkau #define MT_TXD6_DYN_BW BIT(15) 189*c8846e10SFelix Fietkau #define MT_TXD6_ANT_PRI GENMASK(14, 12) 190*c8846e10SFelix Fietkau #define MT_TXD6_SPE_EN BIT(11) 191*c8846e10SFelix Fietkau #define MT_TXD6_FIXED_BW BIT(10) 192*c8846e10SFelix Fietkau #define MT_TXD6_BW GENMASK(9, 8) 193*c8846e10SFelix Fietkau #define MT_TXD6_ANT_ID GENMASK(7, 2) 194*c8846e10SFelix Fietkau #define MT_TXD6_FIXED_RATE BIT(0) 195*c8846e10SFelix Fietkau 196*c8846e10SFelix Fietkau #define MT_TX_RATE_STBC BIT(11) 197*c8846e10SFelix Fietkau #define MT_TX_RATE_NSS GENMASK(10, 9) 198*c8846e10SFelix Fietkau #define MT_TX_RATE_MODE GENMASK(8, 6) 199*c8846e10SFelix Fietkau #define MT_TX_RATE_IDX GENMASK(5, 0) 200*c8846e10SFelix Fietkau 201*c8846e10SFelix Fietkau #define MT_TXS0_ANTENNA GENMASK(31, 26) 202*c8846e10SFelix Fietkau #define MT_TXS0_TID GENMASK(25, 22) 203*c8846e10SFelix Fietkau #define MT_TXS0_BA_ERROR BIT(22) 204*c8846e10SFelix Fietkau #define MT_TXS0_PS_FLAG BIT(21) 205*c8846e10SFelix Fietkau #define MT_TXS0_TXOP_TIMEOUT BIT(20) 206*c8846e10SFelix Fietkau #define MT_TXS0_BIP_ERROR BIT(19) 207*c8846e10SFelix Fietkau 208*c8846e10SFelix Fietkau #define MT_TXS0_QUEUE_TIMEOUT BIT(18) 209*c8846e10SFelix Fietkau #define MT_TXS0_RTS_TIMEOUT BIT(17) 210*c8846e10SFelix Fietkau #define MT_TXS0_ACK_TIMEOUT BIT(16) 211*c8846e10SFelix Fietkau #define MT_TXS0_ACK_ERROR_MASK GENMASK(18, 16) 212*c8846e10SFelix Fietkau 213*c8846e10SFelix Fietkau #define MT_TXS0_TX_STATUS_HOST BIT(15) 214*c8846e10SFelix Fietkau #define MT_TXS0_TX_STATUS_MCU BIT(14) 215*c8846e10SFelix Fietkau #define MT_TXS0_TXS_FORMAT BIT(13) 216*c8846e10SFelix Fietkau #define MT_TXS0_FIXED_RATE BIT(12) 217*c8846e10SFelix Fietkau #define MT_TXS0_TX_RATE GENMASK(11, 0) 218*c8846e10SFelix Fietkau 219*c8846e10SFelix Fietkau #define MT_TXS1_F0_TIMESTAMP GENMASK(31, 0) 220*c8846e10SFelix Fietkau #define MT_TXS1_F1_NOISE_2 GENMASK(23, 16) 221*c8846e10SFelix Fietkau #define MT_TXS1_F1_NOISE_1 GENMASK(15, 8) 222*c8846e10SFelix Fietkau #define MT_TXS1_F1_NOISE_0 GENMASK(7, 0) 223*c8846e10SFelix Fietkau 224*c8846e10SFelix Fietkau #define MT_TXS2_F0_FRONT_TIME GENMASK(24, 0) 225*c8846e10SFelix Fietkau #define MT_TXS2_F1_RCPI_2 GENMASK(23, 16) 226*c8846e10SFelix Fietkau #define MT_TXS2_F1_RCPI_1 GENMASK(15, 8) 227*c8846e10SFelix Fietkau #define MT_TXS2_F1_RCPI_0 GENMASK(7, 0) 228*c8846e10SFelix Fietkau 229*c8846e10SFelix Fietkau #define MT_TXS3_WCID GENMASK(31, 24) 230*c8846e10SFelix Fietkau #define MT_TXS3_RXV_SEQNO GENMASK(23, 16) 231*c8846e10SFelix Fietkau #define MT_TXS3_TX_DELAY GENMASK(15, 0) 232*c8846e10SFelix Fietkau 233*c8846e10SFelix Fietkau #define MT_TXS4_LAST_TX_RATE GENMASK(31, 29) 234*c8846e10SFelix Fietkau #define MT_TXS4_TX_COUNT GENMASK(28, 24) 235*c8846e10SFelix Fietkau #define MT_TXS4_AMPDU BIT(23) 236*c8846e10SFelix Fietkau #define MT_TXS4_ACKED_MPDU BIT(22) 237*c8846e10SFelix Fietkau #define MT_TXS4_PID GENMASK(21, 14) 238*c8846e10SFelix Fietkau #define MT_TXS4_BW GENMASK(13, 12) 239*c8846e10SFelix Fietkau #define MT_TXS4_F0_SEQNO GENMASK(11, 0) 240*c8846e10SFelix Fietkau #define MT_TXS4_F1_TSSI GENMASK(11, 0) 241*c8846e10SFelix Fietkau 242*c8846e10SFelix Fietkau #endif 243