xref: /openbmc/linux/drivers/net/wireless/intel/ipw2x00/ipw2200.h (revision ecc23d0a422a3118fcf6e4f0a46e17a6c2047b02)
1c891f3b9SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2367a1092SKalle Valo /******************************************************************************
3367a1092SKalle Valo 
4367a1092SKalle Valo   Copyright(c) 2003 - 2006 Intel Corporation. All rights reserved.
5367a1092SKalle Valo 
6367a1092SKalle Valo 
7367a1092SKalle Valo   Contact Information:
8367a1092SKalle Valo   Intel Linux Wireless <ilw@linux.intel.com>
9367a1092SKalle Valo   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
10367a1092SKalle Valo 
11367a1092SKalle Valo ******************************************************************************/
12367a1092SKalle Valo 
13367a1092SKalle Valo #ifndef __ipw2200_h__
14367a1092SKalle Valo #define __ipw2200_h__
15367a1092SKalle Valo 
16367a1092SKalle Valo #include <linux/module.h>
17367a1092SKalle Valo #include <linux/moduleparam.h>
18367a1092SKalle Valo #include <linux/interrupt.h>
19367a1092SKalle Valo #include <linux/mutex.h>
20367a1092SKalle Valo 
21367a1092SKalle Valo #include <linux/pci.h>
22367a1092SKalle Valo #include <linux/netdevice.h>
23367a1092SKalle Valo #include <linux/ethtool.h>
24367a1092SKalle Valo #include <linux/skbuff.h>
25367a1092SKalle Valo #include <linux/etherdevice.h>
26367a1092SKalle Valo #include <linux/delay.h>
27367a1092SKalle Valo #include <linux/random.h>
28367a1092SKalle Valo #include <linux/dma-mapping.h>
29367a1092SKalle Valo 
30367a1092SKalle Valo #include <linux/firmware.h>
31367a1092SKalle Valo #include <linux/wireless.h>
32367a1092SKalle Valo #include <linux/jiffies.h>
33367a1092SKalle Valo #include <asm/io.h>
34367a1092SKalle Valo 
35367a1092SKalle Valo #include <net/lib80211.h>
36367a1092SKalle Valo #include <net/ieee80211_radiotap.h>
37367a1092SKalle Valo 
38367a1092SKalle Valo #define DRV_NAME	"ipw2200"
39367a1092SKalle Valo 
40367a1092SKalle Valo #include <linux/workqueue.h>
41367a1092SKalle Valo 
42367a1092SKalle Valo #include "libipw.h"
43367a1092SKalle Valo 
44367a1092SKalle Valo /* Authentication  and Association States */
45367a1092SKalle Valo enum connection_manager_assoc_states {
46367a1092SKalle Valo 	CMAS_INIT = 0,
47367a1092SKalle Valo 	CMAS_TX_AUTH_SEQ_1,
48367a1092SKalle Valo 	CMAS_RX_AUTH_SEQ_2,
49367a1092SKalle Valo 	CMAS_AUTH_SEQ_1_PASS,
50367a1092SKalle Valo 	CMAS_AUTH_SEQ_1_FAIL,
51367a1092SKalle Valo 	CMAS_TX_AUTH_SEQ_3,
52367a1092SKalle Valo 	CMAS_RX_AUTH_SEQ_4,
53367a1092SKalle Valo 	CMAS_AUTH_SEQ_2_PASS,
54367a1092SKalle Valo 	CMAS_AUTH_SEQ_2_FAIL,
55367a1092SKalle Valo 	CMAS_AUTHENTICATED,
56367a1092SKalle Valo 	CMAS_TX_ASSOC,
57367a1092SKalle Valo 	CMAS_RX_ASSOC_RESP,
58367a1092SKalle Valo 	CMAS_ASSOCIATED,
59367a1092SKalle Valo 	CMAS_LAST
60367a1092SKalle Valo };
61367a1092SKalle Valo 
62367a1092SKalle Valo #define IPW_WAIT                     (1<<0)
63367a1092SKalle Valo #define IPW_QUIET                    (1<<1)
64367a1092SKalle Valo #define IPW_ROAMING                  (1<<2)
65367a1092SKalle Valo 
66367a1092SKalle Valo #define IPW_POWER_MODE_CAM           0x00	//(always on)
67367a1092SKalle Valo #define IPW_POWER_INDEX_1            0x01
68367a1092SKalle Valo #define IPW_POWER_INDEX_2            0x02
69367a1092SKalle Valo #define IPW_POWER_INDEX_3            0x03
70367a1092SKalle Valo #define IPW_POWER_INDEX_4            0x04
71367a1092SKalle Valo #define IPW_POWER_INDEX_5            0x05
72367a1092SKalle Valo #define IPW_POWER_AC                 0x06
73367a1092SKalle Valo #define IPW_POWER_BATTERY            0x07
74367a1092SKalle Valo #define IPW_POWER_LIMIT              0x07
75367a1092SKalle Valo #define IPW_POWER_MASK               0x0F
76367a1092SKalle Valo #define IPW_POWER_ENABLED            0x10
77367a1092SKalle Valo #define IPW_POWER_LEVEL(x)           ((x) & IPW_POWER_MASK)
78367a1092SKalle Valo 
79367a1092SKalle Valo #define IPW_CMD_HOST_COMPLETE                 2
80367a1092SKalle Valo #define IPW_CMD_POWER_DOWN                    4
81367a1092SKalle Valo #define IPW_CMD_SYSTEM_CONFIG                 6
82367a1092SKalle Valo #define IPW_CMD_MULTICAST_ADDRESS             7
83367a1092SKalle Valo #define IPW_CMD_SSID                          8
84367a1092SKalle Valo #define IPW_CMD_ADAPTER_ADDRESS              11
85367a1092SKalle Valo #define IPW_CMD_PORT_TYPE                    12
86367a1092SKalle Valo #define IPW_CMD_RTS_THRESHOLD                15
87367a1092SKalle Valo #define IPW_CMD_FRAG_THRESHOLD               16
88367a1092SKalle Valo #define IPW_CMD_POWER_MODE                   17
89367a1092SKalle Valo #define IPW_CMD_WEP_KEY                      18
90367a1092SKalle Valo #define IPW_CMD_TGI_TX_KEY                   19
91367a1092SKalle Valo #define IPW_CMD_SCAN_REQUEST                 20
92367a1092SKalle Valo #define IPW_CMD_ASSOCIATE                    21
93367a1092SKalle Valo #define IPW_CMD_SUPPORTED_RATES              22
94367a1092SKalle Valo #define IPW_CMD_SCAN_ABORT                   23
95367a1092SKalle Valo #define IPW_CMD_TX_FLUSH                     24
96367a1092SKalle Valo #define IPW_CMD_QOS_PARAMETERS               25
97367a1092SKalle Valo #define IPW_CMD_SCAN_REQUEST_EXT             26
98367a1092SKalle Valo #define IPW_CMD_DINO_CONFIG                  30
99367a1092SKalle Valo #define IPW_CMD_RSN_CAPABILITIES             31
100367a1092SKalle Valo #define IPW_CMD_RX_KEY                       32
101367a1092SKalle Valo #define IPW_CMD_CARD_DISABLE                 33
102367a1092SKalle Valo #define IPW_CMD_SEED_NUMBER                  34
103367a1092SKalle Valo #define IPW_CMD_TX_POWER                     35
104367a1092SKalle Valo #define IPW_CMD_COUNTRY_INFO                 36
105367a1092SKalle Valo #define IPW_CMD_AIRONET_INFO                 37
106367a1092SKalle Valo #define IPW_CMD_AP_TX_POWER                  38
107367a1092SKalle Valo #define IPW_CMD_CCKM_INFO                    39
108367a1092SKalle Valo #define IPW_CMD_CCX_VER_INFO                 40
109367a1092SKalle Valo #define IPW_CMD_SET_CALIBRATION              41
110367a1092SKalle Valo #define IPW_CMD_SENSITIVITY_CALIB            42
111367a1092SKalle Valo #define IPW_CMD_RETRY_LIMIT                  51
112367a1092SKalle Valo #define IPW_CMD_IPW_PRE_POWER_DOWN           58
113367a1092SKalle Valo #define IPW_CMD_VAP_BEACON_TEMPLATE          60
114367a1092SKalle Valo #define IPW_CMD_VAP_DTIM_PERIOD              61
115367a1092SKalle Valo #define IPW_CMD_EXT_SUPPORTED_RATES          62
116367a1092SKalle Valo #define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT  63
117367a1092SKalle Valo #define IPW_CMD_VAP_QUIET_INTERVALS          64
118367a1092SKalle Valo #define IPW_CMD_VAP_CHANNEL_SWITCH           65
119367a1092SKalle Valo #define IPW_CMD_VAP_MANDATORY_CHANNELS       66
120367a1092SKalle Valo #define IPW_CMD_VAP_CELL_PWR_LIMIT           67
121367a1092SKalle Valo #define IPW_CMD_VAP_CF_PARAM_SET             68
122367a1092SKalle Valo #define IPW_CMD_VAP_SET_BEACONING_STATE      69
123367a1092SKalle Valo #define IPW_CMD_MEASUREMENT                  80
124367a1092SKalle Valo #define IPW_CMD_POWER_CAPABILITY             81
125367a1092SKalle Valo #define IPW_CMD_SUPPORTED_CHANNELS           82
126367a1092SKalle Valo #define IPW_CMD_TPC_REPORT                   83
127367a1092SKalle Valo #define IPW_CMD_WME_INFO                     84
128367a1092SKalle Valo #define IPW_CMD_PRODUCTION_COMMAND	     85
129367a1092SKalle Valo #define IPW_CMD_LINKSYS_EOU_INFO             90
130367a1092SKalle Valo 
131367a1092SKalle Valo #define RFD_SIZE                              4
132367a1092SKalle Valo #define NUM_TFD_CHUNKS                        6
133367a1092SKalle Valo 
134367a1092SKalle Valo #define TX_QUEUE_SIZE                        32
135367a1092SKalle Valo #define RX_QUEUE_SIZE                        32
136367a1092SKalle Valo 
137367a1092SKalle Valo #define DINO_CMD_WEP_KEY                   0x08
138367a1092SKalle Valo #define DINO_CMD_TX                        0x0B
139367a1092SKalle Valo #define DCT_ANTENNA_A                      0x01
140367a1092SKalle Valo #define DCT_ANTENNA_B                      0x02
141367a1092SKalle Valo 
142367a1092SKalle Valo #define IPW_A_MODE                         0
143367a1092SKalle Valo #define IPW_B_MODE                         1
144367a1092SKalle Valo #define IPW_G_MODE                         2
145367a1092SKalle Valo 
146367a1092SKalle Valo /*
147367a1092SKalle Valo  * TX Queue Flag Definitions
148367a1092SKalle Valo  */
149367a1092SKalle Valo 
150367a1092SKalle Valo /* tx wep key definition */
151367a1092SKalle Valo #define DCT_WEP_KEY_NOT_IMMIDIATE	0x00
152367a1092SKalle Valo #define DCT_WEP_KEY_64Bit		0x40
153367a1092SKalle Valo #define DCT_WEP_KEY_128Bit		0x80
154367a1092SKalle Valo #define DCT_WEP_KEY_128bitIV		0xC0
155367a1092SKalle Valo #define DCT_WEP_KEY_SIZE_MASK		0xC0
156367a1092SKalle Valo 
157367a1092SKalle Valo #define DCT_WEP_KEY_INDEX_MASK		0x0F
158367a1092SKalle Valo #define DCT_WEP_INDEX_USE_IMMEDIATE	0x20
159367a1092SKalle Valo 
160367a1092SKalle Valo /* abort attempt if mgmt frame is rx'd */
161367a1092SKalle Valo #define DCT_FLAG_ABORT_MGMT                0x01
162367a1092SKalle Valo 
163367a1092SKalle Valo /* require CTS */
164367a1092SKalle Valo #define DCT_FLAG_CTS_REQUIRED              0x02
165367a1092SKalle Valo 
166367a1092SKalle Valo /* use short preamble */
167367a1092SKalle Valo #define DCT_FLAG_LONG_PREAMBLE             0x00
168367a1092SKalle Valo #define DCT_FLAG_SHORT_PREAMBLE            0x04
169367a1092SKalle Valo 
170367a1092SKalle Valo /* RTS/CTS first */
171367a1092SKalle Valo #define DCT_FLAG_RTS_REQD                  0x08
172367a1092SKalle Valo 
173367a1092SKalle Valo /* dont calculate duration field */
174367a1092SKalle Valo #define DCT_FLAG_DUR_SET                   0x10
175367a1092SKalle Valo 
176367a1092SKalle Valo /* even if MAC WEP set (allows pre-encrypt) */
177367a1092SKalle Valo #define DCT_FLAG_NO_WEP              0x20
178367a1092SKalle Valo 
179367a1092SKalle Valo /* overwrite TSF field */
180367a1092SKalle Valo #define DCT_FLAG_TSF_REQD                  0x40
181367a1092SKalle Valo 
182367a1092SKalle Valo /* ACK rx is expected to follow */
183367a1092SKalle Valo #define DCT_FLAG_ACK_REQD                  0x80
184367a1092SKalle Valo 
185367a1092SKalle Valo /* TX flags extension */
186367a1092SKalle Valo #define DCT_FLAG_EXT_MODE_CCK  0x01
187367a1092SKalle Valo #define DCT_FLAG_EXT_MODE_OFDM 0x00
188367a1092SKalle Valo 
189367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_WEP     0x00
190367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_NO      DCT_FLAG_EXT_SECURITY_WEP
191367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_CKIP    0x04
192367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_CCM     0x08
193367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_TKIP    0x0C
194367a1092SKalle Valo #define DCT_FLAG_EXT_SECURITY_MASK    0x0C
195367a1092SKalle Valo 
196367a1092SKalle Valo #define DCT_FLAG_EXT_QOS_ENABLED      0x10
197367a1092SKalle Valo 
198367a1092SKalle Valo #define DCT_FLAG_EXT_HC_NO_SIFS_PIFS  0x00
199367a1092SKalle Valo #define DCT_FLAG_EXT_HC_SIFS          0x20
200367a1092SKalle Valo #define DCT_FLAG_EXT_HC_PIFS          0x40
201367a1092SKalle Valo 
202367a1092SKalle Valo #define TX_RX_TYPE_MASK                    0xFF
203367a1092SKalle Valo #define TX_FRAME_TYPE                      0x00
204367a1092SKalle Valo #define TX_HOST_COMMAND_TYPE               0x01
205367a1092SKalle Valo #define RX_FRAME_TYPE                      0x09
206367a1092SKalle Valo #define RX_HOST_NOTIFICATION_TYPE          0x03
207367a1092SKalle Valo #define RX_HOST_CMD_RESPONSE_TYPE          0x04
208367a1092SKalle Valo #define RX_TX_FRAME_RESPONSE_TYPE          0x05
209367a1092SKalle Valo #define TFD_NEED_IRQ_MASK                  0x04
210367a1092SKalle Valo 
211367a1092SKalle Valo #define HOST_CMD_DINO_CONFIG               30
212367a1092SKalle Valo 
213367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_ASSOCIATED             10
214367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_AUTHENTICATE           11
215367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT    12
216367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED         13
217367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_FRAG_LENGTH            14
218367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION     15
219367a1092SKalle Valo #define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE          16
220367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_BEACON_STATE           17
221367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_TGI_TX_KEY             18
222367a1092SKalle Valo #define HOST_NOTIFICATION_TX_STATUS                     19
223367a1092SKalle Valo #define HOST_NOTIFICATION_CALIB_KEEP_RESULTS            20
224367a1092SKalle Valo #define HOST_NOTIFICATION_MEASUREMENT_STARTED           21
225367a1092SKalle Valo #define HOST_NOTIFICATION_MEASUREMENT_ENDED             22
226367a1092SKalle Valo #define HOST_NOTIFICATION_CHANNEL_SWITCHED              23
227367a1092SKalle Valo #define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD        24
228367a1092SKalle Valo #define HOST_NOTIFICATION_NOISE_STATS			25
229367a1092SKalle Valo #define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED      30
230367a1092SKalle Valo #define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED       31
231367a1092SKalle Valo 
232367a1092SKalle Valo #define HOST_NOTIFICATION_STATUS_BEACON_MISSING         1
233367a1092SKalle Valo #define IPW_MB_SCAN_CANCEL_THRESHOLD                    3
234367a1092SKalle Valo #define IPW_MB_ROAMING_THRESHOLD_MIN                    1
235367a1092SKalle Valo #define IPW_MB_ROAMING_THRESHOLD_DEFAULT                8
236367a1092SKalle Valo #define IPW_MB_ROAMING_THRESHOLD_MAX                    30
237367a1092SKalle Valo #define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT           3*IPW_MB_ROAMING_THRESHOLD_DEFAULT
238367a1092SKalle Valo #define IPW_REAL_RATE_RX_PACKET_THRESHOLD               300
239367a1092SKalle Valo 
240367a1092SKalle Valo #define MACADRR_BYTE_LEN                     6
241367a1092SKalle Valo 
242367a1092SKalle Valo #define DCR_TYPE_AP                       0x01
243367a1092SKalle Valo #define DCR_TYPE_WLAP                     0x02
244367a1092SKalle Valo #define DCR_TYPE_MU_ESS                   0x03
245367a1092SKalle Valo #define DCR_TYPE_MU_IBSS                  0x04
246367a1092SKalle Valo #define DCR_TYPE_MU_PIBSS                 0x05
247367a1092SKalle Valo #define DCR_TYPE_SNIFFER                  0x06
248367a1092SKalle Valo #define DCR_TYPE_MU_BSS        DCR_TYPE_MU_ESS
249367a1092SKalle Valo 
250367a1092SKalle Valo /* QoS  definitions */
251367a1092SKalle Valo 
252367a1092SKalle Valo #define CW_MIN_OFDM          15
253367a1092SKalle Valo #define CW_MAX_OFDM          1023
254367a1092SKalle Valo #define CW_MIN_CCK           31
255367a1092SKalle Valo #define CW_MAX_CCK           1023
256367a1092SKalle Valo 
257367a1092SKalle Valo #define QOS_TX0_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
258367a1092SKalle Valo #define QOS_TX1_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
259367a1092SKalle Valo #define QOS_TX2_CW_MIN_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
260367a1092SKalle Valo #define QOS_TX3_CW_MIN_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/4 - 1)
261367a1092SKalle Valo 
262367a1092SKalle Valo #define QOS_TX0_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
263367a1092SKalle Valo #define QOS_TX1_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
264367a1092SKalle Valo #define QOS_TX2_CW_MIN_CCK       cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
265367a1092SKalle Valo #define QOS_TX3_CW_MIN_CCK       cpu_to_le16((CW_MIN_CCK + 1)/4 - 1)
266367a1092SKalle Valo 
267367a1092SKalle Valo #define QOS_TX0_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
268367a1092SKalle Valo #define QOS_TX1_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
269367a1092SKalle Valo #define QOS_TX2_CW_MAX_OFDM      cpu_to_le16(CW_MIN_OFDM)
270367a1092SKalle Valo #define QOS_TX3_CW_MAX_OFDM      cpu_to_le16((CW_MIN_OFDM + 1)/2 - 1)
271367a1092SKalle Valo 
272367a1092SKalle Valo #define QOS_TX0_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
273367a1092SKalle Valo #define QOS_TX1_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
274367a1092SKalle Valo #define QOS_TX2_CW_MAX_CCK       cpu_to_le16(CW_MIN_CCK)
275367a1092SKalle Valo #define QOS_TX3_CW_MAX_CCK       cpu_to_le16((CW_MIN_CCK + 1)/2 - 1)
276367a1092SKalle Valo 
277367a1092SKalle Valo #define QOS_TX0_AIFS            (3 - QOS_AIFSN_MIN_VALUE)
278367a1092SKalle Valo #define QOS_TX1_AIFS            (7 - QOS_AIFSN_MIN_VALUE)
279367a1092SKalle Valo #define QOS_TX2_AIFS            (2 - QOS_AIFSN_MIN_VALUE)
280367a1092SKalle Valo #define QOS_TX3_AIFS            (2 - QOS_AIFSN_MIN_VALUE)
281367a1092SKalle Valo 
282367a1092SKalle Valo #define QOS_TX0_ACM             0
283367a1092SKalle Valo #define QOS_TX1_ACM             0
284367a1092SKalle Valo #define QOS_TX2_ACM             0
285367a1092SKalle Valo #define QOS_TX3_ACM             0
286367a1092SKalle Valo 
287367a1092SKalle Valo #define QOS_TX0_TXOP_LIMIT_CCK          0
288367a1092SKalle Valo #define QOS_TX1_TXOP_LIMIT_CCK          0
289367a1092SKalle Valo #define QOS_TX2_TXOP_LIMIT_CCK          cpu_to_le16(6016)
290367a1092SKalle Valo #define QOS_TX3_TXOP_LIMIT_CCK          cpu_to_le16(3264)
291367a1092SKalle Valo 
292367a1092SKalle Valo #define QOS_TX0_TXOP_LIMIT_OFDM      0
293367a1092SKalle Valo #define QOS_TX1_TXOP_LIMIT_OFDM      0
294367a1092SKalle Valo #define QOS_TX2_TXOP_LIMIT_OFDM      cpu_to_le16(3008)
295367a1092SKalle Valo #define QOS_TX3_TXOP_LIMIT_OFDM      cpu_to_le16(1504)
296367a1092SKalle Valo 
297367a1092SKalle Valo #define DEF_TX0_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
298367a1092SKalle Valo #define DEF_TX1_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
299367a1092SKalle Valo #define DEF_TX2_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
300367a1092SKalle Valo #define DEF_TX3_CW_MIN_OFDM      cpu_to_le16(CW_MIN_OFDM)
301367a1092SKalle Valo 
302367a1092SKalle Valo #define DEF_TX0_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
303367a1092SKalle Valo #define DEF_TX1_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
304367a1092SKalle Valo #define DEF_TX2_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
305367a1092SKalle Valo #define DEF_TX3_CW_MIN_CCK       cpu_to_le16(CW_MIN_CCK)
306367a1092SKalle Valo 
307367a1092SKalle Valo #define DEF_TX0_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
308367a1092SKalle Valo #define DEF_TX1_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
309367a1092SKalle Valo #define DEF_TX2_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
310367a1092SKalle Valo #define DEF_TX3_CW_MAX_OFDM      cpu_to_le16(CW_MAX_OFDM)
311367a1092SKalle Valo 
312367a1092SKalle Valo #define DEF_TX0_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
313367a1092SKalle Valo #define DEF_TX1_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
314367a1092SKalle Valo #define DEF_TX2_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
315367a1092SKalle Valo #define DEF_TX3_CW_MAX_CCK       cpu_to_le16(CW_MAX_CCK)
316367a1092SKalle Valo 
317367a1092SKalle Valo #define DEF_TX0_AIFS            0
318367a1092SKalle Valo #define DEF_TX1_AIFS            0
319367a1092SKalle Valo #define DEF_TX2_AIFS            0
320367a1092SKalle Valo #define DEF_TX3_AIFS            0
321367a1092SKalle Valo 
322367a1092SKalle Valo #define DEF_TX0_ACM             0
323367a1092SKalle Valo #define DEF_TX1_ACM             0
324367a1092SKalle Valo #define DEF_TX2_ACM             0
325367a1092SKalle Valo #define DEF_TX3_ACM             0
326367a1092SKalle Valo 
327367a1092SKalle Valo #define DEF_TX0_TXOP_LIMIT_CCK        0
328367a1092SKalle Valo #define DEF_TX1_TXOP_LIMIT_CCK        0
329367a1092SKalle Valo #define DEF_TX2_TXOP_LIMIT_CCK        0
330367a1092SKalle Valo #define DEF_TX3_TXOP_LIMIT_CCK        0
331367a1092SKalle Valo 
332367a1092SKalle Valo #define DEF_TX0_TXOP_LIMIT_OFDM       0
333367a1092SKalle Valo #define DEF_TX1_TXOP_LIMIT_OFDM       0
334367a1092SKalle Valo #define DEF_TX2_TXOP_LIMIT_OFDM       0
335367a1092SKalle Valo #define DEF_TX3_TXOP_LIMIT_OFDM       0
336367a1092SKalle Valo 
337367a1092SKalle Valo #define QOS_QOS_SETS                  3
338367a1092SKalle Valo #define QOS_PARAM_SET_ACTIVE          0
339367a1092SKalle Valo #define QOS_PARAM_SET_DEF_CCK         1
340367a1092SKalle Valo #define QOS_PARAM_SET_DEF_OFDM        2
341367a1092SKalle Valo 
342367a1092SKalle Valo #define CTRL_QOS_NO_ACK               (0x0020)
343367a1092SKalle Valo 
344367a1092SKalle Valo #define IPW_TX_QUEUE_1        1
345367a1092SKalle Valo #define IPW_TX_QUEUE_2        2
346367a1092SKalle Valo #define IPW_TX_QUEUE_3        3
347367a1092SKalle Valo #define IPW_TX_QUEUE_4        4
348367a1092SKalle Valo 
349367a1092SKalle Valo /* QoS sturctures */
350367a1092SKalle Valo struct ipw_qos_info {
351367a1092SKalle Valo 	int qos_enable;
352367a1092SKalle Valo 	struct libipw_qos_parameters *def_qos_parm_OFDM;
353367a1092SKalle Valo 	struct libipw_qos_parameters *def_qos_parm_CCK;
354367a1092SKalle Valo 	u32 burst_duration_CCK;
355367a1092SKalle Valo 	u32 burst_duration_OFDM;
356367a1092SKalle Valo 	u16 qos_no_ack_mask;
357367a1092SKalle Valo 	int burst_enable;
358367a1092SKalle Valo };
359367a1092SKalle Valo 
360367a1092SKalle Valo /**************************************************************/
361367a1092SKalle Valo /**
362367a1092SKalle Valo  * Generic queue structure
363367a1092SKalle Valo  *
364367a1092SKalle Valo  * Contains common data for Rx and Tx queues
365367a1092SKalle Valo  */
366367a1092SKalle Valo struct clx2_queue {
367367a1092SKalle Valo 	int n_bd;		       /**< number of BDs in this queue */
368367a1092SKalle Valo 	int first_empty;	       /**< 1-st empty entry (index) */
369367a1092SKalle Valo 	int last_used;		       /**< last used entry (index) */
370367a1092SKalle Valo 	u32 reg_w;		     /**< 'write' reg (queue head), addr in domain 1 */
371367a1092SKalle Valo 	u32 reg_r;		     /**< 'read' reg (queue tail), addr in domain 1 */
372367a1092SKalle Valo 	dma_addr_t dma_addr;		/**< physical addr for BD's */
373367a1092SKalle Valo 	int low_mark;		       /**< low watermark, resume queue if free space more than this */
374367a1092SKalle Valo 	int high_mark;		       /**< high watermark, stop queue if free space less than this */
375367a1092SKalle Valo } __packed; /* XXX */
376367a1092SKalle Valo 
377367a1092SKalle Valo struct machdr32 {
378367a1092SKalle Valo 	__le16 frame_ctl;
379367a1092SKalle Valo 	__le16 duration;		// watch out for endians!
380367a1092SKalle Valo 	u8 addr1[MACADRR_BYTE_LEN];
381367a1092SKalle Valo 	u8 addr2[MACADRR_BYTE_LEN];
382367a1092SKalle Valo 	u8 addr3[MACADRR_BYTE_LEN];
383367a1092SKalle Valo 	__le16 seq_ctrl;		// more endians!
384367a1092SKalle Valo 	u8 addr4[MACADRR_BYTE_LEN];
385367a1092SKalle Valo 	__le16 qos_ctrl;
386367a1092SKalle Valo } __packed;
387367a1092SKalle Valo 
388367a1092SKalle Valo struct machdr30 {
389367a1092SKalle Valo 	__le16 frame_ctl;
390367a1092SKalle Valo 	__le16 duration;		// watch out for endians!
391367a1092SKalle Valo 	u8 addr1[MACADRR_BYTE_LEN];
392367a1092SKalle Valo 	u8 addr2[MACADRR_BYTE_LEN];
393367a1092SKalle Valo 	u8 addr3[MACADRR_BYTE_LEN];
394367a1092SKalle Valo 	__le16 seq_ctrl;		// more endians!
395367a1092SKalle Valo 	u8 addr4[MACADRR_BYTE_LEN];
396367a1092SKalle Valo } __packed;
397367a1092SKalle Valo 
398367a1092SKalle Valo struct machdr26 {
399367a1092SKalle Valo 	__le16 frame_ctl;
400367a1092SKalle Valo 	__le16 duration;		// watch out for endians!
401367a1092SKalle Valo 	u8 addr1[MACADRR_BYTE_LEN];
402367a1092SKalle Valo 	u8 addr2[MACADRR_BYTE_LEN];
403367a1092SKalle Valo 	u8 addr3[MACADRR_BYTE_LEN];
404367a1092SKalle Valo 	__le16 seq_ctrl;		// more endians!
405367a1092SKalle Valo 	__le16 qos_ctrl;
406367a1092SKalle Valo } __packed;
407367a1092SKalle Valo 
408367a1092SKalle Valo struct machdr24 {
409367a1092SKalle Valo 	__le16 frame_ctl;
410367a1092SKalle Valo 	__le16 duration;		// watch out for endians!
411367a1092SKalle Valo 	u8 addr1[MACADRR_BYTE_LEN];
412367a1092SKalle Valo 	u8 addr2[MACADRR_BYTE_LEN];
413367a1092SKalle Valo 	u8 addr3[MACADRR_BYTE_LEN];
414367a1092SKalle Valo 	__le16 seq_ctrl;		// more endians!
415367a1092SKalle Valo } __packed;
416367a1092SKalle Valo 
417367a1092SKalle Valo // TX TFD with 32 byte MAC Header
418367a1092SKalle Valo struct tx_tfd_32 {
419367a1092SKalle Valo 	struct machdr32 mchdr;	// 32
420367a1092SKalle Valo 	__le32 uivplaceholder[2];	// 8
421367a1092SKalle Valo } __packed;
422367a1092SKalle Valo 
423367a1092SKalle Valo // TX TFD with 30 byte MAC Header
424367a1092SKalle Valo struct tx_tfd_30 {
425367a1092SKalle Valo 	struct machdr30 mchdr;	// 30
426367a1092SKalle Valo 	u8 reserved[2];		// 2
427367a1092SKalle Valo 	__le32 uivplaceholder[2];	// 8
428367a1092SKalle Valo } __packed;
429367a1092SKalle Valo 
430367a1092SKalle Valo // tx tfd with 26 byte mac header
431367a1092SKalle Valo struct tx_tfd_26 {
432367a1092SKalle Valo 	struct machdr26 mchdr;	// 26
433367a1092SKalle Valo 	u8 reserved1[2];	// 2
434367a1092SKalle Valo 	__le32 uivplaceholder[2];	// 8
435367a1092SKalle Valo 	u8 reserved2[4];	// 4
436367a1092SKalle Valo } __packed;
437367a1092SKalle Valo 
438367a1092SKalle Valo // tx tfd with 24 byte mac header
439367a1092SKalle Valo struct tx_tfd_24 {
440367a1092SKalle Valo 	struct machdr24 mchdr;	// 24
441367a1092SKalle Valo 	__le32 uivplaceholder[2];	// 8
442367a1092SKalle Valo 	u8 reserved[8];		// 8
443367a1092SKalle Valo } __packed;
444367a1092SKalle Valo 
445367a1092SKalle Valo #define DCT_WEP_KEY_FIELD_LENGTH 16
446367a1092SKalle Valo 
447367a1092SKalle Valo struct tfd_command {
448367a1092SKalle Valo 	u8 index;
449367a1092SKalle Valo 	u8 length;
450367a1092SKalle Valo 	__le16 reserved;
451e0e05f20SGustavo A. R. Silva 	u8 payload[];
452367a1092SKalle Valo } __packed;
453367a1092SKalle Valo 
454367a1092SKalle Valo struct tfd_data {
455367a1092SKalle Valo 	/* Header */
456367a1092SKalle Valo 	__le32 work_area_ptr;
457367a1092SKalle Valo 	u8 station_number;	/* 0 for BSS */
458367a1092SKalle Valo 	u8 reserved1;
459367a1092SKalle Valo 	__le16 reserved2;
460367a1092SKalle Valo 
461367a1092SKalle Valo 	/* Tx Parameters */
462367a1092SKalle Valo 	u8 cmd_id;
463367a1092SKalle Valo 	u8 seq_num;
464367a1092SKalle Valo 	__le16 len;
465367a1092SKalle Valo 	u8 priority;
466367a1092SKalle Valo 	u8 tx_flags;
467367a1092SKalle Valo 	u8 tx_flags_ext;
468367a1092SKalle Valo 	u8 key_index;
469367a1092SKalle Valo 	u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
470367a1092SKalle Valo 	u8 rate;
471367a1092SKalle Valo 	u8 antenna;
472367a1092SKalle Valo 	__le16 next_packet_duration;
473367a1092SKalle Valo 	__le16 next_frag_len;
474367a1092SKalle Valo 	__le16 back_off_counter;	//////txop;
475367a1092SKalle Valo 	u8 retrylimit;
476367a1092SKalle Valo 	__le16 cwcurrent;
477367a1092SKalle Valo 	u8 reserved3;
478367a1092SKalle Valo 
479367a1092SKalle Valo 	/* 802.11 MAC Header */
480367a1092SKalle Valo 	union {
481367a1092SKalle Valo 		struct tx_tfd_24 tfd_24;
482367a1092SKalle Valo 		struct tx_tfd_26 tfd_26;
483367a1092SKalle Valo 		struct tx_tfd_30 tfd_30;
484367a1092SKalle Valo 		struct tx_tfd_32 tfd_32;
485367a1092SKalle Valo 	} tfd;
486367a1092SKalle Valo 
487367a1092SKalle Valo 	/* Payload DMA info */
488367a1092SKalle Valo 	__le32 num_chunks;
489367a1092SKalle Valo 	__le32 chunk_ptr[NUM_TFD_CHUNKS];
490367a1092SKalle Valo 	__le16 chunk_len[NUM_TFD_CHUNKS];
491367a1092SKalle Valo } __packed;
492367a1092SKalle Valo 
493367a1092SKalle Valo struct txrx_control_flags {
494367a1092SKalle Valo 	u8 message_type;
495367a1092SKalle Valo 	u8 rx_seq_num;
496367a1092SKalle Valo 	u8 control_bits;
497367a1092SKalle Valo 	u8 reserved;
498367a1092SKalle Valo } __packed;
499367a1092SKalle Valo 
500367a1092SKalle Valo #define  TFD_SIZE                           128
501367a1092SKalle Valo #define  TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH   (TFD_SIZE - sizeof(struct txrx_control_flags))
502367a1092SKalle Valo 
503367a1092SKalle Valo struct tfd_frame {
504367a1092SKalle Valo 	struct txrx_control_flags control_flags;
505367a1092SKalle Valo 	union {
506367a1092SKalle Valo 		struct tfd_data data;
507367a1092SKalle Valo 		struct tfd_command cmd;
508367a1092SKalle Valo 		u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
509367a1092SKalle Valo 	} u;
510367a1092SKalle Valo } __packed;
511367a1092SKalle Valo 
512367a1092SKalle Valo typedef void destructor_func(const void *);
513367a1092SKalle Valo 
514367a1092SKalle Valo /**
515367a1092SKalle Valo  * Tx Queue for DMA. Queue consists of circular buffer of
516367a1092SKalle Valo  * BD's and required locking structures.
517367a1092SKalle Valo  */
518367a1092SKalle Valo struct clx2_tx_queue {
519367a1092SKalle Valo 	struct clx2_queue q;
520367a1092SKalle Valo 	struct tfd_frame *bd;
521367a1092SKalle Valo 	struct libipw_txb **txb;
522367a1092SKalle Valo };
523367a1092SKalle Valo 
524367a1092SKalle Valo /*
525367a1092SKalle Valo  * RX related structures and functions
526367a1092SKalle Valo  */
527367a1092SKalle Valo #define RX_FREE_BUFFERS 32
528367a1092SKalle Valo #define RX_LOW_WATERMARK 8
529367a1092SKalle Valo 
530367a1092SKalle Valo #define SUP_RATE_11A_MAX_NUM_CHANNELS  8
531367a1092SKalle Valo #define SUP_RATE_11B_MAX_NUM_CHANNELS  4
532367a1092SKalle Valo #define SUP_RATE_11G_MAX_NUM_CHANNELS  12
533367a1092SKalle Valo 
534367a1092SKalle Valo // Used for passing to driver number of successes and failures per rate
535367a1092SKalle Valo struct rate_histogram {
536367a1092SKalle Valo 	union {
537367a1092SKalle Valo 		__le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
538367a1092SKalle Valo 		__le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
539367a1092SKalle Valo 		__le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
540367a1092SKalle Valo 	} success;
541367a1092SKalle Valo 	union {
542367a1092SKalle Valo 		__le32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
543367a1092SKalle Valo 		__le32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
544367a1092SKalle Valo 		__le32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
545367a1092SKalle Valo 	} failed;
546367a1092SKalle Valo } __packed;
547367a1092SKalle Valo 
548367a1092SKalle Valo /* statistics command response */
549367a1092SKalle Valo struct ipw_cmd_stats {
550367a1092SKalle Valo 	u8 cmd_id;
551367a1092SKalle Valo 	u8 seq_num;
552367a1092SKalle Valo 	__le16 good_sfd;
553367a1092SKalle Valo 	__le16 bad_plcp;
554367a1092SKalle Valo 	__le16 wrong_bssid;
555367a1092SKalle Valo 	__le16 valid_mpdu;
556367a1092SKalle Valo 	__le16 bad_mac_header;
557367a1092SKalle Valo 	__le16 reserved_frame_types;
558367a1092SKalle Valo 	__le16 rx_ina;
559367a1092SKalle Valo 	__le16 bad_crc32;
560367a1092SKalle Valo 	__le16 invalid_cts;
561367a1092SKalle Valo 	__le16 invalid_acks;
562367a1092SKalle Valo 	__le16 long_distance_ina_fina;
563367a1092SKalle Valo 	__le16 dsp_silence_unreachable;
564367a1092SKalle Valo 	__le16 accumulated_rssi;
565367a1092SKalle Valo 	__le16 rx_ovfl_frame_tossed;
566367a1092SKalle Valo 	__le16 rssi_silence_threshold;
567367a1092SKalle Valo 	__le16 rx_ovfl_frame_supplied;
568367a1092SKalle Valo 	__le16 last_rx_frame_signal;
569367a1092SKalle Valo 	__le16 last_rx_frame_noise;
570367a1092SKalle Valo 	__le16 rx_autodetec_no_ofdm;
571367a1092SKalle Valo 	__le16 rx_autodetec_no_barker;
572367a1092SKalle Valo 	__le16 reserved;
573367a1092SKalle Valo } __packed;
574367a1092SKalle Valo 
575367a1092SKalle Valo struct notif_channel_result {
576367a1092SKalle Valo 	u8 channel_num;
577367a1092SKalle Valo 	struct ipw_cmd_stats stats;
578367a1092SKalle Valo 	u8 uReserved;
579367a1092SKalle Valo } __packed;
580367a1092SKalle Valo 
581367a1092SKalle Valo #define SCAN_COMPLETED_STATUS_COMPLETE  1
582367a1092SKalle Valo #define SCAN_COMPLETED_STATUS_ABORTED   2
583367a1092SKalle Valo 
584367a1092SKalle Valo struct notif_scan_complete {
585367a1092SKalle Valo 	u8 scan_type;
586367a1092SKalle Valo 	u8 num_channels;
587367a1092SKalle Valo 	u8 status;
588367a1092SKalle Valo 	u8 reserved;
589367a1092SKalle Valo } __packed;
590367a1092SKalle Valo 
591367a1092SKalle Valo struct notif_frag_length {
592367a1092SKalle Valo 	__le16 frag_length;
593367a1092SKalle Valo 	__le16 reserved;
594367a1092SKalle Valo } __packed;
595367a1092SKalle Valo 
596367a1092SKalle Valo struct notif_beacon_state {
597367a1092SKalle Valo 	__le32 state;
598367a1092SKalle Valo 	__le32 number;
599367a1092SKalle Valo } __packed;
600367a1092SKalle Valo 
601367a1092SKalle Valo struct notif_tgi_tx_key {
602367a1092SKalle Valo 	u8 key_state;
603367a1092SKalle Valo 	u8 security_type;
604367a1092SKalle Valo 	u8 station_index;
605367a1092SKalle Valo 	u8 reserved;
606367a1092SKalle Valo } __packed;
607367a1092SKalle Valo 
608367a1092SKalle Valo #define SILENCE_OVER_THRESH (1)
609367a1092SKalle Valo #define SILENCE_UNDER_THRESH (2)
610367a1092SKalle Valo 
611367a1092SKalle Valo struct notif_link_deterioration {
612367a1092SKalle Valo 	struct ipw_cmd_stats stats;
613367a1092SKalle Valo 	u8 rate;
614367a1092SKalle Valo 	u8 modulation;
615367a1092SKalle Valo 	struct rate_histogram histogram;
616367a1092SKalle Valo 	u8 silence_notification_type;	/* SILENCE_OVER/UNDER_THRESH */
617367a1092SKalle Valo 	__le16 silence_count;
618367a1092SKalle Valo } __packed;
619367a1092SKalle Valo 
620367a1092SKalle Valo struct notif_association {
621367a1092SKalle Valo 	u8 state;
622367a1092SKalle Valo } __packed;
623367a1092SKalle Valo 
624367a1092SKalle Valo struct notif_authenticate {
625367a1092SKalle Valo 	u8 state;
626367a1092SKalle Valo 	struct machdr24 addr;
627367a1092SKalle Valo 	__le16 status;
628367a1092SKalle Valo } __packed;
629367a1092SKalle Valo 
630367a1092SKalle Valo struct notif_calibration {
631367a1092SKalle Valo 	u8 data[104];
632367a1092SKalle Valo } __packed;
633367a1092SKalle Valo 
634367a1092SKalle Valo struct notif_noise {
635367a1092SKalle Valo 	__le32 value;
636367a1092SKalle Valo } __packed;
637367a1092SKalle Valo 
638367a1092SKalle Valo struct ipw_rx_notification {
639367a1092SKalle Valo 	u8 reserved[8];
640367a1092SKalle Valo 	u8 subtype;
641367a1092SKalle Valo 	u8 flags;
642367a1092SKalle Valo 	__le16 size;
643367a1092SKalle Valo 	union {
644367a1092SKalle Valo 		struct notif_association assoc;
645367a1092SKalle Valo 		struct notif_authenticate auth;
646367a1092SKalle Valo 		struct notif_channel_result channel_result;
647367a1092SKalle Valo 		struct notif_scan_complete scan_complete;
648367a1092SKalle Valo 		struct notif_frag_length frag_len;
649367a1092SKalle Valo 		struct notif_beacon_state beacon_state;
650367a1092SKalle Valo 		struct notif_tgi_tx_key tgi_tx_key;
651367a1092SKalle Valo 		struct notif_link_deterioration link_deterioration;
652367a1092SKalle Valo 		struct notif_calibration calibration;
653367a1092SKalle Valo 		struct notif_noise noise;
654413cda95SGustavo A. R. Silva 		DECLARE_FLEX_ARRAY(u8, raw);
655367a1092SKalle Valo 	} u;
656367a1092SKalle Valo } __packed;
657367a1092SKalle Valo 
658367a1092SKalle Valo struct ipw_rx_frame {
659367a1092SKalle Valo 	__le32 reserved1;
660367a1092SKalle Valo 	u8 parent_tsf[4];	// fw_use[0] is boolean for OUR_TSF_IS_GREATER
661367a1092SKalle Valo 	u8 received_channel;	// The channel that this frame was received on.
662367a1092SKalle Valo 	// Note that for .11b this does not have to be
663367a1092SKalle Valo 	// the same as the channel that it was sent.
664367a1092SKalle Valo 	// Filled by LMAC
665367a1092SKalle Valo 	u8 frameStatus;
666367a1092SKalle Valo 	u8 rate;
667367a1092SKalle Valo 	u8 rssi;
668367a1092SKalle Valo 	u8 agc;
669367a1092SKalle Valo 	u8 rssi_dbm;
670367a1092SKalle Valo 	__le16 signal;
671367a1092SKalle Valo 	__le16 noise;
672367a1092SKalle Valo 	u8 antennaAndPhy;
673367a1092SKalle Valo 	u8 control;		// control bit should be on in bg
674367a1092SKalle Valo 	u8 rtscts_rate;		// rate of rts or cts (in rts cts sequence rate
675367a1092SKalle Valo 	// is identical)
676367a1092SKalle Valo 	u8 rtscts_seen;		// 0x1 RTS seen ; 0x2 CTS seen
677367a1092SKalle Valo 	__le16 length;
678e0e05f20SGustavo A. R. Silva 	u8 data[];
679367a1092SKalle Valo } __packed;
680367a1092SKalle Valo 
681367a1092SKalle Valo struct ipw_rx_header {
682367a1092SKalle Valo 	u8 message_type;
683367a1092SKalle Valo 	u8 rx_seq_num;
684367a1092SKalle Valo 	u8 control_bits;
685367a1092SKalle Valo 	u8 reserved;
686367a1092SKalle Valo } __packed;
687367a1092SKalle Valo 
688367a1092SKalle Valo struct ipw_rx_packet {
689367a1092SKalle Valo 	struct ipw_rx_header header;
690367a1092SKalle Valo 	union {
691367a1092SKalle Valo 		struct ipw_rx_frame frame;
692367a1092SKalle Valo 		struct ipw_rx_notification notification;
693367a1092SKalle Valo 	} u;
694367a1092SKalle Valo } __packed;
695367a1092SKalle Valo 
696367a1092SKalle Valo #define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
697367a1092SKalle Valo #define IPW_RX_FRAME_SIZE        (unsigned int)(sizeof(struct ipw_rx_header) + \
698367a1092SKalle Valo                                  sizeof(struct ipw_rx_frame))
699367a1092SKalle Valo 
700367a1092SKalle Valo struct ipw_rx_mem_buffer {
701367a1092SKalle Valo 	dma_addr_t dma_addr;
702367a1092SKalle Valo 	struct sk_buff *skb;
703367a1092SKalle Valo 	struct list_head list;
704367a1092SKalle Valo };				/* Not transferred over network, so not  __packed */
705367a1092SKalle Valo 
706367a1092SKalle Valo struct ipw_rx_queue {
707367a1092SKalle Valo 	struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
708367a1092SKalle Valo 	struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
709367a1092SKalle Valo 	u32 processed;		/* Internal index to last handled Rx packet */
710367a1092SKalle Valo 	u32 read;		/* Shared index to newest available Rx buffer */
711367a1092SKalle Valo 	u32 write;		/* Shared index to oldest written Rx packet */
712367a1092SKalle Valo 	u32 free_count;		/* Number of pre-allocated buffers in rx_free */
713367a1092SKalle Valo 	/* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
714367a1092SKalle Valo 	struct list_head rx_free;	/* Own an SKBs */
715367a1092SKalle Valo 	struct list_head rx_used;	/* No SKB allocated */
716367a1092SKalle Valo 	spinlock_t lock;
717367a1092SKalle Valo };				/* Not transferred over network, so not  __packed */
718367a1092SKalle Valo 
719367a1092SKalle Valo struct alive_command_responce {
720367a1092SKalle Valo 	u8 alive_command;
721367a1092SKalle Valo 	u8 sequence_number;
722367a1092SKalle Valo 	__le16 software_revision;
723367a1092SKalle Valo 	u8 device_identifier;
724367a1092SKalle Valo 	u8 reserved1[5];
725367a1092SKalle Valo 	__le16 reserved2;
726367a1092SKalle Valo 	__le16 reserved3;
727367a1092SKalle Valo 	__le16 clock_settle_time;
728367a1092SKalle Valo 	__le16 powerup_settle_time;
729367a1092SKalle Valo 	__le16 reserved4;
730367a1092SKalle Valo 	u8 time_stamp[5];	/* month, day, year, hours, minutes */
731367a1092SKalle Valo 	u8 ucode_valid;
732367a1092SKalle Valo } __packed;
733367a1092SKalle Valo 
734367a1092SKalle Valo #define IPW_MAX_RATES 12
735367a1092SKalle Valo 
736367a1092SKalle Valo struct ipw_rates {
737367a1092SKalle Valo 	u8 num_rates;
738367a1092SKalle Valo 	u8 rates[IPW_MAX_RATES];
739367a1092SKalle Valo } __packed;
740367a1092SKalle Valo 
741367a1092SKalle Valo struct command_block {
742367a1092SKalle Valo 	unsigned int control;
743367a1092SKalle Valo 	u32 source_addr;
744367a1092SKalle Valo 	u32 dest_addr;
745367a1092SKalle Valo 	unsigned int status;
746367a1092SKalle Valo } __packed;
747367a1092SKalle Valo 
748367a1092SKalle Valo #define CB_NUMBER_OF_ELEMENTS_SMALL 64
749367a1092SKalle Valo struct fw_image_desc {
750367a1092SKalle Valo 	unsigned long last_cb_index;
751367a1092SKalle Valo 	unsigned long current_cb_index;
752367a1092SKalle Valo 	struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
753367a1092SKalle Valo 	void *v_addr;
754367a1092SKalle Valo 	unsigned long p_addr;
755367a1092SKalle Valo 	unsigned long len;
756367a1092SKalle Valo };
757367a1092SKalle Valo 
758367a1092SKalle Valo struct ipw_sys_config {
759367a1092SKalle Valo 	u8 bt_coexistence;
760367a1092SKalle Valo 	u8 reserved1;
761367a1092SKalle Valo 	u8 answer_broadcast_ssid_probe;
762367a1092SKalle Valo 	u8 accept_all_data_frames;
763367a1092SKalle Valo 	u8 accept_non_directed_frames;
764367a1092SKalle Valo 	u8 exclude_unicast_unencrypted;
765367a1092SKalle Valo 	u8 disable_unicast_decryption;
766367a1092SKalle Valo 	u8 exclude_multicast_unencrypted;
767367a1092SKalle Valo 	u8 disable_multicast_decryption;
768367a1092SKalle Valo 	u8 antenna_diversity;
769367a1092SKalle Valo 	u8 pass_crc_to_host;
770367a1092SKalle Valo 	u8 dot11g_auto_detection;
771367a1092SKalle Valo 	u8 enable_cts_to_self;
772367a1092SKalle Valo 	u8 enable_multicast_filtering;
773367a1092SKalle Valo 	u8 bt_coexist_collision_thr;
774367a1092SKalle Valo 	u8 silence_threshold;
775367a1092SKalle Valo 	u8 accept_all_mgmt_bcpr;
776367a1092SKalle Valo 	u8 accept_all_mgmt_frames;
777367a1092SKalle Valo 	u8 pass_noise_stats_to_host;
778367a1092SKalle Valo 	u8 reserved3;
779367a1092SKalle Valo } __packed;
780367a1092SKalle Valo 
781367a1092SKalle Valo struct ipw_multicast_addr {
782367a1092SKalle Valo 	u8 num_of_multicast_addresses;
783367a1092SKalle Valo 	u8 reserved[3];
784367a1092SKalle Valo 	u8 mac1[6];
785367a1092SKalle Valo 	u8 mac2[6];
786367a1092SKalle Valo 	u8 mac3[6];
787367a1092SKalle Valo 	u8 mac4[6];
788367a1092SKalle Valo } __packed;
789367a1092SKalle Valo 
790367a1092SKalle Valo #define DCW_WEP_KEY_INDEX_MASK		0x03	/* bits [0:1] */
791367a1092SKalle Valo #define DCW_WEP_KEY_SEC_TYPE_MASK	0x30	/* bits [4:5] */
792367a1092SKalle Valo 
793367a1092SKalle Valo #define DCW_WEP_KEY_SEC_TYPE_WEP	0x00
794367a1092SKalle Valo #define DCW_WEP_KEY_SEC_TYPE_CCM	0x20
795367a1092SKalle Valo #define DCW_WEP_KEY_SEC_TYPE_TKIP	0x30
796367a1092SKalle Valo 
797367a1092SKalle Valo #define DCW_WEP_KEY_INVALID_SIZE	0x00	/* 0 = Invalid key */
798367a1092SKalle Valo #define DCW_WEP_KEY64Bit_SIZE		0x05	/* 64-bit encryption */
799367a1092SKalle Valo #define DCW_WEP_KEY128Bit_SIZE		0x0D	/* 128-bit encryption */
800367a1092SKalle Valo #define DCW_CCM_KEY128Bit_SIZE		0x10	/* 128-bit key */
801367a1092SKalle Valo //#define DCW_WEP_KEY128BitIV_SIZE      0x10    /* 128-bit key and 128-bit IV */
802367a1092SKalle Valo 
803367a1092SKalle Valo struct ipw_wep_key {
804367a1092SKalle Valo 	u8 cmd_id;
805367a1092SKalle Valo 	u8 seq_num;
806367a1092SKalle Valo 	u8 key_index;
807367a1092SKalle Valo 	u8 key_size;
808367a1092SKalle Valo 	u8 key[16];
809367a1092SKalle Valo } __packed;
810367a1092SKalle Valo 
811367a1092SKalle Valo struct ipw_tgi_tx_key {
812367a1092SKalle Valo 	u8 key_id;
813367a1092SKalle Valo 	u8 security_type;
814367a1092SKalle Valo 	u8 station_index;
815367a1092SKalle Valo 	u8 flags;
816367a1092SKalle Valo 	u8 key[16];
817367a1092SKalle Valo 	__le32 tx_counter[2];
818367a1092SKalle Valo } __packed;
819367a1092SKalle Valo 
820367a1092SKalle Valo #define IPW_SCAN_CHANNELS 54
821367a1092SKalle Valo 
822367a1092SKalle Valo struct ipw_scan_request {
823367a1092SKalle Valo 	u8 scan_type;
824367a1092SKalle Valo 	__le16 dwell_time;
825367a1092SKalle Valo 	u8 channels_list[IPW_SCAN_CHANNELS];
826367a1092SKalle Valo 	u8 channels_reserved[3];
827367a1092SKalle Valo } __packed;
828367a1092SKalle Valo 
829367a1092SKalle Valo enum {
830367a1092SKalle Valo 	IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
831367a1092SKalle Valo 	IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
832367a1092SKalle Valo 	IPW_SCAN_ACTIVE_DIRECT_SCAN,
833367a1092SKalle Valo 	IPW_SCAN_ACTIVE_BROADCAST_SCAN,
834367a1092SKalle Valo 	IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
835367a1092SKalle Valo 	IPW_SCAN_TYPES
836367a1092SKalle Valo };
837367a1092SKalle Valo 
838367a1092SKalle Valo struct ipw_scan_request_ext {
839367a1092SKalle Valo 	__le32 full_scan_index;
840367a1092SKalle Valo 	u8 channels_list[IPW_SCAN_CHANNELS];
841367a1092SKalle Valo 	u8 scan_type[IPW_SCAN_CHANNELS / 2];
842367a1092SKalle Valo 	u8 reserved;
843367a1092SKalle Valo 	__le16 dwell_time[IPW_SCAN_TYPES];
844367a1092SKalle Valo } __packed;
845367a1092SKalle Valo 
ipw_get_scan_type(struct ipw_scan_request_ext * scan,u8 index)846367a1092SKalle Valo static inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
847367a1092SKalle Valo {
848367a1092SKalle Valo 	if (index % 2)
849367a1092SKalle Valo 		return scan->scan_type[index / 2] & 0x0F;
850367a1092SKalle Valo 	else
851367a1092SKalle Valo 		return (scan->scan_type[index / 2] & 0xF0) >> 4;
852367a1092SKalle Valo }
853367a1092SKalle Valo 
ipw_set_scan_type(struct ipw_scan_request_ext * scan,u8 index,u8 scan_type)854367a1092SKalle Valo static inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
855367a1092SKalle Valo 				     u8 index, u8 scan_type)
856367a1092SKalle Valo {
857367a1092SKalle Valo 	if (index % 2)
858367a1092SKalle Valo 		scan->scan_type[index / 2] =
859367a1092SKalle Valo 		    (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
860367a1092SKalle Valo 	else
861367a1092SKalle Valo 		scan->scan_type[index / 2] =
862367a1092SKalle Valo 		    (scan->scan_type[index / 2] & 0x0F) |
863367a1092SKalle Valo 		    ((scan_type & 0x0F) << 4);
864367a1092SKalle Valo }
865367a1092SKalle Valo 
866367a1092SKalle Valo struct ipw_associate {
867367a1092SKalle Valo 	u8 channel;
868367a1092SKalle Valo #ifdef __LITTLE_ENDIAN_BITFIELD
869367a1092SKalle Valo 	u8 auth_type:4, auth_key:4;
870367a1092SKalle Valo #else
871367a1092SKalle Valo 	u8 auth_key:4, auth_type:4;
872367a1092SKalle Valo #endif
873367a1092SKalle Valo 	u8 assoc_type;
874367a1092SKalle Valo 	u8 reserved;
875367a1092SKalle Valo 	__le16 policy_support;
876367a1092SKalle Valo 	u8 preamble_length;
877367a1092SKalle Valo 	u8 ieee_mode;
878367a1092SKalle Valo 	u8 bssid[ETH_ALEN];
879367a1092SKalle Valo 	__le32 assoc_tsf_msw;
880367a1092SKalle Valo 	__le32 assoc_tsf_lsw;
881367a1092SKalle Valo 	__le16 capability;
882367a1092SKalle Valo 	__le16 listen_interval;
883367a1092SKalle Valo 	__le16 beacon_interval;
884367a1092SKalle Valo 	u8 dest[ETH_ALEN];
885367a1092SKalle Valo 	__le16 atim_window;
886367a1092SKalle Valo 	u8 smr;
887367a1092SKalle Valo 	u8 reserved1;
888367a1092SKalle Valo 	__le16 reserved2;
889367a1092SKalle Valo } __packed;
890367a1092SKalle Valo 
891367a1092SKalle Valo struct ipw_supported_rates {
892367a1092SKalle Valo 	u8 ieee_mode;
893367a1092SKalle Valo 	u8 num_rates;
894367a1092SKalle Valo 	u8 purpose;
895367a1092SKalle Valo 	u8 reserved;
896367a1092SKalle Valo 	u8 supported_rates[IPW_MAX_RATES];
897367a1092SKalle Valo } __packed;
898367a1092SKalle Valo 
899367a1092SKalle Valo struct ipw_rts_threshold {
900367a1092SKalle Valo 	__le16 rts_threshold;
901367a1092SKalle Valo 	__le16 reserved;
902367a1092SKalle Valo } __packed;
903367a1092SKalle Valo 
904367a1092SKalle Valo struct ipw_frag_threshold {
905367a1092SKalle Valo 	__le16 frag_threshold;
906367a1092SKalle Valo 	__le16 reserved;
907367a1092SKalle Valo } __packed;
908367a1092SKalle Valo 
909367a1092SKalle Valo struct ipw_retry_limit {
910367a1092SKalle Valo 	u8 short_retry_limit;
911367a1092SKalle Valo 	u8 long_retry_limit;
912367a1092SKalle Valo 	__le16 reserved;
913367a1092SKalle Valo } __packed;
914367a1092SKalle Valo 
915367a1092SKalle Valo struct ipw_dino_config {
916367a1092SKalle Valo 	__le32 dino_config_addr;
917367a1092SKalle Valo 	__le16 dino_config_size;
918367a1092SKalle Valo 	u8 dino_response;
919367a1092SKalle Valo 	u8 reserved;
920367a1092SKalle Valo } __packed;
921367a1092SKalle Valo 
922367a1092SKalle Valo struct ipw_aironet_info {
923367a1092SKalle Valo 	u8 id;
924367a1092SKalle Valo 	u8 length;
925367a1092SKalle Valo 	__le16 reserved;
926367a1092SKalle Valo } __packed;
927367a1092SKalle Valo 
928367a1092SKalle Valo struct ipw_rx_key {
929367a1092SKalle Valo 	u8 station_index;
930367a1092SKalle Valo 	u8 key_type;
931367a1092SKalle Valo 	u8 key_id;
932367a1092SKalle Valo 	u8 key_flag;
933367a1092SKalle Valo 	u8 key[16];
934367a1092SKalle Valo 	u8 station_address[6];
935367a1092SKalle Valo 	u8 key_index;
936367a1092SKalle Valo 	u8 reserved;
937367a1092SKalle Valo } __packed;
938367a1092SKalle Valo 
939367a1092SKalle Valo struct ipw_country_channel_info {
940367a1092SKalle Valo 	u8 first_channel;
941367a1092SKalle Valo 	u8 no_channels;
942367a1092SKalle Valo 	s8 max_tx_power;
943367a1092SKalle Valo } __packed;
944367a1092SKalle Valo 
945367a1092SKalle Valo struct ipw_country_info {
946367a1092SKalle Valo 	u8 id;
947367a1092SKalle Valo 	u8 length;
948367a1092SKalle Valo 	u8 country_str[IEEE80211_COUNTRY_STRING_LEN];
949367a1092SKalle Valo 	struct ipw_country_channel_info groups[7];
950367a1092SKalle Valo } __packed;
951367a1092SKalle Valo 
952367a1092SKalle Valo struct ipw_channel_tx_power {
953367a1092SKalle Valo 	u8 channel_number;
954367a1092SKalle Valo 	s8 tx_power;
955367a1092SKalle Valo } __packed;
956367a1092SKalle Valo 
957367a1092SKalle Valo #define SCAN_ASSOCIATED_INTERVAL (HZ)
958367a1092SKalle Valo #define SCAN_INTERVAL (HZ / 10)
959367a1092SKalle Valo #define MAX_A_CHANNELS  37
960367a1092SKalle Valo #define MAX_B_CHANNELS  14
961367a1092SKalle Valo 
962367a1092SKalle Valo struct ipw_tx_power {
963367a1092SKalle Valo 	u8 num_channels;
964367a1092SKalle Valo 	u8 ieee_mode;
965367a1092SKalle Valo 	struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
966367a1092SKalle Valo } __packed;
967367a1092SKalle Valo 
968367a1092SKalle Valo struct ipw_rsn_capabilities {
969367a1092SKalle Valo 	u8 id;
970367a1092SKalle Valo 	u8 length;
971367a1092SKalle Valo 	__le16 version;
972367a1092SKalle Valo } __packed;
973367a1092SKalle Valo 
974367a1092SKalle Valo struct ipw_sensitivity_calib {
975367a1092SKalle Valo 	__le16 beacon_rssi_raw;
976367a1092SKalle Valo 	__le16 reserved;
977367a1092SKalle Valo } __packed;
978367a1092SKalle Valo 
979367a1092SKalle Valo /**
980367a1092SKalle Valo  * Host command structure.
981367a1092SKalle Valo  *
982367a1092SKalle Valo  * On input, the following fields should be filled:
983367a1092SKalle Valo  * - cmd
984367a1092SKalle Valo  * - len
985367a1092SKalle Valo  * - status_len
986367a1092SKalle Valo  * - param (if needed)
987367a1092SKalle Valo  *
988367a1092SKalle Valo  * On output,
989367a1092SKalle Valo  * - \a status contains status;
990367a1092SKalle Valo  * - \a param filled with status parameters.
991367a1092SKalle Valo  */
992367a1092SKalle Valo struct ipw_cmd {	 /* XXX */
993367a1092SKalle Valo 	u32 cmd;   /**< Host command */
994367a1092SKalle Valo 	u32 status;/**< Status */
995367a1092SKalle Valo 	u32 status_len;
996367a1092SKalle Valo 		   /**< How many 32 bit parameters in the status */
997367a1092SKalle Valo 	u32 len;   /**< incoming parameters length, bytes */
998367a1092SKalle Valo   /**
999367a1092SKalle Valo    * command parameters.
1000367a1092SKalle Valo    * There should be enough space for incoming and
1001367a1092SKalle Valo    * outcoming parameters.
1002367a1092SKalle Valo    * Incoming parameters listed 1-st, followed by outcoming params.
1003367a1092SKalle Valo    * nParams=(len+3)/4+status_len
1004367a1092SKalle Valo    */
1005e0e05f20SGustavo A. R. Silva 	u32 param[];
1006367a1092SKalle Valo } __packed;
1007367a1092SKalle Valo 
1008367a1092SKalle Valo #define STATUS_HCMD_ACTIVE      (1<<0)	/**< host command in progress */
1009367a1092SKalle Valo 
1010367a1092SKalle Valo #define STATUS_INT_ENABLED      (1<<1)
1011367a1092SKalle Valo #define STATUS_RF_KILL_HW       (1<<2)
1012367a1092SKalle Valo #define STATUS_RF_KILL_SW       (1<<3)
1013367a1092SKalle Valo #define STATUS_RF_KILL_MASK     (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1014367a1092SKalle Valo 
1015367a1092SKalle Valo #define STATUS_INIT             (1<<5)
1016367a1092SKalle Valo #define STATUS_AUTH             (1<<6)
1017367a1092SKalle Valo #define STATUS_ASSOCIATED       (1<<7)
1018367a1092SKalle Valo #define STATUS_STATE_MASK       (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1019367a1092SKalle Valo 
1020367a1092SKalle Valo #define STATUS_ASSOCIATING      (1<<8)
1021367a1092SKalle Valo #define STATUS_DISASSOCIATING   (1<<9)
1022367a1092SKalle Valo #define STATUS_ROAMING          (1<<10)
1023367a1092SKalle Valo #define STATUS_EXIT_PENDING     (1<<11)
1024367a1092SKalle Valo #define STATUS_DISASSOC_PENDING (1<<12)
1025367a1092SKalle Valo #define STATUS_STATE_PENDING    (1<<13)
1026367a1092SKalle Valo 
1027367a1092SKalle Valo #define STATUS_DIRECT_SCAN_PENDING (1<<19)
1028367a1092SKalle Valo #define STATUS_SCAN_PENDING     (1<<20)
1029367a1092SKalle Valo #define STATUS_SCANNING         (1<<21)
1030367a1092SKalle Valo #define STATUS_SCAN_ABORTING    (1<<22)
1031367a1092SKalle Valo #define STATUS_SCAN_FORCED      (1<<23)
1032367a1092SKalle Valo 
1033367a1092SKalle Valo #define STATUS_LED_LINK_ON      (1<<24)
1034367a1092SKalle Valo #define STATUS_LED_ACT_ON       (1<<25)
1035367a1092SKalle Valo 
1036367a1092SKalle Valo #define STATUS_INDIRECT_BYTE    (1<<28)	/* sysfs entry configured for access */
1037367a1092SKalle Valo #define STATUS_INDIRECT_DWORD   (1<<29)	/* sysfs entry configured for access */
1038367a1092SKalle Valo #define STATUS_DIRECT_DWORD     (1<<30)	/* sysfs entry configured for access */
1039367a1092SKalle Valo 
1040367a1092SKalle Valo #define STATUS_SECURITY_UPDATED (1<<31)	/* Security sync needed */
1041367a1092SKalle Valo 
1042367a1092SKalle Valo #define CFG_STATIC_CHANNEL      (1<<0)	/* Restrict assoc. to single channel */
1043367a1092SKalle Valo #define CFG_STATIC_ESSID        (1<<1)	/* Restrict assoc. to single SSID */
1044367a1092SKalle Valo #define CFG_STATIC_BSSID        (1<<2)	/* Restrict assoc. to single BSSID */
1045367a1092SKalle Valo #define CFG_CUSTOM_MAC          (1<<3)
1046367a1092SKalle Valo #define CFG_PREAMBLE_LONG       (1<<4)
1047367a1092SKalle Valo #define CFG_ADHOC_PERSIST       (1<<5)
1048367a1092SKalle Valo #define CFG_ASSOCIATE           (1<<6)
1049367a1092SKalle Valo #define CFG_FIXED_RATE          (1<<7)
1050367a1092SKalle Valo #define CFG_ADHOC_CREATE        (1<<8)
1051367a1092SKalle Valo #define CFG_NO_LED              (1<<9)
1052367a1092SKalle Valo #define CFG_BACKGROUND_SCAN     (1<<10)
1053367a1092SKalle Valo #define CFG_SPEED_SCAN          (1<<11)
1054367a1092SKalle Valo #define CFG_NET_STATS           (1<<12)
1055367a1092SKalle Valo 
1056367a1092SKalle Valo #define CAP_SHARED_KEY          (1<<0)	/* Off = OPEN */
1057367a1092SKalle Valo #define CAP_PRIVACY_ON          (1<<1)	/* Off = No privacy */
1058367a1092SKalle Valo 
1059367a1092SKalle Valo #define MAX_STATIONS            32
1060367a1092SKalle Valo #define IPW_INVALID_STATION     (0xff)
1061367a1092SKalle Valo 
1062367a1092SKalle Valo struct ipw_station_entry {
1063367a1092SKalle Valo 	u8 mac_addr[ETH_ALEN];
1064367a1092SKalle Valo 	u8 reserved;
1065367a1092SKalle Valo 	u8 support_mode;
1066367a1092SKalle Valo };
1067367a1092SKalle Valo 
1068367a1092SKalle Valo #define AVG_ENTRIES 8
1069367a1092SKalle Valo struct average {
1070367a1092SKalle Valo 	s16 entries[AVG_ENTRIES];
1071367a1092SKalle Valo 	u8 pos;
1072367a1092SKalle Valo 	u8 init;
1073367a1092SKalle Valo 	s32 sum;
1074367a1092SKalle Valo };
1075367a1092SKalle Valo 
1076367a1092SKalle Valo #define MAX_SPEED_SCAN 100
1077367a1092SKalle Valo #define IPW_IBSS_MAC_HASH_SIZE 31
1078367a1092SKalle Valo 
1079367a1092SKalle Valo struct ipw_ibss_seq {
1080367a1092SKalle Valo 	u8 mac[ETH_ALEN];
1081367a1092SKalle Valo 	u16 seq_num;
1082367a1092SKalle Valo 	u16 frag_num;
1083367a1092SKalle Valo 	unsigned long packet_time;
1084367a1092SKalle Valo 	struct list_head list;
1085367a1092SKalle Valo };
1086367a1092SKalle Valo 
1087367a1092SKalle Valo struct ipw_error_elem {	 /* XXX */
1088367a1092SKalle Valo 	u32 desc;
1089367a1092SKalle Valo 	u32 time;
1090367a1092SKalle Valo 	u32 blink1;
1091367a1092SKalle Valo 	u32 blink2;
1092367a1092SKalle Valo 	u32 link1;
1093367a1092SKalle Valo 	u32 link2;
1094367a1092SKalle Valo 	u32 data;
1095367a1092SKalle Valo };
1096367a1092SKalle Valo 
1097367a1092SKalle Valo struct ipw_event {	 /* XXX */
1098367a1092SKalle Valo 	u32 event;
1099367a1092SKalle Valo 	u32 time;
1100367a1092SKalle Valo 	u32 data;
1101367a1092SKalle Valo } __packed;
1102367a1092SKalle Valo 
1103367a1092SKalle Valo struct ipw_fw_error {	 /* XXX */
1104367a1092SKalle Valo 	unsigned long jiffies;
1105367a1092SKalle Valo 	u32 status;
1106367a1092SKalle Valo 	u32 config;
1107367a1092SKalle Valo 	u32 elem_len;
1108367a1092SKalle Valo 	u32 log_len;
1109367a1092SKalle Valo 	struct ipw_event *log;
1110a23c82e0SJacob Keller 	struct ipw_error_elem elem[];
1111367a1092SKalle Valo } __packed;
1112367a1092SKalle Valo 
1113367a1092SKalle Valo #ifdef CONFIG_IPW2200_PROMISCUOUS
1114367a1092SKalle Valo 
1115367a1092SKalle Valo enum ipw_prom_filter {
1116367a1092SKalle Valo 	IPW_PROM_CTL_HEADER_ONLY = (1 << 0),
1117367a1092SKalle Valo 	IPW_PROM_MGMT_HEADER_ONLY = (1 << 1),
1118367a1092SKalle Valo 	IPW_PROM_DATA_HEADER_ONLY = (1 << 2),
1119367a1092SKalle Valo 	IPW_PROM_ALL_HEADER_ONLY = 0xf, /* bits 0..3 */
1120367a1092SKalle Valo 	IPW_PROM_NO_TX = (1 << 4),
1121367a1092SKalle Valo 	IPW_PROM_NO_RX = (1 << 5),
1122367a1092SKalle Valo 	IPW_PROM_NO_CTL = (1 << 6),
1123367a1092SKalle Valo 	IPW_PROM_NO_MGMT = (1 << 7),
1124367a1092SKalle Valo 	IPW_PROM_NO_DATA = (1 << 8),
1125367a1092SKalle Valo };
1126367a1092SKalle Valo 
1127367a1092SKalle Valo struct ipw_priv;
1128367a1092SKalle Valo struct ipw_prom_priv {
1129367a1092SKalle Valo 	struct ipw_priv *priv;
1130367a1092SKalle Valo 	struct libipw_device *ieee;
1131367a1092SKalle Valo 	enum ipw_prom_filter filter;
1132367a1092SKalle Valo 	int tx_packets;
1133367a1092SKalle Valo 	int rx_packets;
1134367a1092SKalle Valo };
1135367a1092SKalle Valo #endif
1136367a1092SKalle Valo 
1137367a1092SKalle Valo #if defined(CONFIG_IPW2200_RADIOTAP) || defined(CONFIG_IPW2200_PROMISCUOUS)
1138367a1092SKalle Valo /* Magic struct that slots into the radiotap header -- no reason
1139367a1092SKalle Valo  * to build this manually element by element, we can write it much
1140367a1092SKalle Valo  * more efficiently than we can parse it. ORDER MATTERS HERE
1141367a1092SKalle Valo  *
1142367a1092SKalle Valo  * When sent to us via the simulated Rx interface in sysfs, the entire
1143367a1092SKalle Valo  * structure is provided regardless of any bits unset.
1144367a1092SKalle Valo  */
1145367a1092SKalle Valo struct ipw_rt_hdr {
1146*28f152fcSGustavo A. R. Silva 	struct ieee80211_radiotap_header_fixed rt_hdr;
1147367a1092SKalle Valo 	u64 rt_tsf;      /* TSF */	/* XXX */
1148367a1092SKalle Valo 	u8 rt_flags;	/* radiotap packet flags */
1149367a1092SKalle Valo 	u8 rt_rate;	/* rate in 500kb/s */
1150367a1092SKalle Valo 	__le16 rt_channel;	/* channel in mhz */
1151367a1092SKalle Valo 	__le16 rt_chbitmask;	/* channel bitfield */
1152367a1092SKalle Valo 	s8 rt_dbmsignal;	/* signal in dbM, kluged to signed */
1153367a1092SKalle Valo 	s8 rt_dbmnoise;
1154367a1092SKalle Valo 	u8 rt_antenna;	/* antenna number */
1155e0e05f20SGustavo A. R. Silva 	u8 payload[];  /* payload... */
1156367a1092SKalle Valo } __packed;
1157367a1092SKalle Valo #endif
1158367a1092SKalle Valo 
1159367a1092SKalle Valo struct ipw_priv {
1160367a1092SKalle Valo 	/* ieee device used by generic ieee processing code */
1161367a1092SKalle Valo 	struct libipw_device *ieee;
1162367a1092SKalle Valo 
1163367a1092SKalle Valo 	spinlock_t lock;
1164367a1092SKalle Valo 	spinlock_t irq_lock;
1165367a1092SKalle Valo 	struct mutex mutex;
1166367a1092SKalle Valo 
1167367a1092SKalle Valo 	/* basic pci-network driver stuff */
1168367a1092SKalle Valo 	struct pci_dev *pci_dev;
1169367a1092SKalle Valo 	struct net_device *net_dev;
1170367a1092SKalle Valo 
1171367a1092SKalle Valo #ifdef CONFIG_IPW2200_PROMISCUOUS
1172367a1092SKalle Valo 	/* Promiscuous mode */
1173367a1092SKalle Valo 	struct ipw_prom_priv *prom_priv;
1174367a1092SKalle Valo 	struct net_device *prom_net_dev;
1175367a1092SKalle Valo #endif
1176367a1092SKalle Valo 
1177367a1092SKalle Valo 	/* pci hardware address support */
1178367a1092SKalle Valo 	void __iomem *hw_base;
1179367a1092SKalle Valo 	unsigned long hw_len;
1180367a1092SKalle Valo 
1181367a1092SKalle Valo 	struct fw_image_desc sram_desc;
1182367a1092SKalle Valo 
1183367a1092SKalle Valo 	/* result of ucode download */
1184367a1092SKalle Valo 	struct alive_command_responce dino_alive;
1185367a1092SKalle Valo 
1186367a1092SKalle Valo 	wait_queue_head_t wait_command_queue;
1187367a1092SKalle Valo 	wait_queue_head_t wait_state;
1188367a1092SKalle Valo 
1189367a1092SKalle Valo 	/* Rx and Tx DMA processing queues */
1190367a1092SKalle Valo 	struct ipw_rx_queue *rxq;
1191367a1092SKalle Valo 	struct clx2_tx_queue txq_cmd;
1192367a1092SKalle Valo 	struct clx2_tx_queue txq[4];
1193367a1092SKalle Valo 	u32 status;
1194367a1092SKalle Valo 	u32 config;
1195367a1092SKalle Valo 	u32 capability;
1196367a1092SKalle Valo 
1197367a1092SKalle Valo 	struct average average_missed_beacons;
1198367a1092SKalle Valo 	s16 exp_avg_rssi;
1199367a1092SKalle Valo 	s16 exp_avg_noise;
1200367a1092SKalle Valo 	u32 port_type;
1201367a1092SKalle Valo 	int rx_bufs_min;	  /**< minimum number of bufs in Rx queue */
1202367a1092SKalle Valo 	int rx_pend_max;	  /**< maximum pending buffers for one IRQ */
1203367a1092SKalle Valo 	u32 hcmd_seq;		  /**< sequence number for hcmd */
1204367a1092SKalle Valo 	u32 disassociate_threshold;
1205367a1092SKalle Valo 	u32 roaming_threshold;
1206367a1092SKalle Valo 
1207367a1092SKalle Valo 	struct ipw_associate assoc_request;
1208367a1092SKalle Valo 	struct libipw_network *assoc_network;
1209367a1092SKalle Valo 
1210367a1092SKalle Valo 	unsigned long ts_scan_abort;
1211367a1092SKalle Valo 	struct ipw_supported_rates rates;
1212367a1092SKalle Valo 	struct ipw_rates phy[3];	   /**< PHY restrictions, per band */
1213367a1092SKalle Valo 	struct ipw_rates supp;		   /**< software defined */
1214367a1092SKalle Valo 	struct ipw_rates extended;	   /**< use for corresp. IE, AP only */
1215367a1092SKalle Valo 
1216367a1092SKalle Valo 	struct notif_link_deterioration last_link_deterioration; /** for statistics */
1217367a1092SKalle Valo 	struct ipw_cmd *hcmd; /**< host command currently executed */
1218367a1092SKalle Valo 
1219367a1092SKalle Valo 	wait_queue_head_t hcmd_wq;     /**< host command waits for execution */
1220367a1092SKalle Valo 	u32 tsf_bcn[2];		     /**< TSF from latest beacon */
1221367a1092SKalle Valo 
1222367a1092SKalle Valo 	struct notif_calibration calib;	/**< last calibration */
1223367a1092SKalle Valo 
1224367a1092SKalle Valo 	/* ordinal interface with firmware */
1225367a1092SKalle Valo 	u32 table0_addr;
1226367a1092SKalle Valo 	u32 table0_len;
1227367a1092SKalle Valo 	u32 table1_addr;
1228367a1092SKalle Valo 	u32 table1_len;
1229367a1092SKalle Valo 	u32 table2_addr;
1230367a1092SKalle Valo 	u32 table2_len;
1231367a1092SKalle Valo 
1232367a1092SKalle Valo 	/* context information */
1233367a1092SKalle Valo 	u8 essid[IW_ESSID_MAX_SIZE];
1234367a1092SKalle Valo 	u8 essid_len;
1235367a1092SKalle Valo 	u8 nick[IW_ESSID_MAX_SIZE];
1236367a1092SKalle Valo 	u16 rates_mask;
1237367a1092SKalle Valo 	u8 channel;
1238367a1092SKalle Valo 	struct ipw_sys_config sys_config;
1239367a1092SKalle Valo 	u32 power_mode;
1240367a1092SKalle Valo 	u8 bssid[ETH_ALEN];
1241367a1092SKalle Valo 	u16 rts_threshold;
1242367a1092SKalle Valo 	u8 mac_addr[ETH_ALEN];
1243367a1092SKalle Valo 	u8 num_stations;
1244367a1092SKalle Valo 	u8 stations[MAX_STATIONS][ETH_ALEN];
1245367a1092SKalle Valo 	u8 short_retry_limit;
1246367a1092SKalle Valo 	u8 long_retry_limit;
1247367a1092SKalle Valo 
1248367a1092SKalle Valo 	u32 notif_missed_beacons;
1249367a1092SKalle Valo 
1250367a1092SKalle Valo 	/* Statistics and counters normalized with each association */
1251367a1092SKalle Valo 	u32 last_missed_beacons;
1252367a1092SKalle Valo 	u32 last_tx_packets;
1253367a1092SKalle Valo 	u32 last_rx_packets;
1254367a1092SKalle Valo 	u32 last_tx_failures;
1255367a1092SKalle Valo 	u32 last_rx_err;
1256367a1092SKalle Valo 	u32 last_rate;
1257367a1092SKalle Valo 
1258367a1092SKalle Valo 	u32 missed_adhoc_beacons;
1259367a1092SKalle Valo 	u32 missed_beacons;
1260367a1092SKalle Valo 	u32 rx_packets;
1261367a1092SKalle Valo 	u32 tx_packets;
1262367a1092SKalle Valo 	u32 quality;
1263367a1092SKalle Valo 
1264367a1092SKalle Valo 	u8 speed_scan[MAX_SPEED_SCAN];
1265367a1092SKalle Valo 	u8 speed_scan_pos;
1266367a1092SKalle Valo 
1267367a1092SKalle Valo 	u16 last_seq_num;
1268367a1092SKalle Valo 	u16 last_frag_num;
1269367a1092SKalle Valo 	unsigned long last_packet_time;
1270367a1092SKalle Valo 	struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1271367a1092SKalle Valo 
1272367a1092SKalle Valo 	/* eeprom */
1273367a1092SKalle Valo 	u8 eeprom[0x100];	/* 256 bytes of eeprom */
1274367a1092SKalle Valo 	u8 country[4];
1275367a1092SKalle Valo 	int eeprom_delay;
1276367a1092SKalle Valo 
1277367a1092SKalle Valo 	struct iw_statistics wstats;
1278367a1092SKalle Valo 
1279367a1092SKalle Valo 	struct iw_public_data wireless_data;
1280367a1092SKalle Valo 
1281367a1092SKalle Valo 	int user_requested_scan;
1282367a1092SKalle Valo 	u8 direct_scan_ssid[IW_ESSID_MAX_SIZE];
1283367a1092SKalle Valo 	u8 direct_scan_ssid_len;
1284367a1092SKalle Valo 
1285367a1092SKalle Valo 	struct delayed_work adhoc_check;
1286367a1092SKalle Valo 	struct work_struct associate;
1287367a1092SKalle Valo 	struct work_struct disassociate;
1288367a1092SKalle Valo 	struct work_struct system_config;
1289367a1092SKalle Valo 	struct work_struct rx_replenish;
1290367a1092SKalle Valo 	struct delayed_work request_scan;
1291367a1092SKalle Valo 	struct delayed_work request_direct_scan;
1292367a1092SKalle Valo 	struct delayed_work request_passive_scan;
1293367a1092SKalle Valo 	struct delayed_work scan_event;
1294367a1092SKalle Valo 	struct work_struct adapter_restart;
1295367a1092SKalle Valo 	struct delayed_work rf_kill;
1296367a1092SKalle Valo 	struct work_struct up;
1297367a1092SKalle Valo 	struct work_struct down;
1298367a1092SKalle Valo 	struct delayed_work gather_stats;
1299367a1092SKalle Valo 	struct work_struct abort_scan;
1300367a1092SKalle Valo 	struct work_struct roam;
1301367a1092SKalle Valo 	struct delayed_work scan_check;
1302367a1092SKalle Valo 	struct work_struct link_up;
1303367a1092SKalle Valo 	struct work_struct link_down;
1304367a1092SKalle Valo 
1305367a1092SKalle Valo 	struct tasklet_struct irq_tasklet;
1306367a1092SKalle Valo 
1307367a1092SKalle Valo 	/* LED related variables and work_struct */
1308367a1092SKalle Valo 	u8 nic_type;
1309367a1092SKalle Valo 	u32 led_activity_on;
1310367a1092SKalle Valo 	u32 led_activity_off;
1311367a1092SKalle Valo 	u32 led_association_on;
1312367a1092SKalle Valo 	u32 led_association_off;
1313367a1092SKalle Valo 	u32 led_ofdm_on;
1314367a1092SKalle Valo 	u32 led_ofdm_off;
1315367a1092SKalle Valo 
1316367a1092SKalle Valo 	struct delayed_work led_link_on;
1317367a1092SKalle Valo 	struct delayed_work led_link_off;
1318367a1092SKalle Valo 	struct delayed_work led_act_off;
1319367a1092SKalle Valo 	struct work_struct merge_networks;
1320367a1092SKalle Valo 
1321367a1092SKalle Valo 	struct ipw_cmd_log *cmdlog;
1322367a1092SKalle Valo 	int cmdlog_len;
1323367a1092SKalle Valo 	int cmdlog_pos;
1324367a1092SKalle Valo 
1325367a1092SKalle Valo #define IPW_2200BG  1
1326367a1092SKalle Valo #define IPW_2915ABG 2
1327367a1092SKalle Valo 	u8 adapter;
1328367a1092SKalle Valo 
1329367a1092SKalle Valo 	s8 tx_power;
1330367a1092SKalle Valo 
13315bb4e125SPali Rohár 	/* Track time in suspend using CLOCK_BOOTTIME */
13323cade2f3SArnd Bergmann 	time64_t suspend_at;
13333cade2f3SArnd Bergmann 	time64_t suspend_time;
1334367a1092SKalle Valo 
1335367a1092SKalle Valo #ifdef CONFIG_PM
1336367a1092SKalle Valo 	u32 pm_state[16];
1337367a1092SKalle Valo #endif
1338367a1092SKalle Valo 
1339367a1092SKalle Valo 	struct ipw_fw_error *error;
1340367a1092SKalle Valo 
1341367a1092SKalle Valo 	/* network state */
1342367a1092SKalle Valo 
1343367a1092SKalle Valo 	/* Used to pass the current INTA value from ISR to Tasklet */
1344367a1092SKalle Valo 	u32 isr_inta;
1345367a1092SKalle Valo 
1346367a1092SKalle Valo 	/* QoS */
1347367a1092SKalle Valo 	struct ipw_qos_info qos_data;
1348367a1092SKalle Valo 	struct work_struct qos_activate;
1349367a1092SKalle Valo 	/*********************************/
1350367a1092SKalle Valo 
1351367a1092SKalle Valo 	/* debugging info */
1352367a1092SKalle Valo 	u32 indirect_dword;
1353367a1092SKalle Valo 	u32 direct_dword;
1354367a1092SKalle Valo 	u32 indirect_byte;
1355367a1092SKalle Valo };				/*ipw_priv */
1356367a1092SKalle Valo 
1357367a1092SKalle Valo /* debug macros */
1358367a1092SKalle Valo 
1359367a1092SKalle Valo /* Debug and printf string expansion helpers for printing bitfields */
1360367a1092SKalle Valo #define BIT_FMT8 "%c%c%c%c-%c%c%c%c"
1361367a1092SKalle Valo #define BIT_FMT16 BIT_FMT8 ":" BIT_FMT8
1362367a1092SKalle Valo #define BIT_FMT32 BIT_FMT16 " " BIT_FMT16
1363367a1092SKalle Valo 
1364367a1092SKalle Valo #define BITC(x,y) (((x>>y)&1)?'1':'0')
1365367a1092SKalle Valo #define BIT_ARG8(x) \
1366367a1092SKalle Valo BITC(x,7),BITC(x,6),BITC(x,5),BITC(x,4),\
1367367a1092SKalle Valo BITC(x,3),BITC(x,2),BITC(x,1),BITC(x,0)
1368367a1092SKalle Valo 
1369367a1092SKalle Valo #define BIT_ARG16(x) \
1370367a1092SKalle Valo BITC(x,15),BITC(x,14),BITC(x,13),BITC(x,12),\
1371367a1092SKalle Valo BITC(x,11),BITC(x,10),BITC(x,9),BITC(x,8),\
1372367a1092SKalle Valo BIT_ARG8(x)
1373367a1092SKalle Valo 
1374367a1092SKalle Valo #define BIT_ARG32(x) \
1375367a1092SKalle Valo BITC(x,31),BITC(x,30),BITC(x,29),BITC(x,28),\
1376367a1092SKalle Valo BITC(x,27),BITC(x,26),BITC(x,25),BITC(x,24),\
1377367a1092SKalle Valo BITC(x,23),BITC(x,22),BITC(x,21),BITC(x,20),\
1378367a1092SKalle Valo BITC(x,19),BITC(x,18),BITC(x,17),BITC(x,16),\
1379367a1092SKalle Valo BIT_ARG16(x)
1380367a1092SKalle Valo 
1381367a1092SKalle Valo 
1382367a1092SKalle Valo #define IPW_DEBUG(level, fmt, args...) \
1383367a1092SKalle Valo do { if (ipw_debug_level & (level)) \
1384e4ff7d6bSSebastian Andrzej Siewior   printk(KERN_DEBUG DRV_NAME": %s " fmt, __func__ , ## args); } while (0)
1385367a1092SKalle Valo 
1386367a1092SKalle Valo #ifdef CONFIG_IPW2200_DEBUG
1387367a1092SKalle Valo #define IPW_LL_DEBUG(level, fmt, args...) \
1388367a1092SKalle Valo do { if (ipw_debug_level & (level)) \
1389e4ff7d6bSSebastian Andrzej Siewior   printk(KERN_DEBUG DRV_NAME": %s " fmt, __func__ , ## args); } while (0)
1390367a1092SKalle Valo #else
1391367a1092SKalle Valo #define IPW_LL_DEBUG(level, fmt, args...) do {} while (0)
1392367a1092SKalle Valo #endif				/* CONFIG_IPW2200_DEBUG */
1393367a1092SKalle Valo 
1394367a1092SKalle Valo /*
1395367a1092SKalle Valo  * To use the debug system;
1396367a1092SKalle Valo  *
1397367a1092SKalle Valo  * If you are defining a new debug classification, simply add it to the #define
1398367a1092SKalle Valo  * list here in the form of:
1399367a1092SKalle Valo  *
1400367a1092SKalle Valo  * #define IPW_DL_xxxx VALUE
1401367a1092SKalle Valo  *
1402367a1092SKalle Valo  * shifting value to the left one bit from the previous entry.  xxxx should be
1403367a1092SKalle Valo  * the name of the classification (for example, WEP)
1404367a1092SKalle Valo  *
1405367a1092SKalle Valo  * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1406367a1092SKalle Valo  * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1407367a1092SKalle Valo  * to send output to that classification.
1408367a1092SKalle Valo  *
1409367a1092SKalle Valo  * To add your debug level to the list of levels seen when you perform
1410367a1092SKalle Valo  *
1411367a1092SKalle Valo  * % cat /proc/net/ipw/debug_level
1412367a1092SKalle Valo  *
1413367a1092SKalle Valo  * you simply need to add your entry to the ipw_debug_levels array.
1414367a1092SKalle Valo  *
1415367a1092SKalle Valo  * If you do not see debug_level in /proc/net/ipw then you do not have
1416367a1092SKalle Valo  * CONFIG_IPW2200_DEBUG defined in your kernel configuration
1417367a1092SKalle Valo  *
1418367a1092SKalle Valo  */
1419367a1092SKalle Valo 
1420367a1092SKalle Valo #define IPW_DL_ERROR         (1<<0)
1421367a1092SKalle Valo #define IPW_DL_WARNING       (1<<1)
1422367a1092SKalle Valo #define IPW_DL_INFO          (1<<2)
1423367a1092SKalle Valo #define IPW_DL_WX            (1<<3)
1424367a1092SKalle Valo #define IPW_DL_HOST_COMMAND  (1<<5)
1425367a1092SKalle Valo #define IPW_DL_STATE         (1<<6)
1426367a1092SKalle Valo 
1427367a1092SKalle Valo #define IPW_DL_NOTIF         (1<<10)
1428367a1092SKalle Valo #define IPW_DL_SCAN          (1<<11)
1429367a1092SKalle Valo #define IPW_DL_ASSOC         (1<<12)
1430367a1092SKalle Valo #define IPW_DL_DROP          (1<<13)
1431367a1092SKalle Valo #define IPW_DL_IOCTL         (1<<14)
1432367a1092SKalle Valo 
1433367a1092SKalle Valo #define IPW_DL_MANAGE        (1<<15)
1434367a1092SKalle Valo #define IPW_DL_FW            (1<<16)
1435367a1092SKalle Valo #define IPW_DL_RF_KILL       (1<<17)
1436367a1092SKalle Valo #define IPW_DL_FW_ERRORS     (1<<18)
1437367a1092SKalle Valo 
1438367a1092SKalle Valo #define IPW_DL_LED           (1<<19)
1439367a1092SKalle Valo 
1440367a1092SKalle Valo #define IPW_DL_ORD           (1<<20)
1441367a1092SKalle Valo 
1442367a1092SKalle Valo #define IPW_DL_FRAG          (1<<21)
1443367a1092SKalle Valo #define IPW_DL_WEP           (1<<22)
1444367a1092SKalle Valo #define IPW_DL_TX            (1<<23)
1445367a1092SKalle Valo #define IPW_DL_RX            (1<<24)
1446367a1092SKalle Valo #define IPW_DL_ISR           (1<<25)
1447367a1092SKalle Valo #define IPW_DL_FW_INFO       (1<<26)
1448367a1092SKalle Valo #define IPW_DL_IO            (1<<27)
1449367a1092SKalle Valo #define IPW_DL_TRACE         (1<<28)
1450367a1092SKalle Valo 
1451367a1092SKalle Valo #define IPW_DL_STATS         (1<<29)
1452367a1092SKalle Valo #define IPW_DL_MERGE         (1<<30)
1453367a1092SKalle Valo #define IPW_DL_QOS           (1<<31)
1454367a1092SKalle Valo 
1455367a1092SKalle Valo #define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1456367a1092SKalle Valo #define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1457367a1092SKalle Valo #define IPW_DEBUG_INFO(f, a...)    IPW_DEBUG(IPW_DL_INFO, f, ## a)
1458367a1092SKalle Valo 
1459367a1092SKalle Valo #define IPW_DEBUG_WX(f, a...)     IPW_DEBUG(IPW_DL_WX, f, ## a)
1460367a1092SKalle Valo #define IPW_DEBUG_SCAN(f, a...)   IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1461367a1092SKalle Valo #define IPW_DEBUG_TRACE(f, a...)  IPW_LL_DEBUG(IPW_DL_TRACE, f, ## a)
1462367a1092SKalle Valo #define IPW_DEBUG_RX(f, a...)     IPW_LL_DEBUG(IPW_DL_RX, f, ## a)
1463367a1092SKalle Valo #define IPW_DEBUG_TX(f, a...)     IPW_LL_DEBUG(IPW_DL_TX, f, ## a)
1464367a1092SKalle Valo #define IPW_DEBUG_ISR(f, a...)    IPW_LL_DEBUG(IPW_DL_ISR, f, ## a)
1465367a1092SKalle Valo #define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
1466367a1092SKalle Valo #define IPW_DEBUG_LED(f, a...) IPW_LL_DEBUG(IPW_DL_LED, f, ## a)
1467367a1092SKalle Valo #define IPW_DEBUG_WEP(f, a...)    IPW_LL_DEBUG(IPW_DL_WEP, f, ## a)
1468367a1092SKalle Valo #define IPW_DEBUG_HC(f, a...) IPW_LL_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1469367a1092SKalle Valo #define IPW_DEBUG_FRAG(f, a...) IPW_LL_DEBUG(IPW_DL_FRAG, f, ## a)
1470367a1092SKalle Valo #define IPW_DEBUG_FW(f, a...) IPW_LL_DEBUG(IPW_DL_FW, f, ## a)
1471367a1092SKalle Valo #define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1472367a1092SKalle Valo #define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1473367a1092SKalle Valo #define IPW_DEBUG_IO(f, a...) IPW_LL_DEBUG(IPW_DL_IO, f, ## a)
1474367a1092SKalle Valo #define IPW_DEBUG_ORD(f, a...) IPW_LL_DEBUG(IPW_DL_ORD, f, ## a)
1475367a1092SKalle Valo #define IPW_DEBUG_FW_INFO(f, a...) IPW_LL_DEBUG(IPW_DL_FW_INFO, f, ## a)
1476367a1092SKalle Valo #define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1477367a1092SKalle Valo #define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1478367a1092SKalle Valo #define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1479367a1092SKalle Valo #define IPW_DEBUG_STATS(f, a...) IPW_LL_DEBUG(IPW_DL_STATS, f, ## a)
1480367a1092SKalle Valo #define IPW_DEBUG_MERGE(f, a...) IPW_LL_DEBUG(IPW_DL_MERGE, f, ## a)
1481367a1092SKalle Valo #define IPW_DEBUG_QOS(f, a...)   IPW_LL_DEBUG(IPW_DL_QOS, f, ## a)
1482367a1092SKalle Valo 
1483367a1092SKalle Valo #include <linux/ctype.h>
1484367a1092SKalle Valo 
1485367a1092SKalle Valo /*
1486367a1092SKalle Valo * Register bit definitions
1487367a1092SKalle Valo */
1488367a1092SKalle Valo 
1489367a1092SKalle Valo #define IPW_INTA_RW       0x00000008
1490367a1092SKalle Valo #define IPW_INTA_MASK_R   0x0000000C
1491367a1092SKalle Valo #define IPW_INDIRECT_ADDR 0x00000010
1492367a1092SKalle Valo #define IPW_INDIRECT_DATA 0x00000014
1493367a1092SKalle Valo #define IPW_AUTOINC_ADDR  0x00000018
1494367a1092SKalle Valo #define IPW_AUTOINC_DATA  0x0000001C
1495367a1092SKalle Valo #define IPW_RESET_REG     0x00000020
1496367a1092SKalle Valo #define IPW_GP_CNTRL_RW   0x00000024
1497367a1092SKalle Valo 
1498367a1092SKalle Valo #define IPW_READ_INT_REGISTER 0xFF4
1499367a1092SKalle Valo 
1500367a1092SKalle Valo #define IPW_GP_CNTRL_BIT_INIT_DONE	0x00000004
1501367a1092SKalle Valo 
1502367a1092SKalle Valo #define IPW_REGISTER_DOMAIN1_END        0x00001000
1503367a1092SKalle Valo #define IPW_SRAM_READ_INT_REGISTER 	0x00000ff4
1504367a1092SKalle Valo 
1505367a1092SKalle Valo #define IPW_SHARED_LOWER_BOUND          0x00000200
1506367a1092SKalle Valo #define IPW_INTERRUPT_AREA_LOWER_BOUND  0x00000f80
1507367a1092SKalle Valo 
1508367a1092SKalle Valo #define IPW_NIC_SRAM_LOWER_BOUND        0x00000000
1509367a1092SKalle Valo #define IPW_NIC_SRAM_UPPER_BOUND        0x00030000
1510367a1092SKalle Valo 
1511367a1092SKalle Valo #define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1512367a1092SKalle Valo #define IPW_GP_CNTRL_BIT_CLOCK_READY    0x00000001
1513367a1092SKalle Valo #define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
1514367a1092SKalle Valo 
1515367a1092SKalle Valo /*
1516367a1092SKalle Valo  * RESET Register Bit Indexes
1517367a1092SKalle Valo  */
1518367a1092SKalle Valo #define CBD_RESET_REG_PRINCETON_RESET (1<<0)
1519367a1092SKalle Valo #define IPW_START_STANDBY             (1<<2)
1520367a1092SKalle Valo #define IPW_ACTIVITY_LED              (1<<4)
1521367a1092SKalle Valo #define IPW_ASSOCIATED_LED            (1<<5)
1522367a1092SKalle Valo #define IPW_OFDM_LED                  (1<<6)
1523367a1092SKalle Valo #define IPW_RESET_REG_SW_RESET        (1<<7)
1524367a1092SKalle Valo #define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1525367a1092SKalle Valo #define IPW_RESET_REG_STOP_MASTER     (1<<9)
1526367a1092SKalle Valo #define IPW_GATE_ODMA                 (1<<25)
1527367a1092SKalle Valo #define IPW_GATE_IDMA                 (1<<26)
1528367a1092SKalle Valo #define IPW_ARC_KESHET_CONFIG         (1<<27)
1529367a1092SKalle Valo #define IPW_GATE_ADMA                 (1<<29)
1530367a1092SKalle Valo 
1531367a1092SKalle Valo #define IPW_CSR_CIS_UPPER_BOUND	0x00000200
1532367a1092SKalle Valo #define IPW_DOMAIN_0_END 0x1000
1533367a1092SKalle Valo #define CLX_MEM_BAR_SIZE 0x1000
1534367a1092SKalle Valo 
1535367a1092SKalle Valo /* Dino/baseband control registers bits */
1536367a1092SKalle Valo 
1537367a1092SKalle Valo #define DINO_ENABLE_SYSTEM 0x80	/* 1 = baseband processor on, 0 = reset */
1538367a1092SKalle Valo #define DINO_ENABLE_CS     0x40	/* 1 = enable ucode load */
1539367a1092SKalle Valo #define DINO_RXFIFO_DATA   0x01	/* 1 = data available */
1540367a1092SKalle Valo #define IPW_BASEBAND_CONTROL_STATUS	0X00200000
1541367a1092SKalle Valo #define IPW_BASEBAND_TX_FIFO_WRITE	0X00200004
1542367a1092SKalle Valo #define IPW_BASEBAND_RX_FIFO_READ	0X00200004
1543367a1092SKalle Valo #define IPW_BASEBAND_CONTROL_STORE	0X00200010
1544367a1092SKalle Valo 
1545367a1092SKalle Valo #define IPW_INTERNAL_CMD_EVENT 	0X00300004
1546367a1092SKalle Valo #define IPW_BASEBAND_POWER_DOWN 0x00000001
1547367a1092SKalle Valo 
1548367a1092SKalle Valo #define IPW_MEM_HALT_AND_RESET  0x003000e0
1549367a1092SKalle Valo 
1550367a1092SKalle Valo /* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
1551367a1092SKalle Valo #define IPW_BIT_HALT_RESET_ON	0x80000000
1552367a1092SKalle Valo #define IPW_BIT_HALT_RESET_OFF 	0x00000000
1553367a1092SKalle Valo 
1554367a1092SKalle Valo #define CB_LAST_VALID     0x20000000
1555367a1092SKalle Valo #define CB_INT_ENABLED    0x40000000
1556367a1092SKalle Valo #define CB_VALID          0x80000000
1557367a1092SKalle Valo #define CB_SRC_LE         0x08000000
1558367a1092SKalle Valo #define CB_DEST_LE        0x04000000
1559367a1092SKalle Valo #define CB_SRC_AUTOINC    0x00800000
1560367a1092SKalle Valo #define CB_SRC_IO_GATED   0x00400000
1561367a1092SKalle Valo #define CB_DEST_AUTOINC   0x00080000
1562367a1092SKalle Valo #define CB_SRC_SIZE_LONG  0x00200000
1563367a1092SKalle Valo #define CB_DEST_SIZE_LONG 0x00020000
1564367a1092SKalle Valo 
1565367a1092SKalle Valo /* DMA DEFINES */
1566367a1092SKalle Valo 
1567367a1092SKalle Valo #define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1568367a1092SKalle Valo #define DMA_CB_STOP_AND_ABORT            0x00000C00
1569367a1092SKalle Valo #define DMA_CB_START                     0x00000100
1570367a1092SKalle Valo 
1571367a1092SKalle Valo #define IPW_SHARED_SRAM_SIZE               0x00030000
1572367a1092SKalle Valo #define IPW_SHARED_SRAM_DMA_CONTROL        0x00027000
1573367a1092SKalle Valo #define CB_MAX_LENGTH                      0x1FFF
1574367a1092SKalle Valo 
1575367a1092SKalle Valo #define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1576367a1092SKalle Valo #define IPW_EEPROM_IMAGE_SIZE          0x100
1577367a1092SKalle Valo 
1578367a1092SKalle Valo /* DMA defs */
1579367a1092SKalle Valo #define IPW_DMA_I_CURRENT_CB  0x003000D0
1580367a1092SKalle Valo #define IPW_DMA_O_CURRENT_CB  0x003000D4
1581367a1092SKalle Valo #define IPW_DMA_I_DMA_CONTROL 0x003000A4
1582367a1092SKalle Valo #define IPW_DMA_I_CB_BASE     0x003000A0
1583367a1092SKalle Valo 
1584367a1092SKalle Valo #define IPW_TX_CMD_QUEUE_BD_BASE        0x00000200
1585367a1092SKalle Valo #define IPW_TX_CMD_QUEUE_BD_SIZE        0x00000204
1586367a1092SKalle Valo #define IPW_TX_QUEUE_0_BD_BASE          0x00000208
1587367a1092SKalle Valo #define IPW_TX_QUEUE_0_BD_SIZE          (0x0000020C)
1588367a1092SKalle Valo #define IPW_TX_QUEUE_1_BD_BASE          0x00000210
1589367a1092SKalle Valo #define IPW_TX_QUEUE_1_BD_SIZE          0x00000214
1590367a1092SKalle Valo #define IPW_TX_QUEUE_2_BD_BASE          0x00000218
1591367a1092SKalle Valo #define IPW_TX_QUEUE_2_BD_SIZE          (0x0000021C)
1592367a1092SKalle Valo #define IPW_TX_QUEUE_3_BD_BASE          0x00000220
1593367a1092SKalle Valo #define IPW_TX_QUEUE_3_BD_SIZE          0x00000224
1594367a1092SKalle Valo #define IPW_RX_BD_BASE                  0x00000240
1595367a1092SKalle Valo #define IPW_RX_BD_SIZE                  0x00000244
1596367a1092SKalle Valo #define IPW_RFDS_TABLE_LOWER            0x00000500
1597367a1092SKalle Valo 
1598367a1092SKalle Valo #define IPW_TX_CMD_QUEUE_READ_INDEX     0x00000280
1599367a1092SKalle Valo #define IPW_TX_QUEUE_0_READ_INDEX       0x00000284
1600367a1092SKalle Valo #define IPW_TX_QUEUE_1_READ_INDEX       0x00000288
1601367a1092SKalle Valo #define IPW_TX_QUEUE_2_READ_INDEX       (0x0000028C)
1602367a1092SKalle Valo #define IPW_TX_QUEUE_3_READ_INDEX       0x00000290
1603367a1092SKalle Valo #define IPW_RX_READ_INDEX               (0x000002A0)
1604367a1092SKalle Valo 
1605367a1092SKalle Valo #define IPW_TX_CMD_QUEUE_WRITE_INDEX    (0x00000F80)
1606367a1092SKalle Valo #define IPW_TX_QUEUE_0_WRITE_INDEX      (0x00000F84)
1607367a1092SKalle Valo #define IPW_TX_QUEUE_1_WRITE_INDEX      (0x00000F88)
1608367a1092SKalle Valo #define IPW_TX_QUEUE_2_WRITE_INDEX      (0x00000F8C)
1609367a1092SKalle Valo #define IPW_TX_QUEUE_3_WRITE_INDEX      (0x00000F90)
1610367a1092SKalle Valo #define IPW_RX_WRITE_INDEX              (0x00000FA0)
1611367a1092SKalle Valo 
1612367a1092SKalle Valo /*
1613367a1092SKalle Valo  * EEPROM Related Definitions
1614367a1092SKalle Valo  */
1615367a1092SKalle Valo 
1616367a1092SKalle Valo #define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1617367a1092SKalle Valo #define IPW_EEPROM_DATA_SRAM_SIZE    (IPW_SHARED_LOWER_BOUND + 0x818)
1618367a1092SKalle Valo #define IPW_EEPROM_LOAD_DISABLE      (IPW_SHARED_LOWER_BOUND + 0x81C)
1619367a1092SKalle Valo #define IPW_EEPROM_DATA              (IPW_SHARED_LOWER_BOUND + 0x820)
1620367a1092SKalle Valo #define IPW_EEPROM_UPPER_ADDRESS     (IPW_SHARED_LOWER_BOUND + 0x9E0)
1621367a1092SKalle Valo 
1622367a1092SKalle Valo #define IPW_STATION_TABLE_LOWER      (IPW_SHARED_LOWER_BOUND + 0xA0C)
1623367a1092SKalle Valo #define IPW_STATION_TABLE_UPPER      (IPW_SHARED_LOWER_BOUND + 0xB0C)
1624367a1092SKalle Valo #define IPW_REQUEST_ATIM             (IPW_SHARED_LOWER_BOUND + 0xB0C)
1625367a1092SKalle Valo #define IPW_ATIM_SENT                (IPW_SHARED_LOWER_BOUND + 0xB10)
1626367a1092SKalle Valo #define IPW_WHO_IS_AWAKE             (IPW_SHARED_LOWER_BOUND + 0xB14)
1627367a1092SKalle Valo #define IPW_DURING_ATIM_WINDOW       (IPW_SHARED_LOWER_BOUND + 0xB18)
1628367a1092SKalle Valo 
1629367a1092SKalle Valo #define MSB                             1
1630367a1092SKalle Valo #define LSB                             0
1631367a1092SKalle Valo #define WORD_TO_BYTE(_word)             ((_word) * sizeof(u16))
1632367a1092SKalle Valo 
1633367a1092SKalle Valo #define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1634367a1092SKalle Valo     ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1635367a1092SKalle Valo 
1636367a1092SKalle Valo /* EEPROM access by BYTE */
1637367a1092SKalle Valo #define EEPROM_PME_CAPABILITY   (GET_EEPROM_ADDR(0x09,MSB))	/* 1 byte   */
1638367a1092SKalle Valo #define EEPROM_MAC_ADDRESS      (GET_EEPROM_ADDR(0x21,LSB))	/* 6 byte   */
1639367a1092SKalle Valo #define EEPROM_VERSION          (GET_EEPROM_ADDR(0x24,MSB))	/* 1 byte   */
1640367a1092SKalle Valo #define EEPROM_NIC_TYPE         (GET_EEPROM_ADDR(0x25,LSB))	/* 1 byte   */
1641367a1092SKalle Valo #define EEPROM_SKU_CAPABILITY   (GET_EEPROM_ADDR(0x25,MSB))	/* 1 byte   */
1642367a1092SKalle Valo #define EEPROM_COUNTRY_CODE     (GET_EEPROM_ADDR(0x26,LSB))	/* 3 bytes  */
1643367a1092SKalle Valo #define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB))	/* 2 bytes  */
1644367a1092SKalle Valo #define EEPROM_IBSS_CHANNELS_A  (GET_EEPROM_ADDR(0x29,MSB))	/* 5 bytes  */
1645367a1092SKalle Valo #define EEPROM_BSS_CHANNELS_BG  (GET_EEPROM_ADDR(0x2c,LSB))	/* 2 bytes  */
1646367a1092SKalle Valo #define EEPROM_HW_VERSION       (GET_EEPROM_ADDR(0x72,LSB))	/* 2 bytes  */
1647367a1092SKalle Valo 
1648367a1092SKalle Valo /* NIC type as found in the one byte EEPROM_NIC_TYPE offset */
1649367a1092SKalle Valo #define EEPROM_NIC_TYPE_0 0
1650367a1092SKalle Valo #define EEPROM_NIC_TYPE_1 1
1651367a1092SKalle Valo #define EEPROM_NIC_TYPE_2 2
1652367a1092SKalle Valo #define EEPROM_NIC_TYPE_3 3
1653367a1092SKalle Valo #define EEPROM_NIC_TYPE_4 4
1654367a1092SKalle Valo 
1655367a1092SKalle Valo /* Bluetooth Coexistence capabilities as found in EEPROM_SKU_CAPABILITY */
1656367a1092SKalle Valo #define EEPROM_SKU_CAP_BT_CHANNEL_SIG  0x01	/* we can tell BT our channel # */
1657367a1092SKalle Valo #define EEPROM_SKU_CAP_BT_PRIORITY     0x02	/* BT can take priority over us */
1658367a1092SKalle Valo #define EEPROM_SKU_CAP_BT_OOB          0x04	/* we can signal BT out-of-band */
1659367a1092SKalle Valo 
1660367a1092SKalle Valo #define FW_MEM_REG_LOWER_BOUND          0x00300000
1661367a1092SKalle Valo #define FW_MEM_REG_EEPROM_ACCESS        (FW_MEM_REG_LOWER_BOUND + 0x40)
1662367a1092SKalle Valo #define IPW_EVENT_REG                   (FW_MEM_REG_LOWER_BOUND + 0x04)
1663367a1092SKalle Valo #define EEPROM_BIT_SK                   (1<<0)
1664367a1092SKalle Valo #define EEPROM_BIT_CS                   (1<<1)
1665367a1092SKalle Valo #define EEPROM_BIT_DI                   (1<<2)
1666367a1092SKalle Valo #define EEPROM_BIT_DO                   (1<<4)
1667367a1092SKalle Valo 
1668367a1092SKalle Valo #define EEPROM_CMD_READ                 0x2
1669367a1092SKalle Valo 
1670367a1092SKalle Valo /* Interrupts masks */
1671367a1092SKalle Valo #define IPW_INTA_NONE   0x00000000
1672367a1092SKalle Valo 
1673367a1092SKalle Valo #define IPW_INTA_BIT_RX_TRANSFER                   0x00000002
1674367a1092SKalle Valo #define IPW_INTA_BIT_STATUS_CHANGE                 0x00000010
1675367a1092SKalle Valo #define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED         0x00000020
1676367a1092SKalle Valo 
1677367a1092SKalle Valo //Inta Bits for CF
1678367a1092SKalle Valo #define IPW_INTA_BIT_TX_CMD_QUEUE                  0x00000800
1679367a1092SKalle Valo #define IPW_INTA_BIT_TX_QUEUE_1                    0x00001000
1680367a1092SKalle Valo #define IPW_INTA_BIT_TX_QUEUE_2                    0x00002000
1681367a1092SKalle Valo #define IPW_INTA_BIT_TX_QUEUE_3                    0x00004000
1682367a1092SKalle Valo #define IPW_INTA_BIT_TX_QUEUE_4                    0x00008000
1683367a1092SKalle Valo 
1684367a1092SKalle Valo #define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE      0x00010000
1685367a1092SKalle Valo 
1686367a1092SKalle Valo #define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN        0x00100000
1687367a1092SKalle Valo #define IPW_INTA_BIT_POWER_DOWN                    0x00200000
1688367a1092SKalle Valo 
1689367a1092SKalle Valo #define IPW_INTA_BIT_FW_INITIALIZATION_DONE        0x01000000
1690367a1092SKalle Valo #define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE  0x02000000
1691367a1092SKalle Valo #define IPW_INTA_BIT_RF_KILL_DONE                  0x04000000
1692367a1092SKalle Valo #define IPW_INTA_BIT_FATAL_ERROR             0x40000000
1693367a1092SKalle Valo #define IPW_INTA_BIT_PARITY_ERROR            0x80000000
1694367a1092SKalle Valo 
1695367a1092SKalle Valo /* Interrupts enabled at init time. */
1696367a1092SKalle Valo #define IPW_INTA_MASK_ALL                        \
1697367a1092SKalle Valo         (IPW_INTA_BIT_TX_QUEUE_1               | \
1698367a1092SKalle Valo 	 IPW_INTA_BIT_TX_QUEUE_2               | \
1699367a1092SKalle Valo 	 IPW_INTA_BIT_TX_QUEUE_3               | \
1700367a1092SKalle Valo 	 IPW_INTA_BIT_TX_QUEUE_4               | \
1701367a1092SKalle Valo 	 IPW_INTA_BIT_TX_CMD_QUEUE             | \
1702367a1092SKalle Valo 	 IPW_INTA_BIT_RX_TRANSFER              | \
1703367a1092SKalle Valo 	 IPW_INTA_BIT_FATAL_ERROR              | \
1704367a1092SKalle Valo 	 IPW_INTA_BIT_PARITY_ERROR             | \
1705367a1092SKalle Valo 	 IPW_INTA_BIT_STATUS_CHANGE            | \
1706367a1092SKalle Valo 	 IPW_INTA_BIT_FW_INITIALIZATION_DONE   | \
1707367a1092SKalle Valo 	 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED    | \
1708367a1092SKalle Valo 	 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1709367a1092SKalle Valo 	 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN   | \
1710367a1092SKalle Valo 	 IPW_INTA_BIT_POWER_DOWN               | \
1711367a1092SKalle Valo          IPW_INTA_BIT_RF_KILL_DONE )
1712367a1092SKalle Valo 
1713367a1092SKalle Valo /* FW event log definitions */
1714367a1092SKalle Valo #define EVENT_ELEM_SIZE     (3 * sizeof(u32))
1715367a1092SKalle Valo #define EVENT_START_OFFSET  (1 * sizeof(u32) + 2 * sizeof(u16))
1716367a1092SKalle Valo 
1717367a1092SKalle Valo /* FW error log definitions */
1718367a1092SKalle Valo #define ERROR_ELEM_SIZE     (7 * sizeof(u32))
1719367a1092SKalle Valo #define ERROR_START_OFFSET  (1 * sizeof(u32))
1720367a1092SKalle Valo 
1721367a1092SKalle Valo /* TX power level (dbm) */
1722367a1092SKalle Valo #define IPW_TX_POWER_MIN	-12
1723367a1092SKalle Valo #define IPW_TX_POWER_MAX	20
1724367a1092SKalle Valo #define IPW_TX_POWER_DEFAULT	IPW_TX_POWER_MAX
1725367a1092SKalle Valo 
1726367a1092SKalle Valo enum {
1727367a1092SKalle Valo 	IPW_FW_ERROR_OK = 0,
1728367a1092SKalle Valo 	IPW_FW_ERROR_FAIL,
1729367a1092SKalle Valo 	IPW_FW_ERROR_MEMORY_UNDERFLOW,
1730367a1092SKalle Valo 	IPW_FW_ERROR_MEMORY_OVERFLOW,
1731367a1092SKalle Valo 	IPW_FW_ERROR_BAD_PARAM,
1732367a1092SKalle Valo 	IPW_FW_ERROR_BAD_CHECKSUM,
1733367a1092SKalle Valo 	IPW_FW_ERROR_NMI_INTERRUPT,
1734367a1092SKalle Valo 	IPW_FW_ERROR_BAD_DATABASE,
1735367a1092SKalle Valo 	IPW_FW_ERROR_ALLOC_FAIL,
1736367a1092SKalle Valo 	IPW_FW_ERROR_DMA_UNDERRUN,
1737367a1092SKalle Valo 	IPW_FW_ERROR_DMA_STATUS,
1738367a1092SKalle Valo 	IPW_FW_ERROR_DINO_ERROR,
1739367a1092SKalle Valo 	IPW_FW_ERROR_EEPROM_ERROR,
1740367a1092SKalle Valo 	IPW_FW_ERROR_SYSASSERT,
1741367a1092SKalle Valo 	IPW_FW_ERROR_FATAL_ERROR
1742367a1092SKalle Valo };
1743367a1092SKalle Valo 
1744367a1092SKalle Valo #define AUTH_OPEN	0
1745367a1092SKalle Valo #define AUTH_SHARED_KEY	1
1746367a1092SKalle Valo #define AUTH_LEAP	2
1747367a1092SKalle Valo #define AUTH_IGNORE	3
1748367a1092SKalle Valo 
1749367a1092SKalle Valo #define HC_ASSOCIATE      0
1750367a1092SKalle Valo #define HC_REASSOCIATE    1
1751367a1092SKalle Valo #define HC_DISASSOCIATE   2
1752367a1092SKalle Valo #define HC_IBSS_START     3
1753367a1092SKalle Valo #define HC_IBSS_RECONF    4
1754367a1092SKalle Valo #define HC_DISASSOC_QUIET 5
1755367a1092SKalle Valo 
1756367a1092SKalle Valo #define HC_QOS_SUPPORT_ASSOC  cpu_to_le16(0x01)
1757367a1092SKalle Valo 
1758367a1092SKalle Valo #define IPW_RATE_CAPABILITIES 1
1759367a1092SKalle Valo #define IPW_RATE_CONNECT      0
1760367a1092SKalle Valo 
1761367a1092SKalle Valo /*
1762367a1092SKalle Valo  * Rate values and masks
1763367a1092SKalle Valo  */
1764367a1092SKalle Valo #define IPW_TX_RATE_1MB  0x0A
1765367a1092SKalle Valo #define IPW_TX_RATE_2MB  0x14
1766367a1092SKalle Valo #define IPW_TX_RATE_5MB  0x37
1767367a1092SKalle Valo #define IPW_TX_RATE_6MB  0x0D
1768367a1092SKalle Valo #define IPW_TX_RATE_9MB  0x0F
1769367a1092SKalle Valo #define IPW_TX_RATE_11MB 0x6E
1770367a1092SKalle Valo #define IPW_TX_RATE_12MB 0x05
1771367a1092SKalle Valo #define IPW_TX_RATE_18MB 0x07
1772367a1092SKalle Valo #define IPW_TX_RATE_24MB 0x09
1773367a1092SKalle Valo #define IPW_TX_RATE_36MB 0x0B
1774367a1092SKalle Valo #define IPW_TX_RATE_48MB 0x01
1775367a1092SKalle Valo #define IPW_TX_RATE_54MB 0x03
1776367a1092SKalle Valo 
1777367a1092SKalle Valo #define IPW_ORD_TABLE_ID_MASK             0x0000FF00
1778367a1092SKalle Valo #define IPW_ORD_TABLE_VALUE_MASK          0x000000FF
1779367a1092SKalle Valo 
1780367a1092SKalle Valo #define IPW_ORD_TABLE_0_MASK              0x0000F000
1781367a1092SKalle Valo #define IPW_ORD_TABLE_1_MASK              0x0000F100
1782367a1092SKalle Valo #define IPW_ORD_TABLE_2_MASK              0x0000F200
1783367a1092SKalle Valo #define IPW_ORD_TABLE_3_MASK              0x0000F300
1784367a1092SKalle Valo #define IPW_ORD_TABLE_4_MASK              0x0000F400
1785367a1092SKalle Valo #define IPW_ORD_TABLE_5_MASK              0x0000F500
1786367a1092SKalle Valo #define IPW_ORD_TABLE_6_MASK              0x0000F600
1787367a1092SKalle Valo #define IPW_ORD_TABLE_7_MASK              0x0000F700
1788367a1092SKalle Valo 
1789367a1092SKalle Valo /*
1790367a1092SKalle Valo  * Table 0 Entries (all entries are 32 bits)
1791367a1092SKalle Valo  */
1792367a1092SKalle Valo enum {
1793367a1092SKalle Valo 	IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1794367a1092SKalle Valo 	IPW_ORD_STAT_FRAG_TRESHOLD,
1795367a1092SKalle Valo 	IPW_ORD_STAT_RTS_THRESHOLD,
1796367a1092SKalle Valo 	IPW_ORD_STAT_TX_HOST_REQUESTS,
1797367a1092SKalle Valo 	IPW_ORD_STAT_TX_HOST_COMPLETE,
1798367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA,
1799367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_B_1,
1800367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_B_2,
1801367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1802367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_B_11,
1803367a1092SKalle Valo 	/* Hole */
1804367a1092SKalle Valo 
1805367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1806367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_2,
1807367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1808367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_6,
1809367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_9,
1810367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_11,
1811367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_12,
1812367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_18,
1813367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_24,
1814367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_36,
1815367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_48,
1816367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA_G_54,
1817367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA,
1818367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1819367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1820367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
1821367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
1822367a1092SKalle Valo 	/* Hole */
1823367a1092SKalle Valo 
1824367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1825367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1826367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1827367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1828367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
1829367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
1830367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1831367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1832367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1833367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1834367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1835367a1092SKalle Valo 	IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1836367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRY,
1837367a1092SKalle Valo 	IPW_ORD_STAT_TX_FAILURE,
1838367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC,
1839367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_ICV,
1840367a1092SKalle Valo 	IPW_ORD_STAT_RX_NO_BUFFER,
1841367a1092SKalle Valo 	IPW_ORD_STAT_FULL_SCANS,
1842367a1092SKalle Valo 	IPW_ORD_STAT_PARTIAL_SCANS,
1843367a1092SKalle Valo 	IPW_ORD_STAT_TGH_ABORTED_SCANS,
1844367a1092SKalle Valo 	IPW_ORD_STAT_TX_TOTAL_BYTES,
1845367a1092SKalle Valo 	IPW_ORD_STAT_CURR_RSSI_RAW,
1846367a1092SKalle Valo 	IPW_ORD_STAT_RX_BEACON,
1847367a1092SKalle Valo 	IPW_ORD_STAT_MISSED_BEACONS,
1848367a1092SKalle Valo 	IPW_ORD_TABLE_0_LAST
1849367a1092SKalle Valo };
1850367a1092SKalle Valo 
1851367a1092SKalle Valo #define IPW_RSSI_TO_DBM 112
1852367a1092SKalle Valo 
1853367a1092SKalle Valo /* Table 1 Entries
1854367a1092SKalle Valo  */
1855367a1092SKalle Valo enum {
1856367a1092SKalle Valo 	IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1857367a1092SKalle Valo };
1858367a1092SKalle Valo 
1859367a1092SKalle Valo /*
1860367a1092SKalle Valo  * Table 2 Entries
1861367a1092SKalle Valo  *
1862367a1092SKalle Valo  * FW_VERSION:    16 byte string
1863367a1092SKalle Valo  * FW_DATE:       16 byte string (only 14 bytes used)
1864367a1092SKalle Valo  * UCODE_VERSION: 4 byte version code
1865367a1092SKalle Valo  * UCODE_DATE:    5 bytes code code
1866367a1092SKalle Valo  * ADDAPTER_MAC:  6 byte MAC address
1867367a1092SKalle Valo  * RTC:           4 byte clock
1868367a1092SKalle Valo  */
1869367a1092SKalle Valo enum {
1870367a1092SKalle Valo 	IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
1871367a1092SKalle Valo 	IPW_ORD_STAT_FW_DATE,
1872367a1092SKalle Valo 	IPW_ORD_STAT_UCODE_VERSION,
1873367a1092SKalle Valo 	IPW_ORD_STAT_UCODE_DATE,
1874367a1092SKalle Valo 	IPW_ORD_STAT_ADAPTER_MAC,
1875367a1092SKalle Valo 	IPW_ORD_STAT_RTC,
1876367a1092SKalle Valo 	IPW_ORD_TABLE_2_LAST
1877367a1092SKalle Valo };
1878367a1092SKalle Valo 
1879367a1092SKalle Valo /* Table 3 */
1880367a1092SKalle Valo enum {
1881367a1092SKalle Valo 	IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1882367a1092SKalle Valo 	IPW_ORD_STAT_TX_PACKET_FAILURE,
1883367a1092SKalle Valo 	IPW_ORD_STAT_TX_PACKET_SUCCESS,
1884367a1092SKalle Valo 	IPW_ORD_STAT_TX_PACKET_ABORTED,
1885367a1092SKalle Valo 	IPW_ORD_TABLE_3_LAST
1886367a1092SKalle Valo };
1887367a1092SKalle Valo 
1888367a1092SKalle Valo /* Table 4 */
1889367a1092SKalle Valo enum {
1890367a1092SKalle Valo 	IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1891367a1092SKalle Valo };
1892367a1092SKalle Valo 
1893367a1092SKalle Valo /* Table 5 */
1894367a1092SKalle Valo enum {
1895367a1092SKalle Valo 	IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1896367a1092SKalle Valo 	IPW_ORD_STAT_AP_ASSNS,
1897367a1092SKalle Valo 	IPW_ORD_STAT_ROAM,
1898367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1899367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1900367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1901367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1902367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1903367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1904367a1092SKalle Valo 	IPW_ORD_STAT_LINK_UP,
1905367a1092SKalle Valo 	IPW_ORD_STAT_LINK_DOWN,
1906367a1092SKalle Valo 	IPW_ORD_ANTENNA_DIVERSITY,
1907367a1092SKalle Valo 	IPW_ORD_CURR_FREQ,
1908367a1092SKalle Valo 	IPW_ORD_TABLE_5_LAST
1909367a1092SKalle Valo };
1910367a1092SKalle Valo 
1911367a1092SKalle Valo /* Table 6 */
1912367a1092SKalle Valo enum {
1913367a1092SKalle Valo 	IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1914367a1092SKalle Valo 	IPW_ORD_CURR_BSSID,
1915367a1092SKalle Valo 	IPW_ORD_CURR_SSID,
1916367a1092SKalle Valo 	IPW_ORD_TABLE_6_LAST
1917367a1092SKalle Valo };
1918367a1092SKalle Valo 
1919367a1092SKalle Valo /* Table 7 */
1920367a1092SKalle Valo enum {
1921367a1092SKalle Valo 	IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1922367a1092SKalle Valo 	IPW_ORD_STAT_PERCENT_TX_RETRIES,
1923367a1092SKalle Valo 	IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1924367a1092SKalle Valo 	IPW_ORD_STAT_CURR_RSSI_DBM,
1925367a1092SKalle Valo 	IPW_ORD_TABLE_7_LAST
1926367a1092SKalle Valo };
1927367a1092SKalle Valo 
1928367a1092SKalle Valo #define IPW_ERROR_LOG     (IPW_SHARED_LOWER_BOUND + 0x410)
1929367a1092SKalle Valo #define IPW_EVENT_LOG     (IPW_SHARED_LOWER_BOUND + 0x414)
1930367a1092SKalle Valo #define IPW_ORDINALS_TABLE_LOWER        (IPW_SHARED_LOWER_BOUND + 0x500)
1931367a1092SKalle Valo #define IPW_ORDINALS_TABLE_0            (IPW_SHARED_LOWER_BOUND + 0x180)
1932367a1092SKalle Valo #define IPW_ORDINALS_TABLE_1            (IPW_SHARED_LOWER_BOUND + 0x184)
1933367a1092SKalle Valo #define IPW_ORDINALS_TABLE_2            (IPW_SHARED_LOWER_BOUND + 0x188)
1934367a1092SKalle Valo #define IPW_MEM_FIXED_OVERRIDE          (IPW_SHARED_LOWER_BOUND + 0x41C)
1935367a1092SKalle Valo 
1936367a1092SKalle Valo struct ipw_fixed_rate {
1937367a1092SKalle Valo 	__le16 tx_rates;
1938367a1092SKalle Valo 	__le16 reserved;
1939367a1092SKalle Valo } __packed;
1940367a1092SKalle Valo 
1941367a1092SKalle Valo #define IPW_INDIRECT_ADDR_MASK (~0x3ul)
1942367a1092SKalle Valo 
1943367a1092SKalle Valo struct host_cmd {
1944367a1092SKalle Valo 	u8 cmd;
1945367a1092SKalle Valo 	u8 len;
1946367a1092SKalle Valo 	u16 reserved;
1947d8a416deSJakub Kicinski 	const u32 *param;
1948367a1092SKalle Valo } __packed;	/* XXX */
1949367a1092SKalle Valo 
1950367a1092SKalle Valo struct cmdlog_host_cmd {
1951367a1092SKalle Valo 	u8 cmd;
1952367a1092SKalle Valo 	u8 len;
1953367a1092SKalle Valo 	__le16 reserved;
1954367a1092SKalle Valo 	char param[124];
1955367a1092SKalle Valo } __packed;
1956367a1092SKalle Valo 
1957367a1092SKalle Valo struct ipw_cmd_log {
1958367a1092SKalle Valo 	unsigned long jiffies;
1959367a1092SKalle Valo 	int retcode;
1960367a1092SKalle Valo 	struct cmdlog_host_cmd cmd;
1961367a1092SKalle Valo };
1962367a1092SKalle Valo 
1963367a1092SKalle Valo /* SysConfig command parameters ... */
1964367a1092SKalle Valo /* bt_coexistence param */
1965367a1092SKalle Valo #define CFG_BT_COEXISTENCE_SIGNAL_CHNL  0x01	/* tell BT our chnl # */
1966367a1092SKalle Valo #define CFG_BT_COEXISTENCE_DEFER        0x02	/* defer our Tx if BT traffic */
1967367a1092SKalle Valo #define CFG_BT_COEXISTENCE_KILL         0x04	/* kill our Tx if BT traffic */
1968367a1092SKalle Valo #define CFG_BT_COEXISTENCE_WME_OVER_BT  0x08	/* multimedia extensions */
1969367a1092SKalle Valo #define CFG_BT_COEXISTENCE_OOB          0x10	/* signal BT via out-of-band */
1970367a1092SKalle Valo 
1971367a1092SKalle Valo /* clear-to-send to self param */
1972367a1092SKalle Valo #define CFG_CTS_TO_ITSELF_ENABLED_MIN	0x00
1973367a1092SKalle Valo #define CFG_CTS_TO_ITSELF_ENABLED_MAX	0x01
1974367a1092SKalle Valo #define CFG_CTS_TO_ITSELF_ENABLED_DEF	CFG_CTS_TO_ITSELF_ENABLED_MIN
1975367a1092SKalle Valo 
1976367a1092SKalle Valo /* Antenna diversity param (h/w can select best antenna, based on signal) */
1977367a1092SKalle Valo #define CFG_SYS_ANTENNA_BOTH            0x00	/* NIC selects best antenna */
1978367a1092SKalle Valo #define CFG_SYS_ANTENNA_A               0x01	/* force antenna A */
1979367a1092SKalle Valo #define CFG_SYS_ANTENNA_B               0x03	/* force antenna B */
1980367a1092SKalle Valo #define CFG_SYS_ANTENNA_SLOW_DIV        0x02	/* consider background noise */
1981367a1092SKalle Valo 
1982367a1092SKalle Valo #define IPW_MAX_CONFIG_RETRIES 10
1983367a1092SKalle Valo 
1984367a1092SKalle Valo #endif				/* __ipw2200_h__ */
1985