xref: /openbmc/linux/drivers/net/wireless/intel/ipw2x00/ipw2100.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*c891f3b9SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2367a1092SKalle Valo /******************************************************************************
3367a1092SKalle Valo 
4367a1092SKalle Valo   Copyright(c) 2003 - 2006 Intel Corporation. All rights reserved.
5367a1092SKalle Valo 
6367a1092SKalle Valo 
7367a1092SKalle Valo   Contact Information:
8367a1092SKalle Valo   Intel Linux Wireless <ilw@linux.intel.com>
9367a1092SKalle Valo   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
10367a1092SKalle Valo 
11367a1092SKalle Valo ******************************************************************************/
12367a1092SKalle Valo #ifndef _IPW2100_H
13367a1092SKalle Valo #define _IPW2100_H
14367a1092SKalle Valo 
15367a1092SKalle Valo #include <linux/sched.h>
16367a1092SKalle Valo #include <linux/interrupt.h>
17367a1092SKalle Valo #include <linux/netdevice.h>
18367a1092SKalle Valo #include <linux/etherdevice.h>
19367a1092SKalle Valo #include <linux/list.h>
20367a1092SKalle Valo #include <linux/delay.h>
21367a1092SKalle Valo #include <linux/skbuff.h>
22367a1092SKalle Valo #include <asm/io.h>
23367a1092SKalle Valo #include <linux/socket.h>
24367a1092SKalle Valo #include <linux/if_arp.h>
25367a1092SKalle Valo #include <linux/wireless.h>
26367a1092SKalle Valo #include <net/iw_handler.h>	// new driver API
27367a1092SKalle Valo 
28367a1092SKalle Valo #ifdef CONFIG_IPW2100_MONITOR
29367a1092SKalle Valo #include <net/ieee80211_radiotap.h>
30367a1092SKalle Valo #endif
31367a1092SKalle Valo 
32367a1092SKalle Valo #include <linux/workqueue.h>
33367a1092SKalle Valo #include <linux/mutex.h>
34367a1092SKalle Valo 
35367a1092SKalle Valo #include "libipw.h"
36367a1092SKalle Valo 
37367a1092SKalle Valo struct ipw2100_priv;
38367a1092SKalle Valo struct ipw2100_tx_packet;
39367a1092SKalle Valo struct ipw2100_rx_packet;
40367a1092SKalle Valo 
41367a1092SKalle Valo #define IPW_DL_UNINIT    0x80000000
42367a1092SKalle Valo #define IPW_DL_NONE      0x00000000
43367a1092SKalle Valo #define IPW_DL_ALL       0x7FFFFFFF
44367a1092SKalle Valo 
45367a1092SKalle Valo /*
46367a1092SKalle Valo  * To use the debug system;
47367a1092SKalle Valo  *
48367a1092SKalle Valo  * If you are defining a new debug classification, simply add it to the #define
49367a1092SKalle Valo  * list here in the form of:
50367a1092SKalle Valo  *
51367a1092SKalle Valo  * #define IPW_DL_xxxx VALUE
52367a1092SKalle Valo  *
53367a1092SKalle Valo  * shifting value to the left one bit from the previous entry.  xxxx should be
54367a1092SKalle Valo  * the name of the classification (for example, WEP)
55367a1092SKalle Valo  *
56367a1092SKalle Valo  * You then need to either add a IPW2100_xxxx_DEBUG() macro definition for your
57367a1092SKalle Valo  * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
58367a1092SKalle Valo  * to send output to that classification.
59367a1092SKalle Valo  *
60367a1092SKalle Valo  * To add your debug level to the list of levels seen when you perform
61367a1092SKalle Valo  *
62367a1092SKalle Valo  * % cat /proc/net/ipw2100/debug_level
63367a1092SKalle Valo  *
64367a1092SKalle Valo  * you simply need to add your entry to the ipw2100_debug_levels array.
65367a1092SKalle Valo  *
66367a1092SKalle Valo  * If you do not see debug_level in /proc/net/ipw2100 then you do not have
67367a1092SKalle Valo  * CONFIG_IPW2100_DEBUG defined in your kernel configuration
68367a1092SKalle Valo  *
69367a1092SKalle Valo  */
70367a1092SKalle Valo 
71367a1092SKalle Valo #define IPW_DL_ERROR         (1<<0)
72367a1092SKalle Valo #define IPW_DL_WARNING       (1<<1)
73367a1092SKalle Valo #define IPW_DL_INFO          (1<<2)
74367a1092SKalle Valo #define IPW_DL_WX            (1<<3)
75367a1092SKalle Valo #define IPW_DL_HC            (1<<5)
76367a1092SKalle Valo #define IPW_DL_STATE         (1<<6)
77367a1092SKalle Valo 
78367a1092SKalle Valo #define IPW_DL_NOTIF         (1<<10)
79367a1092SKalle Valo #define IPW_DL_SCAN          (1<<11)
80367a1092SKalle Valo #define IPW_DL_ASSOC         (1<<12)
81367a1092SKalle Valo #define IPW_DL_DROP          (1<<13)
82367a1092SKalle Valo 
83367a1092SKalle Valo #define IPW_DL_IOCTL         (1<<14)
84367a1092SKalle Valo #define IPW_DL_RF_KILL       (1<<17)
85367a1092SKalle Valo 
86367a1092SKalle Valo #define IPW_DL_MANAGE        (1<<15)
87367a1092SKalle Valo #define IPW_DL_FW            (1<<16)
88367a1092SKalle Valo 
89367a1092SKalle Valo #define IPW_DL_FRAG          (1<<21)
90367a1092SKalle Valo #define IPW_DL_WEP           (1<<22)
91367a1092SKalle Valo #define IPW_DL_TX            (1<<23)
92367a1092SKalle Valo #define IPW_DL_RX            (1<<24)
93367a1092SKalle Valo #define IPW_DL_ISR           (1<<25)
94367a1092SKalle Valo #define IPW_DL_IO            (1<<26)
95367a1092SKalle Valo #define IPW_DL_TRACE         (1<<28)
96367a1092SKalle Valo 
97367a1092SKalle Valo #define IPW_DEBUG_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
98367a1092SKalle Valo #define IPW_DEBUG_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
99367a1092SKalle Valo #define IPW_DEBUG_INFO(f...)    IPW_DEBUG(IPW_DL_INFO, ## f)
100367a1092SKalle Valo #define IPW_DEBUG_WX(f...)     IPW_DEBUG(IPW_DL_WX, ## f)
101367a1092SKalle Valo #define IPW_DEBUG_SCAN(f...)   IPW_DEBUG(IPW_DL_SCAN, ## f)
102367a1092SKalle Valo #define IPW_DEBUG_NOTIF(f...) IPW_DEBUG(IPW_DL_NOTIF, ## f)
103367a1092SKalle Valo #define IPW_DEBUG_TRACE(f...)  IPW_DEBUG(IPW_DL_TRACE, ## f)
104367a1092SKalle Valo #define IPW_DEBUG_RX(f...)     IPW_DEBUG(IPW_DL_RX, ## f)
105367a1092SKalle Valo #define IPW_DEBUG_TX(f...)     IPW_DEBUG(IPW_DL_TX, ## f)
106367a1092SKalle Valo #define IPW_DEBUG_ISR(f...)    IPW_DEBUG(IPW_DL_ISR, ## f)
107367a1092SKalle Valo #define IPW_DEBUG_MANAGEMENT(f...) IPW_DEBUG(IPW_DL_MANAGE, ## f)
108367a1092SKalle Valo #define IPW_DEBUG_WEP(f...)    IPW_DEBUG(IPW_DL_WEP, ## f)
109367a1092SKalle Valo #define IPW_DEBUG_HC(f...) IPW_DEBUG(IPW_DL_HC, ## f)
110367a1092SKalle Valo #define IPW_DEBUG_FRAG(f...) IPW_DEBUG(IPW_DL_FRAG, ## f)
111367a1092SKalle Valo #define IPW_DEBUG_FW(f...) IPW_DEBUG(IPW_DL_FW, ## f)
112367a1092SKalle Valo #define IPW_DEBUG_RF_KILL(f...) IPW_DEBUG(IPW_DL_RF_KILL, ## f)
113367a1092SKalle Valo #define IPW_DEBUG_DROP(f...) IPW_DEBUG(IPW_DL_DROP, ## f)
114367a1092SKalle Valo #define IPW_DEBUG_IO(f...) IPW_DEBUG(IPW_DL_IO, ## f)
115367a1092SKalle Valo #define IPW_DEBUG_IOCTL(f...) IPW_DEBUG(IPW_DL_IOCTL, ## f)
116367a1092SKalle Valo #define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
117367a1092SKalle Valo #define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
118367a1092SKalle Valo 
119367a1092SKalle Valo enum {
120367a1092SKalle Valo 	IPW_HW_STATE_DISABLED = 1,
121367a1092SKalle Valo 	IPW_HW_STATE_ENABLED = 0
122367a1092SKalle Valo };
123367a1092SKalle Valo 
124367a1092SKalle Valo extern const char *port_type_str[];
125367a1092SKalle Valo extern const char *band_str[];
126367a1092SKalle Valo 
127367a1092SKalle Valo #define NUMBER_OF_BD_PER_COMMAND_PACKET		1
128367a1092SKalle Valo #define NUMBER_OF_BD_PER_DATA_PACKET		2
129367a1092SKalle Valo 
130367a1092SKalle Valo #define IPW_MAX_BDS 6
131367a1092SKalle Valo #define NUMBER_OF_OVERHEAD_BDS_PER_PACKETR	2
132367a1092SKalle Valo #define NUMBER_OF_BDS_TO_LEAVE_FOR_COMMANDS	1
133367a1092SKalle Valo 
134367a1092SKalle Valo #define REQUIRED_SPACE_IN_RING_FOR_COMMAND_PACKET \
135367a1092SKalle Valo     (IPW_BD_QUEUE_W_R_MIN_SPARE + NUMBER_OF_BD_PER_COMMAND_PACKET)
136367a1092SKalle Valo 
137367a1092SKalle Valo struct bd_status {
138367a1092SKalle Valo 	union {
139367a1092SKalle Valo 		struct {
140367a1092SKalle Valo 			u8 nlf:1, txType:2, intEnabled:1, reserved:4;
141367a1092SKalle Valo 		} fields;
142367a1092SKalle Valo 		u8 field;
143367a1092SKalle Valo 	} info;
144367a1092SKalle Valo } __packed;
145367a1092SKalle Valo 
146367a1092SKalle Valo struct ipw2100_bd {
147367a1092SKalle Valo 	u32 host_addr;
148367a1092SKalle Valo 	u32 buf_length;
149367a1092SKalle Valo 	struct bd_status status;
150367a1092SKalle Valo 	/* number of fragments for frame (should be set only for
151367a1092SKalle Valo 	 * 1st TBD) */
152367a1092SKalle Valo 	u8 num_fragments;
153367a1092SKalle Valo 	u8 reserved[6];
154367a1092SKalle Valo } __packed;
155367a1092SKalle Valo 
156367a1092SKalle Valo #define IPW_BD_QUEUE_LENGTH(n) (1<<n)
157367a1092SKalle Valo #define IPW_BD_ALIGNMENT(L)    (L*sizeof(struct ipw2100_bd))
158367a1092SKalle Valo 
159367a1092SKalle Valo #define IPW_BD_STATUS_TX_FRAME_802_3             0x00
160367a1092SKalle Valo #define IPW_BD_STATUS_TX_FRAME_NOT_LAST_FRAGMENT 0x01
161367a1092SKalle Valo #define IPW_BD_STATUS_TX_FRAME_COMMAND		 0x02
162367a1092SKalle Valo #define IPW_BD_STATUS_TX_FRAME_802_11	         0x04
163367a1092SKalle Valo #define IPW_BD_STATUS_TX_INTERRUPT_ENABLE	 0x08
164367a1092SKalle Valo 
165367a1092SKalle Valo struct ipw2100_bd_queue {
166367a1092SKalle Valo 	/* driver (virtual) pointer to queue */
167367a1092SKalle Valo 	struct ipw2100_bd *drv;
168367a1092SKalle Valo 
169367a1092SKalle Valo 	/* firmware (physical) pointer to queue */
170367a1092SKalle Valo 	dma_addr_t nic;
171367a1092SKalle Valo 
172367a1092SKalle Valo 	/* Length of phy memory allocated for BDs */
173367a1092SKalle Valo 	u32 size;
174367a1092SKalle Valo 
175367a1092SKalle Valo 	/* Number of BDs in queue (and in array) */
176367a1092SKalle Valo 	u32 entries;
177367a1092SKalle Valo 
178367a1092SKalle Valo 	/* Number of available BDs (invalid for NIC BDs) */
179367a1092SKalle Valo 	u32 available;
180367a1092SKalle Valo 
181367a1092SKalle Valo 	/* Offset of oldest used BD in array (next one to
182367a1092SKalle Valo 	 * check for completion) */
183367a1092SKalle Valo 	u32 oldest;
184367a1092SKalle Valo 
185367a1092SKalle Valo 	/* Offset of next available (unused) BD */
186367a1092SKalle Valo 	u32 next;
187367a1092SKalle Valo };
188367a1092SKalle Valo 
189367a1092SKalle Valo #define RX_QUEUE_LENGTH 256
190367a1092SKalle Valo #define TX_QUEUE_LENGTH 256
191367a1092SKalle Valo #define HW_QUEUE_LENGTH 256
192367a1092SKalle Valo 
193367a1092SKalle Valo #define TX_PENDED_QUEUE_LENGTH (TX_QUEUE_LENGTH / NUMBER_OF_BD_PER_DATA_PACKET)
194367a1092SKalle Valo 
195367a1092SKalle Valo #define STATUS_TYPE_MASK	0x0000000f
196367a1092SKalle Valo #define COMMAND_STATUS_VAL	0
197367a1092SKalle Valo #define STATUS_CHANGE_VAL	1
198367a1092SKalle Valo #define P80211_DATA_VAL 	2
199367a1092SKalle Valo #define P8023_DATA_VAL		3
200367a1092SKalle Valo #define HOST_NOTIFICATION_VAL	4
201367a1092SKalle Valo 
202367a1092SKalle Valo #define IPW2100_RSSI_TO_DBM (-98)
203367a1092SKalle Valo 
204367a1092SKalle Valo struct ipw2100_status {
205367a1092SKalle Valo 	u32 frame_size;
206367a1092SKalle Valo 	u16 status_fields;
207367a1092SKalle Valo 	u8 flags;
208367a1092SKalle Valo #define IPW_STATUS_FLAG_DECRYPTED	(1<<0)
209367a1092SKalle Valo #define IPW_STATUS_FLAG_WEP_ENCRYPTED	(1<<1)
210367a1092SKalle Valo #define IPW_STATUS_FLAG_CRC_ERROR       (1<<2)
211367a1092SKalle Valo 	u8 rssi;
212367a1092SKalle Valo } __packed;
213367a1092SKalle Valo 
214367a1092SKalle Valo struct ipw2100_status_queue {
215367a1092SKalle Valo 	/* driver (virtual) pointer to queue */
216367a1092SKalle Valo 	struct ipw2100_status *drv;
217367a1092SKalle Valo 
218367a1092SKalle Valo 	/* firmware (physical) pointer to queue */
219367a1092SKalle Valo 	dma_addr_t nic;
220367a1092SKalle Valo 
221367a1092SKalle Valo 	/* Length of phy memory allocated for BDs */
222367a1092SKalle Valo 	u32 size;
223367a1092SKalle Valo };
224367a1092SKalle Valo 
225367a1092SKalle Valo #define HOST_COMMAND_PARAMS_REG_LEN	100
226367a1092SKalle Valo #define CMD_STATUS_PARAMS_REG_LEN 	3
227367a1092SKalle Valo 
228367a1092SKalle Valo #define IPW_WPA_CAPABILITIES   0x1
229367a1092SKalle Valo #define IPW_WPA_LISTENINTERVAL 0x2
230367a1092SKalle Valo #define IPW_WPA_AP_ADDRESS     0x4
231367a1092SKalle Valo 
232367a1092SKalle Valo #define IPW_MAX_VAR_IE_LEN ((HOST_COMMAND_PARAMS_REG_LEN - 4) * sizeof(u32))
233367a1092SKalle Valo 
234367a1092SKalle Valo struct ipw2100_wpa_assoc_frame {
235367a1092SKalle Valo 	u16 fixed_ie_mask;
236367a1092SKalle Valo 	struct {
237367a1092SKalle Valo 		u16 capab_info;
238367a1092SKalle Valo 		u16 listen_interval;
239367a1092SKalle Valo 		u8 current_ap[ETH_ALEN];
240367a1092SKalle Valo 	} fixed_ies;
241367a1092SKalle Valo 	u32 var_ie_len;
242367a1092SKalle Valo 	u8 var_ie[IPW_MAX_VAR_IE_LEN];
243367a1092SKalle Valo };
244367a1092SKalle Valo 
245367a1092SKalle Valo #define IPW_BSS     1
246367a1092SKalle Valo #define IPW_MONITOR 2
247367a1092SKalle Valo #define IPW_IBSS    3
248367a1092SKalle Valo 
249367a1092SKalle Valo /**
250367a1092SKalle Valo  * @struct _tx_cmd - HWCommand
251367a1092SKalle Valo  * @brief H/W command structure.
252367a1092SKalle Valo  */
253367a1092SKalle Valo struct ipw2100_cmd_header {
254367a1092SKalle Valo 	u32 host_command_reg;
255367a1092SKalle Valo 	u32 host_command_reg1;
256367a1092SKalle Valo 	u32 sequence;
257367a1092SKalle Valo 	u32 host_command_len_reg;
258367a1092SKalle Valo 	u32 host_command_params_reg[HOST_COMMAND_PARAMS_REG_LEN];
259367a1092SKalle Valo 	u32 cmd_status_reg;
260367a1092SKalle Valo 	u32 cmd_status_params_reg[CMD_STATUS_PARAMS_REG_LEN];
261367a1092SKalle Valo 	u32 rxq_base_ptr;
262367a1092SKalle Valo 	u32 rxq_next_ptr;
263367a1092SKalle Valo 	u32 rxq_host_ptr;
264367a1092SKalle Valo 	u32 txq_base_ptr;
265367a1092SKalle Valo 	u32 txq_next_ptr;
266367a1092SKalle Valo 	u32 txq_host_ptr;
267367a1092SKalle Valo 	u32 tx_status_reg;
268367a1092SKalle Valo 	u32 reserved;
269367a1092SKalle Valo 	u32 status_change_reg;
270367a1092SKalle Valo 	u32 reserved1[3];
271367a1092SKalle Valo 	u32 *ordinal1_ptr;
272367a1092SKalle Valo 	u32 *ordinal2_ptr;
273367a1092SKalle Valo } __packed;
274367a1092SKalle Valo 
275367a1092SKalle Valo struct ipw2100_data_header {
276367a1092SKalle Valo 	u32 host_command_reg;
277367a1092SKalle Valo 	u32 host_command_reg1;
278367a1092SKalle Valo 	u8 encrypted;		// BOOLEAN in win! TRUE if frame is enc by driver
279367a1092SKalle Valo 	u8 needs_encryption;	// BOOLEAN in win! TRUE if frma need to be enc in NIC
280367a1092SKalle Valo 	u8 wep_index;		// 0 no key, 1-4 key index, 0xff immediate key
281367a1092SKalle Valo 	u8 key_size;		// 0 no imm key, 0x5 64bit encr, 0xd 128bit encr, 0x10 128bit encr and 128bit IV
282367a1092SKalle Valo 	u8 key[16];
283367a1092SKalle Valo 	u8 reserved[10];	// f/w reserved
284367a1092SKalle Valo 	u8 src_addr[ETH_ALEN];
285367a1092SKalle Valo 	u8 dst_addr[ETH_ALEN];
286367a1092SKalle Valo 	u16 fragment_size;
287367a1092SKalle Valo } __packed;
288367a1092SKalle Valo 
289367a1092SKalle Valo /* Host command data structure */
290367a1092SKalle Valo struct host_command {
291367a1092SKalle Valo 	u32 host_command;	// COMMAND ID
292367a1092SKalle Valo 	u32 host_command1;	// COMMAND ID
293367a1092SKalle Valo 	u32 host_command_sequence;	// UNIQUE COMMAND NUMBER (ID)
294367a1092SKalle Valo 	u32 host_command_length;	// LENGTH
295367a1092SKalle Valo 	u32 host_command_parameters[HOST_COMMAND_PARAMS_REG_LEN];	// COMMAND PARAMETERS
296367a1092SKalle Valo } __packed;
297367a1092SKalle Valo 
298367a1092SKalle Valo typedef enum {
299367a1092SKalle Valo 	POWER_ON_RESET,
300367a1092SKalle Valo 	EXIT_POWER_DOWN_RESET,
301367a1092SKalle Valo 	SW_RESET,
302367a1092SKalle Valo 	EEPROM_RW,
303367a1092SKalle Valo 	SW_RE_INIT
304367a1092SKalle Valo } ipw2100_reset_event;
305367a1092SKalle Valo 
306367a1092SKalle Valo enum {
307367a1092SKalle Valo 	COMMAND = 0xCAFE,
308367a1092SKalle Valo 	DATA,
309367a1092SKalle Valo 	RX
310367a1092SKalle Valo };
311367a1092SKalle Valo 
312367a1092SKalle Valo struct ipw2100_tx_packet {
313367a1092SKalle Valo 	int type;
314367a1092SKalle Valo 	int index;
315367a1092SKalle Valo 	union {
316367a1092SKalle Valo 		struct {	/* COMMAND */
317367a1092SKalle Valo 			struct ipw2100_cmd_header *cmd;
318367a1092SKalle Valo 			dma_addr_t cmd_phys;
319367a1092SKalle Valo 		} c_struct;
320367a1092SKalle Valo 		struct {	/* DATA */
321367a1092SKalle Valo 			struct ipw2100_data_header *data;
322367a1092SKalle Valo 			dma_addr_t data_phys;
323367a1092SKalle Valo 			struct libipw_txb *txb;
324367a1092SKalle Valo 		} d_struct;
325367a1092SKalle Valo 	} info;
326367a1092SKalle Valo 	int jiffy_start;
327367a1092SKalle Valo 
328367a1092SKalle Valo 	struct list_head list;
329367a1092SKalle Valo };
330367a1092SKalle Valo 
331367a1092SKalle Valo struct ipw2100_rx_packet {
332367a1092SKalle Valo 	struct ipw2100_rx *rxp;
333367a1092SKalle Valo 	dma_addr_t dma_addr;
334367a1092SKalle Valo 	int jiffy_start;
335367a1092SKalle Valo 	struct sk_buff *skb;
336367a1092SKalle Valo 	struct list_head list;
337367a1092SKalle Valo };
338367a1092SKalle Valo 
339367a1092SKalle Valo #define FRAG_DISABLED             (1<<31)
340367a1092SKalle Valo #define RTS_DISABLED              (1<<31)
341367a1092SKalle Valo #define MAX_RTS_THRESHOLD         2304U
342367a1092SKalle Valo #define MIN_RTS_THRESHOLD         1U
343367a1092SKalle Valo #define DEFAULT_RTS_THRESHOLD     1000U
344367a1092SKalle Valo 
345367a1092SKalle Valo #define DEFAULT_BEACON_INTERVAL   100U
346367a1092SKalle Valo #define	DEFAULT_SHORT_RETRY_LIMIT 7U
347367a1092SKalle Valo #define	DEFAULT_LONG_RETRY_LIMIT  4U
348367a1092SKalle Valo 
349367a1092SKalle Valo struct ipw2100_ordinals {
350367a1092SKalle Valo 	u32 table1_addr;
351367a1092SKalle Valo 	u32 table2_addr;
352367a1092SKalle Valo 	u32 table1_size;
353367a1092SKalle Valo 	u32 table2_size;
354367a1092SKalle Valo };
355367a1092SKalle Valo 
356367a1092SKalle Valo /* Host Notification header */
357367a1092SKalle Valo struct ipw2100_notification {
358367a1092SKalle Valo 	u32 hnhdr_subtype;	/* type of host notification */
359367a1092SKalle Valo 	u32 hnhdr_size;		/* size in bytes of data
360367a1092SKalle Valo 				   or number of entries, if table.
361367a1092SKalle Valo 				   Does NOT include header */
362367a1092SKalle Valo } __packed;
363367a1092SKalle Valo 
364367a1092SKalle Valo #define MAX_KEY_SIZE	16
365367a1092SKalle Valo #define	MAX_KEYS	8
366367a1092SKalle Valo 
367367a1092SKalle Valo #define IPW2100_WEP_ENABLE     (1<<1)
368367a1092SKalle Valo #define IPW2100_WEP_DROP_CLEAR (1<<2)
369367a1092SKalle Valo 
370367a1092SKalle Valo #define IPW_NONE_CIPHER   (1<<0)
371367a1092SKalle Valo #define IPW_WEP40_CIPHER  (1<<1)
372367a1092SKalle Valo #define IPW_TKIP_CIPHER   (1<<2)
373367a1092SKalle Valo #define IPW_CCMP_CIPHER   (1<<4)
374367a1092SKalle Valo #define IPW_WEP104_CIPHER (1<<5)
375367a1092SKalle Valo #define IPW_CKIP_CIPHER   (1<<6)
376367a1092SKalle Valo 
377367a1092SKalle Valo #define	IPW_AUTH_OPEN     	0
378367a1092SKalle Valo #define	IPW_AUTH_SHARED   	1
379367a1092SKalle Valo #define IPW_AUTH_LEAP	  	2
380367a1092SKalle Valo #define IPW_AUTH_LEAP_CISCO_ID	0x80
381367a1092SKalle Valo 
382367a1092SKalle Valo struct statistic {
383367a1092SKalle Valo 	int value;
384367a1092SKalle Valo 	int hi;
385367a1092SKalle Valo 	int lo;
386367a1092SKalle Valo };
387367a1092SKalle Valo 
388367a1092SKalle Valo #define INIT_STAT(x) do {  \
389367a1092SKalle Valo   (x)->value = (x)->hi = 0; \
390367a1092SKalle Valo   (x)->lo = 0x7fffffff; \
391367a1092SKalle Valo } while (0)
392367a1092SKalle Valo #define SET_STAT(x,y) do { \
393367a1092SKalle Valo   (x)->value = y; \
394367a1092SKalle Valo   if ((x)->value > (x)->hi) (x)->hi = (x)->value; \
395367a1092SKalle Valo   if ((x)->value < (x)->lo) (x)->lo = (x)->value; \
396367a1092SKalle Valo } while (0)
397367a1092SKalle Valo #define INC_STAT(x) do { if (++(x)->value > (x)->hi) (x)->hi = (x)->value; } \
398367a1092SKalle Valo while (0)
399367a1092SKalle Valo #define DEC_STAT(x) do { if (--(x)->value < (x)->lo) (x)->lo = (x)->value; } \
400367a1092SKalle Valo while (0)
401367a1092SKalle Valo 
402367a1092SKalle Valo #define IPW2100_ERROR_QUEUE 5
403367a1092SKalle Valo 
404367a1092SKalle Valo /* Power management code: enable or disable? */
405367a1092SKalle Valo enum {
406367a1092SKalle Valo #ifdef CONFIG_PM
407367a1092SKalle Valo 	IPW2100_PM_DISABLED = 0,
408367a1092SKalle Valo 	PM_STATE_SIZE = 16,
409367a1092SKalle Valo #else
410367a1092SKalle Valo 	IPW2100_PM_DISABLED = 1,
411367a1092SKalle Valo 	PM_STATE_SIZE = 0,
412367a1092SKalle Valo #endif
413367a1092SKalle Valo };
414367a1092SKalle Valo 
415367a1092SKalle Valo #define STATUS_POWERED          (1<<0)
416367a1092SKalle Valo #define STATUS_CMD_ACTIVE       (1<<1)	/**< host command in progress */
417367a1092SKalle Valo #define STATUS_RUNNING          (1<<2)	/* Card initialized, but not enabled */
418367a1092SKalle Valo #define STATUS_ENABLED          (1<<3)	/* Card enabled -- can scan,Tx,Rx */
419367a1092SKalle Valo #define STATUS_STOPPING         (1<<4)	/* Card is in shutdown phase */
420367a1092SKalle Valo #define STATUS_INITIALIZED      (1<<5)	/* Card is ready for external calls */
421367a1092SKalle Valo #define STATUS_ASSOCIATING      (1<<9)	/* Associated, but no BSSID yet */
422367a1092SKalle Valo #define STATUS_ASSOCIATED       (1<<10)	/* Associated and BSSID valid */
423367a1092SKalle Valo #define STATUS_INT_ENABLED      (1<<11)
424367a1092SKalle Valo #define STATUS_RF_KILL_HW       (1<<12)
425367a1092SKalle Valo #define STATUS_RF_KILL_SW       (1<<13)
426367a1092SKalle Valo #define STATUS_RF_KILL_MASK     (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
427367a1092SKalle Valo #define STATUS_EXIT_PENDING     (1<<14)
428367a1092SKalle Valo 
429367a1092SKalle Valo #define STATUS_SCAN_PENDING     (1<<23)
430367a1092SKalle Valo #define STATUS_SCANNING         (1<<24)
431367a1092SKalle Valo #define STATUS_SCAN_ABORTING    (1<<25)
432367a1092SKalle Valo #define STATUS_SCAN_COMPLETE    (1<<26)
433367a1092SKalle Valo #define STATUS_WX_EVENT_PENDING (1<<27)
434367a1092SKalle Valo #define STATUS_RESET_PENDING    (1<<29)
435367a1092SKalle Valo #define STATUS_SECURITY_UPDATED (1<<30)	/* Security sync needed */
436367a1092SKalle Valo 
437367a1092SKalle Valo /* Internal NIC states */
438367a1092SKalle Valo #define IPW_STATE_INITIALIZED	(1<<0)
439367a1092SKalle Valo #define IPW_STATE_COUNTRY_FOUND	(1<<1)
440367a1092SKalle Valo #define IPW_STATE_ASSOCIATED    (1<<2)
441367a1092SKalle Valo #define IPW_STATE_ASSN_LOST	(1<<3)
442367a1092SKalle Valo #define IPW_STATE_ASSN_CHANGED 	(1<<4)
443367a1092SKalle Valo #define IPW_STATE_SCAN_COMPLETE	(1<<5)
444367a1092SKalle Valo #define IPW_STATE_ENTERED_PSP 	(1<<6)
445367a1092SKalle Valo #define IPW_STATE_LEFT_PSP 	(1<<7)
446367a1092SKalle Valo #define IPW_STATE_RF_KILL       (1<<8)
447367a1092SKalle Valo #define IPW_STATE_DISABLED	(1<<9)
448367a1092SKalle Valo #define IPW_STATE_POWER_DOWN	(1<<10)
449367a1092SKalle Valo #define IPW_STATE_SCANNING      (1<<11)
450367a1092SKalle Valo 
451367a1092SKalle Valo #define CFG_STATIC_CHANNEL      (1<<0)	/* Restrict assoc. to single channel */
452367a1092SKalle Valo #define CFG_STATIC_ESSID        (1<<1)	/* Restrict assoc. to single SSID */
453367a1092SKalle Valo #define CFG_STATIC_BSSID        (1<<2)	/* Restrict assoc. to single BSSID */
454367a1092SKalle Valo #define CFG_CUSTOM_MAC          (1<<3)
455367a1092SKalle Valo #define CFG_LONG_PREAMBLE       (1<<4)
456367a1092SKalle Valo #define CFG_ASSOCIATE           (1<<6)
457367a1092SKalle Valo #define CFG_FIXED_RATE          (1<<7)
458367a1092SKalle Valo #define CFG_ADHOC_CREATE        (1<<8)
459367a1092SKalle Valo #define CFG_PASSIVE_SCAN        (1<<10)
460367a1092SKalle Valo #ifdef CONFIG_IPW2100_MONITOR
461367a1092SKalle Valo #define CFG_CRC_CHECK           (1<<11)
462367a1092SKalle Valo #endif
463367a1092SKalle Valo 
464367a1092SKalle Valo #define CAP_SHARED_KEY          (1<<0)	/* Off = OPEN */
465367a1092SKalle Valo #define CAP_PRIVACY_ON          (1<<1)	/* Off = No privacy */
466367a1092SKalle Valo 
467367a1092SKalle Valo struct ipw2100_priv {
468367a1092SKalle Valo 	void __iomem *ioaddr;
469367a1092SKalle Valo 
470367a1092SKalle Valo 	int stop_hang_check;	/* Set 1 when shutting down to kill hang_check */
471367a1092SKalle Valo 	int stop_rf_kill;	/* Set 1 when shutting down to kill rf_kill */
472367a1092SKalle Valo 
473367a1092SKalle Valo 	struct libipw_device *ieee;
474367a1092SKalle Valo 	unsigned long status;
475367a1092SKalle Valo 	unsigned long config;
476367a1092SKalle Valo 	unsigned long capability;
477367a1092SKalle Valo 
478367a1092SKalle Valo 	/* Statistics */
479367a1092SKalle Valo 	int resets;
4803cade2f3SArnd Bergmann 	time64_t reset_backoff;
481367a1092SKalle Valo 
482367a1092SKalle Valo 	/* Context */
483367a1092SKalle Valo 	u8 essid[IW_ESSID_MAX_SIZE];
484367a1092SKalle Valo 	u8 essid_len;
485367a1092SKalle Valo 	u8 bssid[ETH_ALEN];
486367a1092SKalle Valo 	u8 channel;
487367a1092SKalle Valo 	int last_mode;
488367a1092SKalle Valo 
4893cade2f3SArnd Bergmann 	time64_t connect_start;
4903cade2f3SArnd Bergmann 	time64_t last_reset;
491367a1092SKalle Valo 
492367a1092SKalle Valo 	u32 channel_mask;
493367a1092SKalle Valo 	u32 fatal_error;
494367a1092SKalle Valo 	u32 fatal_errors[IPW2100_ERROR_QUEUE];
495367a1092SKalle Valo 	u32 fatal_index;
496367a1092SKalle Valo 	int eeprom_version;
497367a1092SKalle Valo 	int firmware_version;
498367a1092SKalle Valo 	unsigned long hw_features;
499367a1092SKalle Valo 	int hangs;
500367a1092SKalle Valo 	u32 last_rtc;
501367a1092SKalle Valo 	int dump_raw;		/* 1 to dump raw bytes in /sys/.../memory */
502367a1092SKalle Valo 	u8 *snapshot[0x30];
503367a1092SKalle Valo 
504367a1092SKalle Valo 	u8 mandatory_bssid_mac[ETH_ALEN];
505367a1092SKalle Valo 	u8 mac_addr[ETH_ALEN];
506367a1092SKalle Valo 
507367a1092SKalle Valo 	int power_mode;
508367a1092SKalle Valo 
509367a1092SKalle Valo 	int messages_sent;
510367a1092SKalle Valo 
511367a1092SKalle Valo 	int short_retry_limit;
512367a1092SKalle Valo 	int long_retry_limit;
513367a1092SKalle Valo 
514367a1092SKalle Valo 	u32 rts_threshold;
515367a1092SKalle Valo 	u32 frag_threshold;
516367a1092SKalle Valo 
517367a1092SKalle Valo 	int in_isr;
518367a1092SKalle Valo 
519367a1092SKalle Valo 	u32 tx_rates;
520367a1092SKalle Valo 	int tx_power;
521367a1092SKalle Valo 	u32 beacon_interval;
522367a1092SKalle Valo 
523367a1092SKalle Valo 	char nick[IW_ESSID_MAX_SIZE + 1];
524367a1092SKalle Valo 
525367a1092SKalle Valo 	struct ipw2100_status_queue status_queue;
526367a1092SKalle Valo 
527367a1092SKalle Valo 	struct statistic txq_stat;
528367a1092SKalle Valo 	struct statistic rxq_stat;
529367a1092SKalle Valo 	struct ipw2100_bd_queue rx_queue;
530367a1092SKalle Valo 	struct ipw2100_bd_queue tx_queue;
531367a1092SKalle Valo 	struct ipw2100_rx_packet *rx_buffers;
532367a1092SKalle Valo 
533367a1092SKalle Valo 	struct statistic fw_pend_stat;
534367a1092SKalle Valo 	struct list_head fw_pend_list;
535367a1092SKalle Valo 
536367a1092SKalle Valo 	struct statistic msg_free_stat;
537367a1092SKalle Valo 	struct statistic msg_pend_stat;
538367a1092SKalle Valo 	struct list_head msg_free_list;
539367a1092SKalle Valo 	struct list_head msg_pend_list;
540367a1092SKalle Valo 	struct ipw2100_tx_packet *msg_buffers;
541367a1092SKalle Valo 
542367a1092SKalle Valo 	struct statistic tx_free_stat;
543367a1092SKalle Valo 	struct statistic tx_pend_stat;
544367a1092SKalle Valo 	struct list_head tx_free_list;
545367a1092SKalle Valo 	struct list_head tx_pend_list;
546367a1092SKalle Valo 	struct ipw2100_tx_packet *tx_buffers;
547367a1092SKalle Valo 
548367a1092SKalle Valo 	struct ipw2100_ordinals ordinals;
549367a1092SKalle Valo 
550367a1092SKalle Valo 	struct pci_dev *pci_dev;
551367a1092SKalle Valo 
552367a1092SKalle Valo 	struct proc_dir_entry *dir_dev;
553367a1092SKalle Valo 
554367a1092SKalle Valo 	struct net_device *net_dev;
555367a1092SKalle Valo 	struct iw_statistics wstats;
556367a1092SKalle Valo 
557367a1092SKalle Valo 	struct iw_public_data wireless_data;
558367a1092SKalle Valo 
559367a1092SKalle Valo 	struct tasklet_struct irq_tasklet;
560367a1092SKalle Valo 
561367a1092SKalle Valo 	struct delayed_work reset_work;
562367a1092SKalle Valo 	struct delayed_work security_work;
563367a1092SKalle Valo 	struct delayed_work wx_event_work;
564367a1092SKalle Valo 	struct delayed_work hang_check;
565367a1092SKalle Valo 	struct delayed_work rf_kill;
566367a1092SKalle Valo 	struct delayed_work scan_event;
567367a1092SKalle Valo 
568367a1092SKalle Valo 	int user_requested_scan;
569367a1092SKalle Valo 
5703cade2f3SArnd Bergmann 	/* Track time in suspend, using CLOCK_BOOTTIME */
5713cade2f3SArnd Bergmann 	time64_t suspend_at;
5723cade2f3SArnd Bergmann 	time64_t suspend_time;
573367a1092SKalle Valo 
574367a1092SKalle Valo 	u32 interrupts;
575367a1092SKalle Valo 	int tx_interrupts;
576367a1092SKalle Valo 	int rx_interrupts;
577367a1092SKalle Valo 	int inta_other;
578367a1092SKalle Valo 
579367a1092SKalle Valo 	spinlock_t low_lock;
580367a1092SKalle Valo 	struct mutex action_mutex;
581367a1092SKalle Valo 	struct mutex adapter_mutex;
582367a1092SKalle Valo 
583367a1092SKalle Valo 	wait_queue_head_t wait_command_queue;
584367a1092SKalle Valo };
585367a1092SKalle Valo 
586367a1092SKalle Valo /*********************************************************
587367a1092SKalle Valo  * Host Command -> From Driver to FW
588367a1092SKalle Valo  *********************************************************/
589367a1092SKalle Valo 
590367a1092SKalle Valo /**
591367a1092SKalle Valo  * Host command identifiers
592367a1092SKalle Valo  */
593367a1092SKalle Valo #define HOST_COMPLETE           2
594367a1092SKalle Valo #define SYSTEM_CONFIG           6
595367a1092SKalle Valo #define SSID                    8
596367a1092SKalle Valo #define MANDATORY_BSSID         9
597367a1092SKalle Valo #define AUTHENTICATION_TYPE    10
598367a1092SKalle Valo #define ADAPTER_ADDRESS        11
599367a1092SKalle Valo #define PORT_TYPE              12
600367a1092SKalle Valo #define INTERNATIONAL_MODE     13
601367a1092SKalle Valo #define CHANNEL                14
602367a1092SKalle Valo #define RTS_THRESHOLD          15
603367a1092SKalle Valo #define FRAG_THRESHOLD         16
604367a1092SKalle Valo #define POWER_MODE             17
605367a1092SKalle Valo #define TX_RATES               18
606367a1092SKalle Valo #define BASIC_TX_RATES         19
607367a1092SKalle Valo #define WEP_KEY_INFO           20
608367a1092SKalle Valo #define WEP_KEY_INDEX          25
609367a1092SKalle Valo #define WEP_FLAGS              26
610367a1092SKalle Valo #define ADD_MULTICAST          27
611367a1092SKalle Valo #define CLEAR_ALL_MULTICAST    28
612367a1092SKalle Valo #define BEACON_INTERVAL        29
613367a1092SKalle Valo #define ATIM_WINDOW            30
614367a1092SKalle Valo #define CLEAR_STATISTICS       31
615367a1092SKalle Valo #define SEND		       33
616367a1092SKalle Valo #define TX_POWER_INDEX         36
617367a1092SKalle Valo #define BROADCAST_SCAN         43
618367a1092SKalle Valo #define CARD_DISABLE           44
619367a1092SKalle Valo #define PREFERRED_BSSID        45
620367a1092SKalle Valo #define SET_SCAN_OPTIONS       46
621367a1092SKalle Valo #define SCAN_DWELL_TIME        47
622367a1092SKalle Valo #define SWEEP_TABLE            48
623367a1092SKalle Valo #define AP_OR_STATION_TABLE    49
624367a1092SKalle Valo #define GROUP_ORDINALS         50
625367a1092SKalle Valo #define SHORT_RETRY_LIMIT      51
626367a1092SKalle Valo #define LONG_RETRY_LIMIT       52
627367a1092SKalle Valo 
628367a1092SKalle Valo #define HOST_PRE_POWER_DOWN    58
629367a1092SKalle Valo #define CARD_DISABLE_PHY_OFF   61
630367a1092SKalle Valo #define MSDU_TX_RATES          62
631367a1092SKalle Valo 
632367a1092SKalle Valo /* Rogue AP Detection */
633367a1092SKalle Valo #define SET_STATION_STAT_BITS      64
634367a1092SKalle Valo #define CLEAR_STATIONS_STAT_BITS   65
635367a1092SKalle Valo #define LEAP_ROGUE_MODE            66	//TODO tbw replaced by CFG_LEAP_ROGUE_AP
636367a1092SKalle Valo #define SET_SECURITY_INFORMATION   67
637367a1092SKalle Valo #define DISASSOCIATION_BSSID	   68
638367a1092SKalle Valo #define SET_WPA_IE                 69
639367a1092SKalle Valo 
640367a1092SKalle Valo /* system configuration bit mask: */
641367a1092SKalle Valo #define IPW_CFG_MONITOR               0x00004
642367a1092SKalle Valo #define IPW_CFG_PREAMBLE_AUTO        0x00010
643367a1092SKalle Valo #define IPW_CFG_IBSS_AUTO_START     0x00020
644367a1092SKalle Valo #define IPW_CFG_LOOPBACK            0x00100
645367a1092SKalle Valo #define IPW_CFG_ANSWER_BCSSID_PROBE 0x00800
646367a1092SKalle Valo #define IPW_CFG_BT_SIDEBAND_SIGNAL	0x02000
647367a1092SKalle Valo #define IPW_CFG_802_1x_ENABLE       0x04000
648367a1092SKalle Valo #define IPW_CFG_BSS_MASK		0x08000
649367a1092SKalle Valo #define IPW_CFG_IBSS_MASK		0x10000
650367a1092SKalle Valo 
651367a1092SKalle Valo #define IPW_SCAN_NOASSOCIATE (1<<0)
652367a1092SKalle Valo #define IPW_SCAN_MIXED_CELL (1<<1)
653367a1092SKalle Valo /* RESERVED (1<<2) */
654367a1092SKalle Valo #define IPW_SCAN_PASSIVE (1<<3)
655367a1092SKalle Valo 
656367a1092SKalle Valo #define IPW_NIC_FATAL_ERROR 0x2A7F0
657367a1092SKalle Valo #define IPW_ERROR_ADDR(x) (x & 0x3FFFF)
658367a1092SKalle Valo #define IPW_ERROR_CODE(x) ((x & 0xFF000000) >> 24)
659367a1092SKalle Valo #define IPW2100_ERR_C3_CORRUPTION (0x10 << 24)
660367a1092SKalle Valo #define IPW2100_ERR_MSG_TIMEOUT   (0x11 << 24)
661367a1092SKalle Valo #define IPW2100_ERR_FW_LOAD       (0x12 << 24)
662367a1092SKalle Valo 
663367a1092SKalle Valo #define IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND			0x200
664367a1092SKalle Valo #define IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND  	IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x0D80
665367a1092SKalle Valo 
666367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_RX_BD_BASE                  (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x40)
667367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_RX_STATUS_BASE              (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x44)
668367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_RX_BD_SIZE                  (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x48)
669367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_RX_READ_INDEX               (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0xa0)
670367a1092SKalle Valo 
671367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_TX_QUEUE_BD_BASE          (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x00)
672367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_TX_QUEUE_BD_SIZE          (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x04)
673367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_TX_QUEUE_READ_INDEX       (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x80)
674367a1092SKalle Valo 
675367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_RX_WRITE_INDEX \
676367a1092SKalle Valo     (IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND + 0x20)
677367a1092SKalle Valo 
678367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_TX_QUEUE_WRITE_INDEX \
679367a1092SKalle Valo     (IPW_MEM_SRAM_HOST_INTERRUPT_AREA_LOWER_BOUND)
680367a1092SKalle Valo 
681367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_ORDINALS_TABLE_1   (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x180)
682367a1092SKalle Valo #define IPW_MEM_HOST_SHARED_ORDINALS_TABLE_2   (IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND + 0x184)
683367a1092SKalle Valo 
684367a1092SKalle Valo #define IPW2100_INTA_TX_TRANSFER               (0x00000001)	// Bit 0 (LSB)
685367a1092SKalle Valo #define IPW2100_INTA_RX_TRANSFER               (0x00000002)	// Bit 1
686367a1092SKalle Valo #define IPW2100_INTA_TX_COMPLETE	       (0x00000004)	// Bit 2
687367a1092SKalle Valo #define IPW2100_INTA_EVENT_INTERRUPT           (0x00000008)	// Bit 3
688367a1092SKalle Valo #define IPW2100_INTA_STATUS_CHANGE             (0x00000010)	// Bit 4
689367a1092SKalle Valo #define IPW2100_INTA_BEACON_PERIOD_EXPIRED     (0x00000020)	// Bit 5
690367a1092SKalle Valo #define IPW2100_INTA_SLAVE_MODE_HOST_COMMAND_DONE  (0x00010000)	// Bit 16
691367a1092SKalle Valo #define IPW2100_INTA_FW_INIT_DONE              (0x01000000)	// Bit 24
692367a1092SKalle Valo #define IPW2100_INTA_FW_CALIBRATION_CALC       (0x02000000)	// Bit 25
693367a1092SKalle Valo #define IPW2100_INTA_FATAL_ERROR               (0x40000000)	// Bit 30
694367a1092SKalle Valo #define IPW2100_INTA_PARITY_ERROR              (0x80000000)	// Bit 31 (MSB)
695367a1092SKalle Valo 
696367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_PRINCETON_RESET              (0x00000001)
697367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_FORCE_NMI                    (0x00000002)
698367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_PCI_HOST_CLUSTER_FATAL_NMI   (0x00000004)
699367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_CORE_FATAL_NMI               (0x00000008)
700367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_SW_RESET                     (0x00000080)
701367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_MASTER_DISABLED              (0x00000100)
702367a1092SKalle Valo #define IPW_AUX_HOST_RESET_REG_STOP_MASTER                  (0x00000200)
703367a1092SKalle Valo 
704367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_CLOCK_READY           (0x00000001)	// Bit 0 (LSB)
705367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY   (0x00000002)	// Bit 1
706367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_INIT_DONE             (0x00000004)	// Bit 2
707367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BITS_SYS_CONFIG           (0x000007c0)	// Bits 6-10
708367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_BUS_TYPE              (0x00000200)	// Bit 9
709367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_BAR0_BLOCK_SIZE       (0x00000400)	// Bit 10
710367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_USB_MODE              (0x20000000)	// Bit 29
711367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_HOST_FORCES_SYS_CLK   (0x40000000)	// Bit 30
712367a1092SKalle Valo #define IPW_AUX_HOST_GP_CNTRL_BIT_FW_FORCES_SYS_CLK     (0x80000000)	// Bit 31 (MSB)
713367a1092SKalle Valo 
714367a1092SKalle Valo #define IPW_BIT_GPIO_GPIO1_MASK         0x0000000C
715367a1092SKalle Valo #define IPW_BIT_GPIO_GPIO3_MASK         0x000000C0
716367a1092SKalle Valo #define IPW_BIT_GPIO_GPIO1_ENABLE       0x00000008
717367a1092SKalle Valo #define IPW_BIT_GPIO_RF_KILL            0x00010000
718367a1092SKalle Valo 
719367a1092SKalle Valo #define IPW_BIT_GPIO_LED_OFF            0x00002000	// Bit 13 = 1
720367a1092SKalle Valo 
721367a1092SKalle Valo #define IPW_REG_DOMAIN_0_OFFSET 	0x0000
722367a1092SKalle Valo #define IPW_REG_DOMAIN_1_OFFSET 	IPW_MEM_SRAM_HOST_SHARED_LOWER_BOUND
723367a1092SKalle Valo 
724367a1092SKalle Valo #define IPW_REG_INTA			IPW_REG_DOMAIN_0_OFFSET + 0x0008
725367a1092SKalle Valo #define IPW_REG_INTA_MASK		IPW_REG_DOMAIN_0_OFFSET + 0x000C
726367a1092SKalle Valo #define IPW_REG_INDIRECT_ACCESS_ADDRESS	IPW_REG_DOMAIN_0_OFFSET + 0x0010
727367a1092SKalle Valo #define IPW_REG_INDIRECT_ACCESS_DATA	IPW_REG_DOMAIN_0_OFFSET + 0x0014
728367a1092SKalle Valo #define IPW_REG_AUTOINCREMENT_ADDRESS	IPW_REG_DOMAIN_0_OFFSET + 0x0018
729367a1092SKalle Valo #define IPW_REG_AUTOINCREMENT_DATA	IPW_REG_DOMAIN_0_OFFSET + 0x001C
730367a1092SKalle Valo #define IPW_REG_RESET_REG		IPW_REG_DOMAIN_0_OFFSET + 0x0020
731367a1092SKalle Valo #define IPW_REG_GP_CNTRL		IPW_REG_DOMAIN_0_OFFSET + 0x0024
732367a1092SKalle Valo #define IPW_REG_GPIO			IPW_REG_DOMAIN_0_OFFSET + 0x0030
733367a1092SKalle Valo #define IPW_REG_FW_TYPE                 IPW_REG_DOMAIN_1_OFFSET + 0x0188
734367a1092SKalle Valo #define IPW_REG_FW_VERSION 		IPW_REG_DOMAIN_1_OFFSET + 0x018C
735367a1092SKalle Valo #define IPW_REG_FW_COMPATIBILITY_VERSION IPW_REG_DOMAIN_1_OFFSET + 0x0190
736367a1092SKalle Valo 
737367a1092SKalle Valo #define IPW_REG_INDIRECT_ADDR_MASK	0x00FFFFFC
738367a1092SKalle Valo 
739367a1092SKalle Valo #define IPW_INTERRUPT_MASK		0xC1010013
740367a1092SKalle Valo 
741367a1092SKalle Valo #define IPW2100_CONTROL_REG             0x220000
742367a1092SKalle Valo #define IPW2100_CONTROL_PHY_OFF         0x8
743367a1092SKalle Valo 
744367a1092SKalle Valo #define IPW2100_COMMAND			0x00300004
745367a1092SKalle Valo #define IPW2100_COMMAND_PHY_ON		0x0
746367a1092SKalle Valo #define IPW2100_COMMAND_PHY_OFF		0x1
747367a1092SKalle Valo 
748367a1092SKalle Valo /* in DEBUG_AREA, values of memory always 0xd55555d5 */
749367a1092SKalle Valo #define IPW_REG_DOA_DEBUG_AREA_START    IPW_REG_DOMAIN_0_OFFSET + 0x0090
750367a1092SKalle Valo #define IPW_REG_DOA_DEBUG_AREA_END      IPW_REG_DOMAIN_0_OFFSET + 0x00FF
751367a1092SKalle Valo #define IPW_DATA_DOA_DEBUG_VALUE        0xd55555d5
752367a1092SKalle Valo 
753367a1092SKalle Valo #define IPW_INTERNAL_REGISTER_HALT_AND_RESET	0x003000e0
754367a1092SKalle Valo 
755367a1092SKalle Valo #define IPW_WAIT_CLOCK_STABILIZATION_DELAY	    50	// micro seconds
756367a1092SKalle Valo #define IPW_WAIT_RESET_ARC_COMPLETE_DELAY	    10	// micro seconds
757367a1092SKalle Valo #define IPW_WAIT_RESET_MASTER_ASSERT_COMPLETE_DELAY 10	// micro seconds
758367a1092SKalle Valo 
759367a1092SKalle Valo // BD ring queue read/write difference
760367a1092SKalle Valo #define IPW_BD_QUEUE_W_R_MIN_SPARE 2
761367a1092SKalle Valo 
762367a1092SKalle Valo #define IPW_CACHE_LINE_LENGTH_DEFAULT		    0x80
763367a1092SKalle Valo 
764367a1092SKalle Valo #define IPW_CARD_DISABLE_PHY_OFF_COMPLETE_WAIT	    100	// 100 milli
765367a1092SKalle Valo #define IPW_PREPARE_POWER_DOWN_COMPLETE_WAIT	    100	// 100 milli
766367a1092SKalle Valo 
767367a1092SKalle Valo #define IPW_HEADER_802_11_SIZE		 sizeof(struct libipw_hdr_3addr)
768367a1092SKalle Valo #define IPW_MAX_80211_PAYLOAD_SIZE              2304U
769367a1092SKalle Valo #define IPW_MAX_802_11_PAYLOAD_LENGTH		2312
770367a1092SKalle Valo #define IPW_MAX_ACCEPTABLE_TX_FRAME_LENGTH	1536
771367a1092SKalle Valo #define IPW_MIN_ACCEPTABLE_RX_FRAME_LENGTH	60
772367a1092SKalle Valo #define IPW_MAX_ACCEPTABLE_RX_FRAME_LENGTH \
773367a1092SKalle Valo 	(IPW_MAX_ACCEPTABLE_TX_FRAME_LENGTH + IPW_HEADER_802_11_SIZE - \
774367a1092SKalle Valo         sizeof(struct ethhdr))
775367a1092SKalle Valo 
776367a1092SKalle Valo #define IPW_802_11_FCS_LENGTH 4
777367a1092SKalle Valo #define IPW_RX_NIC_BUFFER_LENGTH \
778367a1092SKalle Valo         (IPW_MAX_802_11_PAYLOAD_LENGTH + IPW_HEADER_802_11_SIZE + \
779367a1092SKalle Valo 		IPW_802_11_FCS_LENGTH)
780367a1092SKalle Valo 
781367a1092SKalle Valo #define IPW_802_11_PAYLOAD_OFFSET \
782367a1092SKalle Valo         (sizeof(struct libipw_hdr_3addr) + \
783367a1092SKalle Valo          sizeof(struct libipw_snap_hdr))
784367a1092SKalle Valo 
785367a1092SKalle Valo struct ipw2100_rx {
786367a1092SKalle Valo 	union {
787367a1092SKalle Valo 		unsigned char payload[IPW_RX_NIC_BUFFER_LENGTH];
788367a1092SKalle Valo 		struct libipw_hdr_4addr header;
789367a1092SKalle Valo 		u32 status;
790367a1092SKalle Valo 		struct ipw2100_notification notification;
791367a1092SKalle Valo 		struct ipw2100_cmd_header command;
792367a1092SKalle Valo 	} rx_data;
793367a1092SKalle Valo } __packed;
794367a1092SKalle Valo 
795367a1092SKalle Valo /* Bit 0-7 are for 802.11b tx rates - .  Bit 5-7 are reserved */
796367a1092SKalle Valo #define TX_RATE_1_MBIT              0x0001
797367a1092SKalle Valo #define TX_RATE_2_MBIT              0x0002
798367a1092SKalle Valo #define TX_RATE_5_5_MBIT            0x0004
799367a1092SKalle Valo #define TX_RATE_11_MBIT             0x0008
800367a1092SKalle Valo #define TX_RATE_MASK                0x000F
801367a1092SKalle Valo #define DEFAULT_TX_RATES            0x000F
802367a1092SKalle Valo 
803367a1092SKalle Valo #define IPW_POWER_MODE_CAM           0x00	//(always on)
804367a1092SKalle Valo #define IPW_POWER_INDEX_1            0x01
805367a1092SKalle Valo #define IPW_POWER_INDEX_2            0x02
806367a1092SKalle Valo #define IPW_POWER_INDEX_3            0x03
807367a1092SKalle Valo #define IPW_POWER_INDEX_4            0x04
808367a1092SKalle Valo #define IPW_POWER_INDEX_5            0x05
809367a1092SKalle Valo #define IPW_POWER_AUTO               0x06
810367a1092SKalle Valo #define IPW_POWER_MASK               0x0F
811367a1092SKalle Valo #define IPW_POWER_ENABLED            0x10
812367a1092SKalle Valo #define IPW_POWER_LEVEL(x)           ((x) & IPW_POWER_MASK)
813367a1092SKalle Valo 
814367a1092SKalle Valo #define IPW_TX_POWER_AUTO            0
815367a1092SKalle Valo #define IPW_TX_POWER_ENHANCED        1
816367a1092SKalle Valo 
817367a1092SKalle Valo #define IPW_TX_POWER_DEFAULT         32
818367a1092SKalle Valo #define IPW_TX_POWER_MIN             0
819367a1092SKalle Valo #define IPW_TX_POWER_MAX             16
820367a1092SKalle Valo #define IPW_TX_POWER_MIN_DBM         (-12)
821367a1092SKalle Valo #define IPW_TX_POWER_MAX_DBM         16
822367a1092SKalle Valo 
823367a1092SKalle Valo #define FW_SCAN_DONOT_ASSOCIATE     0x0001	// Dont Attempt to Associate after Scan
824367a1092SKalle Valo #define FW_SCAN_PASSIVE             0x0008	// Force PASSSIVE Scan
825367a1092SKalle Valo 
826367a1092SKalle Valo #define REG_MIN_CHANNEL             0
827367a1092SKalle Valo #define REG_MAX_CHANNEL             14
828367a1092SKalle Valo 
829367a1092SKalle Valo #define REG_CHANNEL_MASK            0x00003FFF
830367a1092SKalle Valo #define IPW_IBSS_11B_DEFAULT_MASK   0x87ff
831367a1092SKalle Valo 
832367a1092SKalle Valo #define DIVERSITY_EITHER            0	// Use both antennas
833367a1092SKalle Valo #define DIVERSITY_ANTENNA_A         1	// Use antenna A
834367a1092SKalle Valo #define DIVERSITY_ANTENNA_B         2	// Use antenna B
835367a1092SKalle Valo 
836367a1092SKalle Valo #define HOST_COMMAND_WAIT 0
837367a1092SKalle Valo #define HOST_COMMAND_NO_WAIT 1
838367a1092SKalle Valo 
839367a1092SKalle Valo #define LOCK_NONE 0
840367a1092SKalle Valo #define LOCK_DRIVER 1
841367a1092SKalle Valo #define LOCK_FW 2
842367a1092SKalle Valo 
843367a1092SKalle Valo #define TYPE_SWEEP_ORD                  0x000D
844367a1092SKalle Valo #define TYPE_IBSS_STTN_ORD              0x000E
845367a1092SKalle Valo #define TYPE_BSS_AP_ORD                 0x000F
846367a1092SKalle Valo #define TYPE_RAW_BEACON_ENTRY           0x0010
847367a1092SKalle Valo #define TYPE_CALIBRATION_DATA           0x0011
848367a1092SKalle Valo #define TYPE_ROGUE_AP_DATA              0x0012
849367a1092SKalle Valo #define TYPE_ASSOCIATION_REQUEST	0x0013
850367a1092SKalle Valo #define TYPE_REASSOCIATION_REQUEST	0x0014
851367a1092SKalle Valo 
852367a1092SKalle Valo #define HW_FEATURE_RFKILL 0x0001
853367a1092SKalle Valo #define RF_KILLSWITCH_OFF 1
854367a1092SKalle Valo #define RF_KILLSWITCH_ON  0
855367a1092SKalle Valo 
856367a1092SKalle Valo #define IPW_COMMAND_POOL_SIZE        40
857367a1092SKalle Valo 
858367a1092SKalle Valo #define IPW_START_ORD_TAB_1			1
859367a1092SKalle Valo #define IPW_START_ORD_TAB_2			1000
860367a1092SKalle Valo 
861367a1092SKalle Valo #define IPW_ORD_TAB_1_ENTRY_SIZE		sizeof(u32)
862367a1092SKalle Valo 
863367a1092SKalle Valo #define IS_ORDINAL_TABLE_ONE(mgr,id) \
864367a1092SKalle Valo     ((id >= IPW_START_ORD_TAB_1) && (id < mgr->table1_size))
865367a1092SKalle Valo #define IS_ORDINAL_TABLE_TWO(mgr,id) \
866367a1092SKalle Valo     ((id >= IPW_START_ORD_TAB_2) && (id < (mgr->table2_size + IPW_START_ORD_TAB_2)))
867367a1092SKalle Valo 
868367a1092SKalle Valo #define BSS_ID_LENGTH               6
869367a1092SKalle Valo 
870367a1092SKalle Valo // Fixed size data: Ordinal Table 1
871367a1092SKalle Valo typedef enum _ORDINAL_TABLE_1 {	// NS - means Not Supported by FW
872367a1092SKalle Valo // Transmit statistics
873367a1092SKalle Valo 	IPW_ORD_STAT_TX_HOST_REQUESTS = 1,	// # of requested Host Tx's (MSDU)
874367a1092SKalle Valo 	IPW_ORD_STAT_TX_HOST_COMPLETE,	// # of successful Host Tx's (MSDU)
875367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA,	// # of successful Directed Tx's (MSDU)
876367a1092SKalle Valo 
877367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA1 = 4,	// # of successful Directed Tx's (MSDU) @ 1MB
878367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA2,	// # of successful Directed Tx's (MSDU) @ 2MB
879367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA5_5,	// # of successful Directed Tx's (MSDU) @ 5_5MB
880367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA11,	// # of successful Directed Tx's (MSDU) @ 11MB
881367a1092SKalle Valo 	IPW_ORD_STAT_TX_DIR_DATA22,	// # of successful Directed Tx's (MSDU) @ 22MB
882367a1092SKalle Valo 
883367a1092SKalle Valo 	IPW_ORD_STAT_TX_NODIR_DATA1 = 13,	// # of successful Non_Directed Tx's (MSDU) @ 1MB
884367a1092SKalle Valo 	IPW_ORD_STAT_TX_NODIR_DATA2,	// # of successful Non_Directed Tx's (MSDU) @ 2MB
885367a1092SKalle Valo 	IPW_ORD_STAT_TX_NODIR_DATA5_5,	// # of successful Non_Directed Tx's (MSDU) @ 5.5MB
886367a1092SKalle Valo 	IPW_ORD_STAT_TX_NODIR_DATA11,	// # of successful Non_Directed Tx's (MSDU) @ 11MB
887367a1092SKalle Valo 
888367a1092SKalle Valo 	IPW_ORD_STAT_NULL_DATA = 21,	// # of successful NULL data Tx's
889367a1092SKalle Valo 	IPW_ORD_STAT_TX_RTS,	// # of successful Tx RTS
890367a1092SKalle Valo 	IPW_ORD_STAT_TX_CTS,	// # of successful Tx CTS
891367a1092SKalle Valo 	IPW_ORD_STAT_TX_ACK,	// # of successful Tx ACK
892367a1092SKalle Valo 	IPW_ORD_STAT_TX_ASSN,	// # of successful Association Tx's
893367a1092SKalle Valo 	IPW_ORD_STAT_TX_ASSN_RESP,	// # of successful Association response Tx's
894367a1092SKalle Valo 	IPW_ORD_STAT_TX_REASSN,	// # of successful Reassociation Tx's
895367a1092SKalle Valo 	IPW_ORD_STAT_TX_REASSN_RESP,	// # of successful Reassociation response Tx's
896367a1092SKalle Valo 	IPW_ORD_STAT_TX_PROBE,	// # of probes successfully transmitted
897367a1092SKalle Valo 	IPW_ORD_STAT_TX_PROBE_RESP,	// # of probe responses successfully transmitted
898367a1092SKalle Valo 	IPW_ORD_STAT_TX_BEACON,	// # of tx beacon
899367a1092SKalle Valo 	IPW_ORD_STAT_TX_ATIM,	// # of Tx ATIM
900367a1092SKalle Valo 	IPW_ORD_STAT_TX_DISASSN,	// # of successful Disassociation TX
901367a1092SKalle Valo 	IPW_ORD_STAT_TX_AUTH,	// # of successful Authentication Tx
902367a1092SKalle Valo 	IPW_ORD_STAT_TX_DEAUTH,	// # of successful Deauthentication TX
903367a1092SKalle Valo 
904367a1092SKalle Valo 	IPW_ORD_STAT_TX_TOTAL_BYTES = 41,	// Total successful Tx data bytes
905367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRIES,	// # of Tx retries
906367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRY1,	// # of Tx retries at 1MBPS
907367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRY2,	// # of Tx retries at 2MBPS
908367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRY5_5,	// # of Tx retries at 5.5MBPS
909367a1092SKalle Valo 	IPW_ORD_STAT_TX_RETRY11,	// # of Tx retries at 11MBPS
910367a1092SKalle Valo 
911367a1092SKalle Valo 	IPW_ORD_STAT_TX_FAILURES = 51,	// # of Tx Failures
912367a1092SKalle Valo 	IPW_ORD_STAT_TX_ABORT_AT_HOP,	//NS // # of Tx's aborted at hop time
913367a1092SKalle Valo 	IPW_ORD_STAT_TX_MAX_TRIES_IN_HOP,	// # of times max tries in a hop failed
914367a1092SKalle Valo 	IPW_ORD_STAT_TX_ABORT_LATE_DMA,	//NS // # of times tx aborted due to late dma setup
915367a1092SKalle Valo 	IPW_ORD_STAT_TX_ABORT_STX,	//NS // # of times backoff aborted
916367a1092SKalle Valo 	IPW_ORD_STAT_TX_DISASSN_FAIL,	// # of times disassociation failed
917367a1092SKalle Valo 	IPW_ORD_STAT_TX_ERR_CTS,	// # of missed/bad CTS frames
918367a1092SKalle Valo 	IPW_ORD_STAT_TX_BPDU,	//NS // # of spanning tree BPDUs sent
919367a1092SKalle Valo 	IPW_ORD_STAT_TX_ERR_ACK,	// # of tx err due to acks
920367a1092SKalle Valo 
921367a1092SKalle Valo 	// Receive statistics
922367a1092SKalle Valo 	IPW_ORD_STAT_RX_HOST = 61,	// # of packets passed to host
923367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA,	// # of directed packets
924367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA1,	// # of directed packets at 1MB
925367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA2,	// # of directed packets at 2MB
926367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA5_5,	// # of directed packets at 5.5MB
927367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA11,	// # of directed packets at 11MB
928367a1092SKalle Valo 	IPW_ORD_STAT_RX_DIR_DATA22,	// # of directed packets at 22MB
929367a1092SKalle Valo 
930367a1092SKalle Valo 	IPW_ORD_STAT_RX_NODIR_DATA = 71,	// # of nondirected packets
931367a1092SKalle Valo 	IPW_ORD_STAT_RX_NODIR_DATA1,	// # of nondirected packets at 1MB
932367a1092SKalle Valo 	IPW_ORD_STAT_RX_NODIR_DATA2,	// # of nondirected packets at 2MB
933367a1092SKalle Valo 	IPW_ORD_STAT_RX_NODIR_DATA5_5,	// # of nondirected packets at 5.5MB
934367a1092SKalle Valo 	IPW_ORD_STAT_RX_NODIR_DATA11,	// # of nondirected packets at 11MB
935367a1092SKalle Valo 
936367a1092SKalle Valo 	IPW_ORD_STAT_RX_NULL_DATA = 80,	// # of null data rx's
937367a1092SKalle Valo 	IPW_ORD_STAT_RX_POLL,	//NS // # of poll rx
938367a1092SKalle Valo 	IPW_ORD_STAT_RX_RTS,	// # of Rx RTS
939367a1092SKalle Valo 	IPW_ORD_STAT_RX_CTS,	// # of Rx CTS
940367a1092SKalle Valo 	IPW_ORD_STAT_RX_ACK,	// # of Rx ACK
941367a1092SKalle Valo 	IPW_ORD_STAT_RX_CFEND,	// # of Rx CF End
942367a1092SKalle Valo 	IPW_ORD_STAT_RX_CFEND_ACK,	// # of Rx CF End + CF Ack
943367a1092SKalle Valo 	IPW_ORD_STAT_RX_ASSN,	// # of Association Rx's
944367a1092SKalle Valo 	IPW_ORD_STAT_RX_ASSN_RESP,	// # of Association response Rx's
945367a1092SKalle Valo 	IPW_ORD_STAT_RX_REASSN,	// # of Reassociation Rx's
946367a1092SKalle Valo 	IPW_ORD_STAT_RX_REASSN_RESP,	// # of Reassociation response Rx's
947367a1092SKalle Valo 	IPW_ORD_STAT_RX_PROBE,	// # of probe Rx's
948367a1092SKalle Valo 	IPW_ORD_STAT_RX_PROBE_RESP,	// # of probe response Rx's
949367a1092SKalle Valo 	IPW_ORD_STAT_RX_BEACON,	// # of Rx beacon
950367a1092SKalle Valo 	IPW_ORD_STAT_RX_ATIM,	// # of Rx ATIM
951367a1092SKalle Valo 	IPW_ORD_STAT_RX_DISASSN,	// # of disassociation Rx
952367a1092SKalle Valo 	IPW_ORD_STAT_RX_AUTH,	// # of authentication Rx
953367a1092SKalle Valo 	IPW_ORD_STAT_RX_DEAUTH,	// # of deauthentication Rx
954367a1092SKalle Valo 
955367a1092SKalle Valo 	IPW_ORD_STAT_RX_TOTAL_BYTES = 101,	// Total rx data bytes received
956367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC,	// # of packets with Rx CRC error
957367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC1,	// # of Rx CRC errors at 1MB
958367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC2,	// # of Rx CRC errors at 2MB
959367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC5_5,	// # of Rx CRC errors at 5.5MB
960367a1092SKalle Valo 	IPW_ORD_STAT_RX_ERR_CRC11,	// # of Rx CRC errors at 11MB
961367a1092SKalle Valo 
962367a1092SKalle Valo 	IPW_ORD_STAT_RX_DUPLICATE1 = 112,	// # of duplicate rx packets at 1MB
963367a1092SKalle Valo 	IPW_ORD_STAT_RX_DUPLICATE2,	// # of duplicate rx packets at 2MB
964367a1092SKalle Valo 	IPW_ORD_STAT_RX_DUPLICATE5_5,	// # of duplicate rx packets at 5.5MB
965367a1092SKalle Valo 	IPW_ORD_STAT_RX_DUPLICATE11,	// # of duplicate rx packets at 11MB
966367a1092SKalle Valo 	IPW_ORD_STAT_RX_DUPLICATE = 119,	// # of duplicate rx packets
967367a1092SKalle Valo 
968367a1092SKalle Valo 	IPW_ORD_PERS_DB_LOCK = 120,	// # locking fw permanent  db
969367a1092SKalle Valo 	IPW_ORD_PERS_DB_SIZE,	// # size of fw permanent  db
970367a1092SKalle Valo 	IPW_ORD_PERS_DB_ADDR,	// # address of fw permanent  db
971367a1092SKalle Valo 	IPW_ORD_STAT_RX_INVALID_PROTOCOL,	// # of rx frames with invalid protocol
972367a1092SKalle Valo 	IPW_ORD_SYS_BOOT_TIME,	// # Boot time
973367a1092SKalle Valo 	IPW_ORD_STAT_RX_NO_BUFFER,	// # of rx frames rejected due to no buffer
974367a1092SKalle Valo 	IPW_ORD_STAT_RX_ABORT_LATE_DMA,	//NS // # of rx frames rejected due to dma setup too late
975367a1092SKalle Valo 	IPW_ORD_STAT_RX_ABORT_AT_HOP,	//NS // # of rx frames aborted due to hop
976367a1092SKalle Valo 	IPW_ORD_STAT_RX_MISSING_FRAG,	// # of rx frames dropped due to missing fragment
977367a1092SKalle Valo 	IPW_ORD_STAT_RX_ORPHAN_FRAG,	// # of rx frames dropped due to non-sequential fragment
978367a1092SKalle Valo 	IPW_ORD_STAT_RX_ORPHAN_FRAME,	// # of rx frames dropped due to unmatched 1st frame
979367a1092SKalle Valo 	IPW_ORD_STAT_RX_FRAG_AGEOUT,	// # of rx frames dropped due to uncompleted frame
980367a1092SKalle Valo 	IPW_ORD_STAT_RX_BAD_SSID,	//NS // Bad SSID (unused)
981367a1092SKalle Valo 	IPW_ORD_STAT_RX_ICV_ERRORS,	// # of ICV errors during decryption
982367a1092SKalle Valo 
983367a1092SKalle Valo // PSP Statistics
984367a1092SKalle Valo 	IPW_ORD_STAT_PSP_SUSPENSION = 137,	// # of times adapter suspended
985367a1092SKalle Valo 	IPW_ORD_STAT_PSP_BCN_TIMEOUT,	// # of beacon timeout
986367a1092SKalle Valo 	IPW_ORD_STAT_PSP_POLL_TIMEOUT,	// # of poll response timeouts
987367a1092SKalle Valo 	IPW_ORD_STAT_PSP_NONDIR_TIMEOUT,	// # of timeouts waiting for last broadcast/muticast pkt
988367a1092SKalle Valo 	IPW_ORD_STAT_PSP_RX_DTIMS,	// # of PSP DTIMs received
989367a1092SKalle Valo 	IPW_ORD_STAT_PSP_RX_TIMS,	// # of PSP TIMs received
990367a1092SKalle Valo 	IPW_ORD_STAT_PSP_STATION_ID,	// PSP Station ID
991367a1092SKalle Valo 
992367a1092SKalle Valo // Association and roaming
993367a1092SKalle Valo 	IPW_ORD_LAST_ASSN_TIME = 147,	// RTC time of last association
994367a1092SKalle Valo 	IPW_ORD_STAT_PERCENT_MISSED_BCNS,	// current calculation of % missed beacons
995367a1092SKalle Valo 	IPW_ORD_STAT_PERCENT_RETRIES,	// current calculation of % missed tx retries
996367a1092SKalle Valo 	IPW_ORD_ASSOCIATED_AP_PTR,	// If associated, this is ptr to the associated
997367a1092SKalle Valo 	// AP table entry. set to 0 if not associated
9983ea0a58cSColin Ian King 	IPW_ORD_AVAILABLE_AP_CNT,	// # of AP's described in the AP table
999367a1092SKalle Valo 	IPW_ORD_AP_LIST_PTR,	// Ptr to list of available APs
1000367a1092SKalle Valo 	IPW_ORD_STAT_AP_ASSNS,	// # of associations
1001367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_FAIL,	// # of association failures
1002367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_RESP_FAIL,	// # of failuresdue to response fail
1003367a1092SKalle Valo 	IPW_ORD_STAT_FULL_SCANS,	// # of full scans
1004367a1092SKalle Valo 
1005367a1092SKalle Valo 	IPW_ORD_CARD_DISABLED,	// # Card Disabled
1006367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_INHIBIT,	// # of times roaming was inhibited due to ongoing activity
1007367a1092SKalle Valo 	IPW_FILLER_40,
1008367a1092SKalle Valo 	IPW_ORD_RSSI_AT_ASSN = 160,	// RSSI of associated AP at time of association
1009367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE1,	// # of reassociations due to no tx from AP in last N
1010367a1092SKalle Valo 	// hops or no prob_ responses in last 3 minutes
1011367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE2,	// # of reassociations due to poor tx/rx quality
1012367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE3,	// # of reassociations due to tx/rx quality with excessive
1013367a1092SKalle Valo 	// load at the AP
1014367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE4,	// # of reassociations due to AP RSSI level fell below
1015367a1092SKalle Valo 	// eligible group
1016367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE5,	// # of reassociations due to load leveling
1017367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_CAUSE6,	//NS // # of reassociations due to dropped by Ap
1018367a1092SKalle Valo 	IPW_FILLER_41,
1019367a1092SKalle Valo 	IPW_FILLER_42,
1020367a1092SKalle Valo 	IPW_FILLER_43,
1021367a1092SKalle Valo 	IPW_ORD_STAT_AUTH_FAIL,	// # of times authentication failed
1022367a1092SKalle Valo 	IPW_ORD_STAT_AUTH_RESP_FAIL,	// # of times authentication response failed
1023367a1092SKalle Valo 	IPW_ORD_STATION_TABLE_CNT,	// # of entries in association table
1024367a1092SKalle Valo 
1025367a1092SKalle Valo // Other statistics
1026367a1092SKalle Valo 	IPW_ORD_RSSI_AVG_CURR = 173,	// Current avg RSSI
1027367a1092SKalle Valo 	IPW_ORD_STEST_RESULTS_CURR,	//NS // Current self test results word
1028367a1092SKalle Valo 	IPW_ORD_STEST_RESULTS_CUM,	//NS // Cummulative self test results word
1029367a1092SKalle Valo 	IPW_ORD_SELF_TEST_STATUS,	//NS //
1030367a1092SKalle Valo 	IPW_ORD_POWER_MGMT_MODE,	// Power mode - 0=CAM, 1=PSP
1031367a1092SKalle Valo 	IPW_ORD_POWER_MGMT_INDEX,	//NS //
1032367a1092SKalle Valo 	IPW_ORD_COUNTRY_CODE,	// IEEE country code as recv'd from beacon
1033367a1092SKalle Valo 	IPW_ORD_COUNTRY_CHANNELS,	// channels supported by country
1034367a1092SKalle Valo // IPW_ORD_COUNTRY_CHANNELS:
1035367a1092SKalle Valo // For 11b the lower 2-byte are used for channels from 1-14
1036367a1092SKalle Valo //   and the higher 2-byte are not used.
1037367a1092SKalle Valo 	IPW_ORD_RESET_CNT,	// # of adapter resets (warm)
1038367a1092SKalle Valo 	IPW_ORD_BEACON_INTERVAL,	// Beacon interval
1039367a1092SKalle Valo 
1040367a1092SKalle Valo 	IPW_ORD_PRINCETON_VERSION = 184,	//NS // Princeton Version
1041367a1092SKalle Valo 	IPW_ORD_ANTENNA_DIVERSITY,	// TRUE if antenna diversity is disabled
1042367a1092SKalle Valo 	IPW_ORD_CCA_RSSI,	//NS // CCA RSSI value (factory programmed)
1043367a1092SKalle Valo 	IPW_ORD_STAT_EEPROM_UPDATE,	//NS // # of times config EEPROM updated
1044367a1092SKalle Valo 	IPW_ORD_DTIM_PERIOD,	// # of beacon intervals between DTIMs
1045367a1092SKalle Valo 	IPW_ORD_OUR_FREQ,	// current radio freq lower digits - channel ID
1046367a1092SKalle Valo 
1047367a1092SKalle Valo 	IPW_ORD_RTC_TIME = 190,	// current RTC time
1048367a1092SKalle Valo 	IPW_ORD_PORT_TYPE,	// operating mode
1049367a1092SKalle Valo 	IPW_ORD_CURRENT_TX_RATE,	// current tx rate
1050367a1092SKalle Valo 	IPW_ORD_SUPPORTED_RATES,	// Bitmap of supported tx rates
1051367a1092SKalle Valo 	IPW_ORD_ATIM_WINDOW,	// current ATIM Window
1052367a1092SKalle Valo 	IPW_ORD_BASIC_RATES,	// bitmap of basic tx rates
1053367a1092SKalle Valo 	IPW_ORD_NIC_HIGHEST_RATE,	// bitmap of basic tx rates
1054367a1092SKalle Valo 	IPW_ORD_AP_HIGHEST_RATE,	// bitmap of basic tx rates
1055367a1092SKalle Valo 	IPW_ORD_CAPABILITIES,	// Management frame capability field
1056367a1092SKalle Valo 	IPW_ORD_AUTH_TYPE,	// Type of authentication
1057367a1092SKalle Valo 	IPW_ORD_RADIO_TYPE,	// Adapter card platform type
1058367a1092SKalle Valo 	IPW_ORD_RTS_THRESHOLD = 201,	// Min length of packet after which RTS handshaking is used
1059367a1092SKalle Valo 	IPW_ORD_INT_MODE,	// International mode
1060367a1092SKalle Valo 	IPW_ORD_FRAGMENTATION_THRESHOLD,	// protocol frag threshold
1061367a1092SKalle Valo 	IPW_ORD_EEPROM_SRAM_DB_BLOCK_START_ADDRESS,	// EEPROM offset in SRAM
1062367a1092SKalle Valo 	IPW_ORD_EEPROM_SRAM_DB_BLOCK_SIZE,	// EEPROM size in SRAM
1063367a1092SKalle Valo 	IPW_ORD_EEPROM_SKU_CAPABILITY,	// EEPROM SKU Capability    206 =
1064367a1092SKalle Valo 	IPW_ORD_EEPROM_IBSS_11B_CHANNELS,	// EEPROM IBSS 11b channel set
1065367a1092SKalle Valo 
1066367a1092SKalle Valo 	IPW_ORD_MAC_VERSION = 209,	// MAC Version
1067367a1092SKalle Valo 	IPW_ORD_MAC_REVISION,	// MAC Revision
1068367a1092SKalle Valo 	IPW_ORD_RADIO_VERSION,	// Radio Version
1069367a1092SKalle Valo 	IPW_ORD_NIC_MANF_DATE_TIME,	// MANF Date/Time STAMP
1070367a1092SKalle Valo 	IPW_ORD_UCODE_VERSION,	// Ucode Version
1071367a1092SKalle Valo 	IPW_ORD_HW_RF_SWITCH_STATE = 214,	// HW RF Kill Switch State
1072367a1092SKalle Valo } ORDINALTABLE1;
1073367a1092SKalle Valo 
1074367a1092SKalle Valo // ordinal table 2
1075367a1092SKalle Valo // Variable length data:
1076367a1092SKalle Valo #define IPW_FIRST_VARIABLE_LENGTH_ORDINAL   1001
1077367a1092SKalle Valo 
1078367a1092SKalle Valo typedef enum _ORDINAL_TABLE_2 {	// NS - means Not Supported by FW
1079367a1092SKalle Valo 	IPW_ORD_STAT_BASE = 1000,	// contains number of variable ORDs
1080367a1092SKalle Valo 	IPW_ORD_STAT_ADAPTER_MAC = 1001,	// 6 bytes: our adapter MAC address
1081367a1092SKalle Valo 	IPW_ORD_STAT_PREFERRED_BSSID = 1002,	// 6 bytes: BSSID of the preferred AP
1082367a1092SKalle Valo 	IPW_ORD_STAT_MANDATORY_BSSID = 1003,	// 6 bytes: BSSID of the mandatory AP
1083367a1092SKalle Valo 	IPW_FILL_1,		//NS //
1084367a1092SKalle Valo 	IPW_ORD_STAT_COUNTRY_TEXT = 1005,	// 36 bytes: Country name text, First two bytes are Country code
1085367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_SSID = 1006,	// 32 bytes: ESSID String
1086367a1092SKalle Valo 	IPW_ORD_STATION_TABLE = 1007,	// ? bytes: Station/AP table (via Direct SSID Scans)
1087367a1092SKalle Valo 	IPW_ORD_STAT_SWEEP_TABLE = 1008,	// ? bytes: Sweep/Host Table table (via Broadcast Scans)
1088367a1092SKalle Valo 	IPW_ORD_STAT_ROAM_LOG = 1009,	// ? bytes: Roaming log
1089367a1092SKalle Valo 	IPW_ORD_STAT_RATE_LOG = 1010,	//NS // 0 bytes: Rate log
1090367a1092SKalle Valo 	IPW_ORD_STAT_FIFO = 1011,	//NS // 0 bytes: Fifo buffer data structures
1091367a1092SKalle Valo 	IPW_ORD_STAT_FW_VER_NUM = 1012,	// 14 bytes: fw version ID string as in (a.bb.ccc; "0.08.011")
1092367a1092SKalle Valo 	IPW_ORD_STAT_FW_DATE = 1013,	// 14 bytes: fw date string (mmm dd yyyy; "Mar 13 2002")
1093367a1092SKalle Valo 	IPW_ORD_STAT_ASSN_AP_BSSID = 1014,	// 6 bytes: MAC address of associated AP
1094367a1092SKalle Valo 	IPW_ORD_STAT_DEBUG = 1015,	//NS // ? bytes:
1095367a1092SKalle Valo 	IPW_ORD_STAT_NIC_BPA_NUM = 1016,	// 11 bytes: NIC BPA number in ASCII
1096367a1092SKalle Valo 	IPW_ORD_STAT_UCODE_DATE = 1017,	// 5 bytes: uCode date
1097367a1092SKalle Valo 	IPW_ORD_SECURITY_NGOTIATION_RESULT = 1018,
1098367a1092SKalle Valo } ORDINALTABLE2;		// NS - means Not Supported by FW
1099367a1092SKalle Valo 
1100367a1092SKalle Valo #define IPW_LAST_VARIABLE_LENGTH_ORDINAL   1018
1101367a1092SKalle Valo 
1102367a1092SKalle Valo #ifndef WIRELESS_SPY
1103367a1092SKalle Valo #define WIRELESS_SPY		// enable iwspy support
1104367a1092SKalle Valo #endif
1105367a1092SKalle Valo 
1106367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA0 	0x0002f200
1107367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA0_END 	0x0002f510	// 0x310 bytes
1108367a1092SKalle Valo 
1109367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA1 	0x0002f610
1110367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA1_END 	0x0002f630	// 0x20 bytes
1111367a1092SKalle Valo 
1112367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA2 	0x0002fa00
1113367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA2_END 	0x0002fa20	// 0x20 bytes
1114367a1092SKalle Valo 
1115367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA3 	0x0002fc00
1116367a1092SKalle Valo #define IPW_HOST_FW_SHARED_AREA3_END 	0x0002fc10	// 0x10 bytes
1117367a1092SKalle Valo 
1118367a1092SKalle Valo #define IPW_HOST_FW_INTERRUPT_AREA 	0x0002ff80
1119367a1092SKalle Valo #define IPW_HOST_FW_INTERRUPT_AREA_END 	0x00030000	// 0x80 bytes
1120367a1092SKalle Valo 
1121367a1092SKalle Valo struct ipw2100_fw_chunk {
1122367a1092SKalle Valo 	unsigned char *buf;
1123367a1092SKalle Valo 	long len;
1124367a1092SKalle Valo 	long pos;
1125367a1092SKalle Valo 	struct list_head list;
1126367a1092SKalle Valo };
1127367a1092SKalle Valo 
1128367a1092SKalle Valo struct ipw2100_fw_chunk_set {
1129367a1092SKalle Valo 	const void *data;
1130367a1092SKalle Valo 	unsigned long size;
1131367a1092SKalle Valo };
1132367a1092SKalle Valo 
1133367a1092SKalle Valo struct ipw2100_fw {
1134367a1092SKalle Valo 	int version;
1135367a1092SKalle Valo 	struct ipw2100_fw_chunk_set fw;
1136367a1092SKalle Valo 	struct ipw2100_fw_chunk_set uc;
1137367a1092SKalle Valo 	const struct firmware *fw_entry;
1138367a1092SKalle Valo };
1139367a1092SKalle Valo 
1140367a1092SKalle Valo #define MAX_FW_VERSION_LEN 14
1141367a1092SKalle Valo 
1142367a1092SKalle Valo #endif				/* _IPW2100_H */
1143