xref: /openbmc/linux/drivers/net/wireless/broadcom/brcm80211/brcmfmac/pcie.c (revision b181f7029bd71238ac2754ce7052dffd69432085)
1daeccac2SArend van Spriel // SPDX-License-Identifier: ISC
2daeccac2SArend van Spriel /*
3daeccac2SArend van Spriel  * Copyright (c) 2014 Broadcom Corporation
405491d2cSKalle Valo  */
505491d2cSKalle Valo 
605491d2cSKalle Valo #include <linux/kernel.h>
705491d2cSKalle Valo #include <linux/module.h>
805491d2cSKalle Valo #include <linux/firmware.h>
905491d2cSKalle Valo #include <linux/pci.h>
1005491d2cSKalle Valo #include <linux/vmalloc.h>
1105491d2cSKalle Valo #include <linux/delay.h>
1205491d2cSKalle Valo #include <linux/interrupt.h>
1305491d2cSKalle Valo #include <linux/bcma/bcma.h>
1405491d2cSKalle Valo #include <linux/sched.h>
15dcb485dfSWright Feng #include <linux/sched/signal.h>
16dcb485dfSWright Feng #include <linux/kthread.h>
179466987fSHector Martin #include <linux/io.h>
1891918ce8SHector Martin #include <linux/random.h>
1905491d2cSKalle Valo #include <asm/unaligned.h>
2005491d2cSKalle Valo 
2105491d2cSKalle Valo #include <soc.h>
2205491d2cSKalle Valo #include <chipcommon.h>
2305491d2cSKalle Valo #include <brcmu_utils.h>
2405491d2cSKalle Valo #include <brcmu_wifi.h>
2505491d2cSKalle Valo #include <brcm_hw_ids.h>
2605491d2cSKalle Valo 
278602e624SRafał Miłecki /* Custom brcmf_err() that takes bus arg and passes it further */
288602e624SRafał Miłecki #define brcmf_err(bus, fmt, ...)					\
298602e624SRafał Miłecki 	do {								\
308602e624SRafał Miłecki 		if (IS_ENABLED(CONFIG_BRCMDBG) ||			\
318602e624SRafał Miłecki 		    IS_ENABLED(CONFIG_BRCM_TRACING) ||			\
328602e624SRafał Miłecki 		    net_ratelimit())					\
338602e624SRafał Miłecki 			__brcmf_err(bus, __func__, fmt, ##__VA_ARGS__);	\
348602e624SRafał Miłecki 	} while (0)
358602e624SRafał Miłecki 
3605491d2cSKalle Valo #include "debug.h"
3705491d2cSKalle Valo #include "bus.h"
3805491d2cSKalle Valo #include "commonring.h"
3905491d2cSKalle Valo #include "msgbuf.h"
4005491d2cSKalle Valo #include "pcie.h"
4105491d2cSKalle Valo #include "firmware.h"
4205491d2cSKalle Valo #include "chip.h"
43af5b5e62SHante Meuleman #include "core.h"
44af5b5e62SHante Meuleman #include "common.h"
4505491d2cSKalle Valo 
4605491d2cSKalle Valo 
4705491d2cSKalle Valo enum brcmf_pcie_state {
4805491d2cSKalle Valo 	BRCMFMAC_PCIE_STATE_DOWN,
4905491d2cSKalle Valo 	BRCMFMAC_PCIE_STATE_UP
5005491d2cSKalle Valo };
5105491d2cSKalle Valo 
5241f573dbSArend Van Spriel BRCMF_FW_DEF(43602, "brcmfmac43602-pcie");
5341f573dbSArend Van Spriel BRCMF_FW_DEF(4350, "brcmfmac4350-pcie");
5441f573dbSArend Van Spriel BRCMF_FW_DEF(4350C, "brcmfmac4350c2-pcie");
5554f01f56SHector Martin BRCMF_FW_CLM_DEF(4355, "brcmfmac4355-pcie");
5669005e67SHector Martin BRCMF_FW_CLM_DEF(4355C1, "brcmfmac4355c1-pcie");
57885f256fSMatthias Brugger BRCMF_FW_CLM_DEF(4356, "brcmfmac4356-pcie");
58885f256fSMatthias Brugger BRCMF_FW_CLM_DEF(43570, "brcmfmac43570-pcie");
5941f573dbSArend Van Spriel BRCMF_FW_DEF(4358, "brcmfmac4358-pcie");
6041f573dbSArend Van Spriel BRCMF_FW_DEF(4359, "brcmfmac4359-pcie");
61e5c3da9aSKonrad Dybcio BRCMF_FW_DEF(4359C, "brcmfmac4359c-pcie");
626a142f70SHector Martin BRCMF_FW_CLM_DEF(4364B2, "brcmfmac4364b2-pcie");
636a142f70SHector Martin BRCMF_FW_CLM_DEF(4364B3, "brcmfmac4364b3-pcie");
6441f573dbSArend Van Spriel BRCMF_FW_DEF(4365B, "brcmfmac4365b-pcie");
6541f573dbSArend Van Spriel BRCMF_FW_DEF(4365C, "brcmfmac4365c-pcie");
6641f573dbSArend Van Spriel BRCMF_FW_DEF(4366B, "brcmfmac4366b-pcie");
6741f573dbSArend Van Spriel BRCMF_FW_DEF(4366C, "brcmfmac4366c-pcie");
6841f573dbSArend Van Spriel BRCMF_FW_DEF(4371, "brcmfmac4371-pcie");
69bf8bbd90SHector Martin BRCMF_FW_CLM_DEF(4377B3, "brcmfmac4377b3-pcie");
70e8b80bf2SHector Martin BRCMF_FW_CLM_DEF(4378B1, "brcmfmac4378b1-pcie");
711d5003d0SHector Martin BRCMF_FW_CLM_DEF(4378B3, "brcmfmac4378b3-pcie");
72117ace40SHector Martin BRCMF_FW_CLM_DEF(4387C2, "brcmfmac4387c2-pcie");
7305491d2cSKalle Valo 
746d766d8cSHector Martin /* firmware config files */
756d766d8cSHector Martin MODULE_FIRMWARE(BRCMF_FW_DEFAULT_PATH "brcmfmac*-pcie.txt");
766d766d8cSHector Martin MODULE_FIRMWARE(BRCMF_FW_DEFAULT_PATH "brcmfmac*-pcie.*.txt");
776d766d8cSHector Martin 
786d766d8cSHector Martin /* per-board firmware binaries */
796d766d8cSHector Martin MODULE_FIRMWARE(BRCMF_FW_DEFAULT_PATH "brcmfmac*-pcie.*.bin");
80a1b5a902SHector Martin MODULE_FIRMWARE(BRCMF_FW_DEFAULT_PATH "brcmfmac*-pcie.*.clm_blob");
8175102b75SHector Martin MODULE_FIRMWARE(BRCMF_FW_DEFAULT_PATH "brcmfmac*-pcie.*.txcap_blob");
826d766d8cSHector Martin 
83ff68c9f9SArend Van Spriel static const struct brcmf_firmware_mapping brcmf_pcie_fwnames[] = {
8441f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43602_CHIP_ID, 0xFFFFFFFF, 43602),
8541f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43465_CHIP_ID, 0xFFFFFFF0, 4366C),
8641f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0x000000FF, 4350C),
8741f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4350_CHIP_ID, 0xFFFFFF00, 4350),
8841f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43525_CHIP_ID, 0xFFFFFFF0, 4365C),
8969005e67SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4355_CHIP_ID, 0x000007FF, 4355),
9069005e67SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4355_CHIP_ID, 0xFFFFF800, 4355C1), /* rev ID 12/C2 seen */
9141f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
9241f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43567_CHIP_ID, 0xFFFFFFFF, 43570),
9341f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43569_CHIP_ID, 0xFFFFFFFF, 43570),
9441f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_43570_CHIP_ID, 0xFFFFFFFF, 43570),
9541f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4358_CHIP_ID, 0xFFFFFFFF, 4358),
96e5c3da9aSKonrad Dybcio 	BRCMF_FW_ENTRY(BRCM_CC_4359_CHIP_ID, 0x000001FF, 4359),
97e5c3da9aSKonrad Dybcio 	BRCMF_FW_ENTRY(BRCM_CC_4359_CHIP_ID, 0xFFFFFE00, 4359C),
986a142f70SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4364_CHIP_ID, 0x0000000F, 4364B2), /* 3 */
996a142f70SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4364_CHIP_ID, 0xFFFFFFF0, 4364B3), /* 4 */
10041f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0x0000000F, 4365B),
10141f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4365_CHIP_ID, 0xFFFFFFF0, 4365C),
10241f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0x0000000F, 4366B),
10341f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4366_CHIP_ID, 0xFFFFFFF0, 4366C),
1041f589e25SDan Haab 	BRCMF_FW_ENTRY(BRCM_CC_43664_CHIP_ID, 0xFFFFFFF0, 4366C),
105f4add103SRafał Miłecki 	BRCMF_FW_ENTRY(BRCM_CC_43666_CHIP_ID, 0xFFFFFFF0, 4366C),
10641f573dbSArend Van Spriel 	BRCMF_FW_ENTRY(BRCM_CC_4371_CHIP_ID, 0xFFFFFFFF, 4371),
107bf8bbd90SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4377_CHIP_ID, 0xFFFFFFFF, 4377B3), /* revision ID 4 */
1081d5003d0SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4378_CHIP_ID, 0x0000000F, 4378B1), /* revision ID 3 */
1091d5003d0SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4378_CHIP_ID, 0xFFFFFFE0, 4378B3), /* revision ID 5 */
110117ace40SHector Martin 	BRCMF_FW_ENTRY(BRCM_CC_4387_CHIP_ID, 0xFFFFFFFF, 4387C2), /* revision ID 7 */
11146d703a7SHante Meuleman };
11205491d2cSKalle Valo 
1131b8d2e0aSWright Feng #define BRCMF_PCIE_FW_UP_TIMEOUT		5000 /* msec */
11405491d2cSKalle Valo 
11505491d2cSKalle Valo #define BRCMF_PCIE_REG_MAP_SIZE			(32 * 1024)
11605491d2cSKalle Valo 
11705491d2cSKalle Valo /* backplane addres space accessed by BAR0 */
11805491d2cSKalle Valo #define	BRCMF_PCIE_BAR0_WINDOW			0x80
11905491d2cSKalle Valo #define BRCMF_PCIE_BAR0_REG_SIZE		0x1000
12005491d2cSKalle Valo #define	BRCMF_PCIE_BAR0_WRAPPERBASE		0x70
12105491d2cSKalle Valo 
12205491d2cSKalle Valo #define BRCMF_PCIE_BAR0_WRAPBASE_DMP_OFFSET	0x1000
12305491d2cSKalle Valo #define BRCMF_PCIE_BARO_PCIE_ENUM_OFFSET	0x2000
12405491d2cSKalle Valo 
12505491d2cSKalle Valo #define BRCMF_PCIE_ARMCR4REG_BANKIDX		0x40
12605491d2cSKalle Valo #define BRCMF_PCIE_ARMCR4REG_BANKPDA		0x4C
12705491d2cSKalle Valo 
12805491d2cSKalle Valo #define BRCMF_PCIE_REG_INTSTATUS		0x90
12905491d2cSKalle Valo #define BRCMF_PCIE_REG_INTMASK			0x94
13005491d2cSKalle Valo #define BRCMF_PCIE_REG_SBMBX			0x98
13105491d2cSKalle Valo 
13205491d2cSKalle Valo #define BRCMF_PCIE_REG_LINK_STATUS_CTRL		0xBC
13305491d2cSKalle Valo 
13405491d2cSKalle Valo #define BRCMF_PCIE_PCIE2REG_INTMASK		0x24
13505491d2cSKalle Valo #define BRCMF_PCIE_PCIE2REG_MAILBOXINT		0x48
13605491d2cSKalle Valo #define BRCMF_PCIE_PCIE2REG_MAILBOXMASK		0x4C
13705491d2cSKalle Valo #define BRCMF_PCIE_PCIE2REG_CONFIGADDR		0x120
13805491d2cSKalle Valo #define BRCMF_PCIE_PCIE2REG_CONFIGDATA		0x124
13984ad327dSFranky Lin #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_0	0x140
14084ad327dSFranky Lin #define BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_1	0x144
14105491d2cSKalle Valo 
142e01d7a54SHector Martin #define BRCMF_PCIE_64_PCIE2REG_INTMASK		0xC14
143e01d7a54SHector Martin #define BRCMF_PCIE_64_PCIE2REG_MAILBOXINT	0xC30
144e01d7a54SHector Martin #define BRCMF_PCIE_64_PCIE2REG_MAILBOXMASK	0xC34
145e01d7a54SHector Martin #define BRCMF_PCIE_64_PCIE2REG_H2D_MAILBOX_0	0xA20
146e01d7a54SHector Martin #define BRCMF_PCIE_64_PCIE2REG_H2D_MAILBOX_1	0xA24
147e01d7a54SHector Martin 
14805491d2cSKalle Valo #define BRCMF_PCIE2_INTA			0x01
14905491d2cSKalle Valo #define BRCMF_PCIE2_INTB			0x02
15005491d2cSKalle Valo 
15105491d2cSKalle Valo #define BRCMF_PCIE_INT_0			0x01
15205491d2cSKalle Valo #define BRCMF_PCIE_INT_1			0x02
15305491d2cSKalle Valo #define BRCMF_PCIE_INT_DEF			(BRCMF_PCIE_INT_0 | \
15405491d2cSKalle Valo 						 BRCMF_PCIE_INT_1)
15505491d2cSKalle Valo 
15605491d2cSKalle Valo #define BRCMF_PCIE_MB_INT_FN0_0			0x0100
15705491d2cSKalle Valo #define BRCMF_PCIE_MB_INT_FN0_1			0x0200
15805491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H0_DB0		0x10000
15905491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H0_DB1		0x20000
16005491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H1_DB0		0x40000
16105491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H1_DB1		0x80000
16205491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H2_DB0		0x100000
16305491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H2_DB1		0x200000
16405491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H3_DB0		0x400000
16505491d2cSKalle Valo #define	BRCMF_PCIE_MB_INT_D2H3_DB1		0x800000
16605491d2cSKalle Valo 
167e01d7a54SHector Martin #define BRCMF_PCIE_MB_INT_FN0			(BRCMF_PCIE_MB_INT_FN0_0 | \
168e01d7a54SHector Martin 						 BRCMF_PCIE_MB_INT_FN0_1)
16905491d2cSKalle Valo #define BRCMF_PCIE_MB_INT_D2H_DB		(BRCMF_PCIE_MB_INT_D2H0_DB0 | \
17005491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H0_DB1 | \
17105491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H1_DB0 | \
17205491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H1_DB1 | \
17305491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H2_DB0 | \
17405491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H2_DB1 | \
17505491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H3_DB0 | \
17605491d2cSKalle Valo 						 BRCMF_PCIE_MB_INT_D2H3_DB1)
17705491d2cSKalle Valo 
178e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H0_DB0		0x1
179e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H0_DB1		0x2
180e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H1_DB0		0x4
181e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H1_DB1		0x8
182e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H2_DB0		0x10
183e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H2_DB1		0x20
184e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H3_DB0		0x40
185e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H3_DB1		0x80
186e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H4_DB0		0x100
187e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H4_DB1		0x200
188e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H5_DB0		0x400
189e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H5_DB1		0x800
190e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H6_DB0		0x1000
191e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H6_DB1		0x2000
192e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H7_DB0		0x4000
193e01d7a54SHector Martin #define	BRCMF_PCIE_64_MB_INT_D2H7_DB1		0x8000
194e01d7a54SHector Martin 
195e01d7a54SHector Martin #define BRCMF_PCIE_64_MB_INT_D2H_DB		(BRCMF_PCIE_64_MB_INT_D2H0_DB0 | \
196e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H0_DB1 | \
197e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H1_DB0 | \
198e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H1_DB1 | \
199e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H2_DB0 | \
200e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H2_DB1 | \
201e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H3_DB0 | \
202e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H3_DB1 | \
203e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H4_DB0 | \
204e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H4_DB1 | \
205e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H5_DB0 | \
206e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H5_DB1 | \
207e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H6_DB0 | \
208e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H6_DB1 | \
209e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H7_DB0 | \
210e01d7a54SHector Martin 						 BRCMF_PCIE_64_MB_INT_D2H7_DB1)
211e01d7a54SHector Martin 
212f56324baSFranky Lin #define BRCMF_PCIE_SHARED_VERSION_7		7
21305491d2cSKalle Valo #define BRCMF_PCIE_MIN_SHARED_VERSION		5
214f56324baSFranky Lin #define BRCMF_PCIE_MAX_SHARED_VERSION		BRCMF_PCIE_SHARED_VERSION_7
21505491d2cSKalle Valo #define BRCMF_PCIE_SHARED_VERSION_MASK		0x00FF
21605491d2cSKalle Valo #define BRCMF_PCIE_SHARED_DMA_INDEX		0x10000
21705491d2cSKalle Valo #define BRCMF_PCIE_SHARED_DMA_2B_IDX		0x100000
21884ad327dSFranky Lin #define BRCMF_PCIE_SHARED_HOSTRDY_DB1		0x10000000
21905491d2cSKalle Valo 
22005491d2cSKalle Valo #define BRCMF_PCIE_FLAGS_HTOD_SPLIT		0x4000
22105491d2cSKalle Valo #define BRCMF_PCIE_FLAGS_DTOH_SPLIT		0x8000
22205491d2cSKalle Valo 
22305491d2cSKalle Valo #define BRCMF_SHARED_MAX_RXBUFPOST_OFFSET	34
22405491d2cSKalle Valo #define BRCMF_SHARED_RING_BASE_OFFSET		52
22505491d2cSKalle Valo #define BRCMF_SHARED_RX_DATAOFFSET_OFFSET	36
22605491d2cSKalle Valo #define BRCMF_SHARED_CONSOLE_ADDR_OFFSET	20
22705491d2cSKalle Valo #define BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET	40
22805491d2cSKalle Valo #define BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET	44
22905491d2cSKalle Valo #define BRCMF_SHARED_RING_INFO_ADDR_OFFSET	48
23005491d2cSKalle Valo #define BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET	52
23105491d2cSKalle Valo #define BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET	56
23205491d2cSKalle Valo #define BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET	64
23305491d2cSKalle Valo #define BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET	68
23405491d2cSKalle Valo 
23505491d2cSKalle Valo #define BRCMF_RING_H2D_RING_COUNT_OFFSET	0
23605491d2cSKalle Valo #define BRCMF_RING_D2H_RING_COUNT_OFFSET	1
23705491d2cSKalle Valo #define BRCMF_RING_H2D_RING_MEM_OFFSET		4
23805491d2cSKalle Valo #define BRCMF_RING_H2D_RING_STATE_OFFSET	8
23905491d2cSKalle Valo 
24005491d2cSKalle Valo #define BRCMF_RING_MEM_BASE_ADDR_OFFSET		8
24105491d2cSKalle Valo #define BRCMF_RING_MAX_ITEM_OFFSET		4
24205491d2cSKalle Valo #define BRCMF_RING_LEN_ITEMS_OFFSET		6
24305491d2cSKalle Valo #define BRCMF_RING_MEM_SZ			16
24405491d2cSKalle Valo #define BRCMF_RING_STATE_SZ			8
24505491d2cSKalle Valo 
24605491d2cSKalle Valo #define BRCMF_DEF_MAX_RXBUFPOST			255
24705491d2cSKalle Valo 
24805491d2cSKalle Valo #define BRCMF_CONSOLE_BUFADDR_OFFSET		8
24905491d2cSKalle Valo #define BRCMF_CONSOLE_BUFSIZE_OFFSET		12
25005491d2cSKalle Valo #define BRCMF_CONSOLE_WRITEIDX_OFFSET		16
25105491d2cSKalle Valo 
25205491d2cSKalle Valo #define BRCMF_DMA_D2H_SCRATCH_BUF_LEN		8
25305491d2cSKalle Valo #define BRCMF_DMA_D2H_RINGUPD_BUF_LEN		1024
25405491d2cSKalle Valo 
25505491d2cSKalle Valo #define BRCMF_D2H_DEV_D3_ACK			0x00000001
25605491d2cSKalle Valo #define BRCMF_D2H_DEV_DS_ENTER_REQ		0x00000002
25705491d2cSKalle Valo #define BRCMF_D2H_DEV_DS_EXIT_NOTE		0x00000004
2588a3ab2f3SFranky Lin #define BRCMF_D2H_DEV_FWHALT			0x10000000
25905491d2cSKalle Valo 
26005491d2cSKalle Valo #define BRCMF_H2D_HOST_D3_INFORM		0x00000001
26105491d2cSKalle Valo #define BRCMF_H2D_HOST_DS_ACK			0x00000002
26205491d2cSKalle Valo #define BRCMF_H2D_HOST_D0_INFORM_IN_USE		0x00000008
26305491d2cSKalle Valo #define BRCMF_H2D_HOST_D0_INFORM		0x00000010
26405491d2cSKalle Valo 
26563ce3d5dSArend van Spriel #define BRCMF_PCIE_MBDATA_TIMEOUT		msecs_to_jiffies(2000)
26605491d2cSKalle Valo 
26705491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_STATUS_CMD		0x4
26805491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_PM_CSR		0x4C
26905491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_MSI_CAP		0x58
27005491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_MSI_ADDR_L		0x5C
27105491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_MSI_ADDR_H		0x60
27205491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_MSI_DATA		0x64
27305491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL	0xBC
27405491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2	0xDC
27505491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_RBAR_CTRL		0x228
27605491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1	0x248
27705491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG	0x4E0
27805491d2cSKalle Valo #define BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG	0x4F4
27905491d2cSKalle Valo #define BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB	3
28005491d2cSKalle Valo 
2816ac27689SHante Meuleman /* Magic number at a magic location to find RAM size */
2826ac27689SHante Meuleman #define BRCMF_RAMSIZE_MAGIC			0x534d4152	/* SMAR */
2836ac27689SHante Meuleman #define BRCMF_RAMSIZE_OFFSET			0x6c
2846ac27689SHante Meuleman 
28505491d2cSKalle Valo 
28605491d2cSKalle Valo struct brcmf_pcie_console {
28705491d2cSKalle Valo 	u32 base_addr;
28805491d2cSKalle Valo 	u32 buf_addr;
28905491d2cSKalle Valo 	u32 bufsize;
29005491d2cSKalle Valo 	u32 read_idx;
29105491d2cSKalle Valo 	u8 log_str[256];
29205491d2cSKalle Valo 	u8 log_idx;
29305491d2cSKalle Valo };
29405491d2cSKalle Valo 
29505491d2cSKalle Valo struct brcmf_pcie_shared_info {
29605491d2cSKalle Valo 	u32 tcm_base_address;
29705491d2cSKalle Valo 	u32 flags;
29805491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *commonrings[BRCMF_NROF_COMMON_MSGRINGS];
29905491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *flowrings;
30005491d2cSKalle Valo 	u16 max_rxbufpost;
301be4b092cSFranky Lin 	u16 max_flowrings;
302be4b092cSFranky Lin 	u16 max_submissionrings;
303be4b092cSFranky Lin 	u16 max_completionrings;
30405491d2cSKalle Valo 	u32 rx_dataoffset;
30505491d2cSKalle Valo 	u32 htod_mb_data_addr;
30605491d2cSKalle Valo 	u32 dtoh_mb_data_addr;
30705491d2cSKalle Valo 	u32 ring_info_addr;
30805491d2cSKalle Valo 	struct brcmf_pcie_console console;
30905491d2cSKalle Valo 	void *scratch;
31005491d2cSKalle Valo 	dma_addr_t scratch_dmahandle;
31105491d2cSKalle Valo 	void *ringupd;
31205491d2cSKalle Valo 	dma_addr_t ringupd_dmahandle;
313be4b092cSFranky Lin 	u8 version;
31405491d2cSKalle Valo };
31505491d2cSKalle Valo 
31605491d2cSKalle Valo struct brcmf_pcie_core_info {
31705491d2cSKalle Valo 	u32 base;
31805491d2cSKalle Valo 	u32 wrapbase;
31905491d2cSKalle Valo };
32005491d2cSKalle Valo 
321e63efbcaSHector Martin #define BRCMF_OTP_MAX_PARAM_LEN 16
322e63efbcaSHector Martin 
323e63efbcaSHector Martin struct brcmf_otp_params {
324e63efbcaSHector Martin 	char module[BRCMF_OTP_MAX_PARAM_LEN];
325e63efbcaSHector Martin 	char vendor[BRCMF_OTP_MAX_PARAM_LEN];
326e63efbcaSHector Martin 	char version[BRCMF_OTP_MAX_PARAM_LEN];
327e63efbcaSHector Martin 	bool valid;
328e63efbcaSHector Martin };
329e63efbcaSHector Martin 
33005491d2cSKalle Valo struct brcmf_pciedev_info {
33105491d2cSKalle Valo 	enum brcmf_pcie_state state;
33205491d2cSKalle Valo 	bool in_irq;
33305491d2cSKalle Valo 	struct pci_dev *pdev;
33446d703a7SHante Meuleman 	char fw_name[BRCMF_FW_NAME_LEN];
33546d703a7SHante Meuleman 	char nvram_name[BRCMF_FW_NAME_LEN];
336a1b5a902SHector Martin 	char clm_name[BRCMF_FW_NAME_LEN];
33775102b75SHector Martin 	char txcap_name[BRCMF_FW_NAME_LEN];
338a1b5a902SHector Martin 	const struct firmware *clm_fw;
33975102b75SHector Martin 	const struct firmware *txcap_fw;
340e01d7a54SHector Martin 	const struct brcmf_pcie_reginfo *reginfo;
34105491d2cSKalle Valo 	void __iomem *regs;
34205491d2cSKalle Valo 	void __iomem *tcm;
34305491d2cSKalle Valo 	u32 ram_base;
34405491d2cSKalle Valo 	u32 ram_size;
34505491d2cSKalle Valo 	struct brcmf_chip *ci;
34605491d2cSKalle Valo 	u32 coreid;
34705491d2cSKalle Valo 	struct brcmf_pcie_shared_info shared;
34805491d2cSKalle Valo 	wait_queue_head_t mbdata_resp_wait;
34905491d2cSKalle Valo 	bool mbdata_completed;
35005491d2cSKalle Valo 	bool irq_allocated;
35105491d2cSKalle Valo 	bool wowl_enabled;
35205491d2cSKalle Valo 	u8 dma_idx_sz;
35305491d2cSKalle Valo 	void *idxbuf;
35405491d2cSKalle Valo 	u32 idxbuf_sz;
35505491d2cSKalle Valo 	dma_addr_t idxbuf_dmahandle;
35605491d2cSKalle Valo 	u16 (*read_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset);
35705491d2cSKalle Valo 	void (*write_ptr)(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
35805491d2cSKalle Valo 			  u16 value);
359af5b5e62SHante Meuleman 	struct brcmf_mp_device *settings;
360e63efbcaSHector Martin 	struct brcmf_otp_params otp;
361dcb485dfSWright Feng #ifdef DEBUG
362dcb485dfSWright Feng 	u32 console_interval;
363dcb485dfSWright Feng 	bool console_active;
364dcb485dfSWright Feng 	struct timer_list timer;
365dcb485dfSWright Feng #endif
36605491d2cSKalle Valo };
36705491d2cSKalle Valo 
36805491d2cSKalle Valo struct brcmf_pcie_ringbuf {
36905491d2cSKalle Valo 	struct brcmf_commonring commonring;
37005491d2cSKalle Valo 	dma_addr_t dma_handle;
37105491d2cSKalle Valo 	u32 w_idx_addr;
37205491d2cSKalle Valo 	u32 r_idx_addr;
37305491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo;
37405491d2cSKalle Valo 	u8 id;
37505491d2cSKalle Valo };
37605491d2cSKalle Valo 
377be4b092cSFranky Lin /**
378be4b092cSFranky Lin  * struct brcmf_pcie_dhi_ringinfo - dongle/host interface shared ring info
379be4b092cSFranky Lin  *
380be4b092cSFranky Lin  * @ringmem: dongle memory pointer to ring memory location
381be4b092cSFranky Lin  * @h2d_w_idx_ptr: h2d ring write indices dongle memory pointers
382be4b092cSFranky Lin  * @h2d_r_idx_ptr: h2d ring read indices dongle memory pointers
383be4b092cSFranky Lin  * @d2h_w_idx_ptr: d2h ring write indices dongle memory pointers
384be4b092cSFranky Lin  * @d2h_r_idx_ptr: d2h ring read indices dongle memory pointers
385be4b092cSFranky Lin  * @h2d_w_idx_hostaddr: h2d ring write indices host memory pointers
386be4b092cSFranky Lin  * @h2d_r_idx_hostaddr: h2d ring read indices host memory pointers
387be4b092cSFranky Lin  * @d2h_w_idx_hostaddr: d2h ring write indices host memory pointers
388be4b092cSFranky Lin  * @d2h_r_idx_hostaddr: d2h ring reaD indices host memory pointers
389be4b092cSFranky Lin  * @max_flowrings: maximum number of tx flow rings supported.
390be4b092cSFranky Lin  * @max_submissionrings: maximum number of submission rings(h2d) supported.
391be4b092cSFranky Lin  * @max_completionrings: maximum number of completion rings(d2h) supported.
392be4b092cSFranky Lin  */
393be4b092cSFranky Lin struct brcmf_pcie_dhi_ringinfo {
394be4b092cSFranky Lin 	__le32			ringmem;
395be4b092cSFranky Lin 	__le32			h2d_w_idx_ptr;
396be4b092cSFranky Lin 	__le32			h2d_r_idx_ptr;
397be4b092cSFranky Lin 	__le32			d2h_w_idx_ptr;
398be4b092cSFranky Lin 	__le32			d2h_r_idx_ptr;
399be4b092cSFranky Lin 	struct msgbuf_buf_addr	h2d_w_idx_hostaddr;
400be4b092cSFranky Lin 	struct msgbuf_buf_addr	h2d_r_idx_hostaddr;
401be4b092cSFranky Lin 	struct msgbuf_buf_addr	d2h_w_idx_hostaddr;
402be4b092cSFranky Lin 	struct msgbuf_buf_addr	d2h_r_idx_hostaddr;
403be4b092cSFranky Lin 	__le16			max_flowrings;
404be4b092cSFranky Lin 	__le16			max_submissionrings;
405be4b092cSFranky Lin 	__le16			max_completionrings;
406be4b092cSFranky Lin };
40705491d2cSKalle Valo 
40805491d2cSKalle Valo static const u32 brcmf_ring_max_item[BRCMF_NROF_COMMON_MSGRINGS] = {
40905491d2cSKalle Valo 	BRCMF_H2D_MSGRING_CONTROL_SUBMIT_MAX_ITEM,
41005491d2cSKalle Valo 	BRCMF_H2D_MSGRING_RXPOST_SUBMIT_MAX_ITEM,
41105491d2cSKalle Valo 	BRCMF_D2H_MSGRING_CONTROL_COMPLETE_MAX_ITEM,
41205491d2cSKalle Valo 	BRCMF_D2H_MSGRING_TX_COMPLETE_MAX_ITEM,
41305491d2cSKalle Valo 	BRCMF_D2H_MSGRING_RX_COMPLETE_MAX_ITEM
41405491d2cSKalle Valo };
41505491d2cSKalle Valo 
416f56324baSFranky Lin static const u32 brcmf_ring_itemsize_pre_v7[BRCMF_NROF_COMMON_MSGRINGS] = {
417f56324baSFranky Lin 	BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
418f56324baSFranky Lin 	BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
419f56324baSFranky Lin 	BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
420f56324baSFranky Lin 	BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE_PRE_V7,
421f56324baSFranky Lin 	BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE_PRE_V7
422f56324baSFranky Lin };
423f56324baSFranky Lin 
42405491d2cSKalle Valo static const u32 brcmf_ring_itemsize[BRCMF_NROF_COMMON_MSGRINGS] = {
42505491d2cSKalle Valo 	BRCMF_H2D_MSGRING_CONTROL_SUBMIT_ITEMSIZE,
42605491d2cSKalle Valo 	BRCMF_H2D_MSGRING_RXPOST_SUBMIT_ITEMSIZE,
42705491d2cSKalle Valo 	BRCMF_D2H_MSGRING_CONTROL_COMPLETE_ITEMSIZE,
42805491d2cSKalle Valo 	BRCMF_D2H_MSGRING_TX_COMPLETE_ITEMSIZE,
42905491d2cSKalle Valo 	BRCMF_D2H_MSGRING_RX_COMPLETE_ITEMSIZE
43005491d2cSKalle Valo };
43105491d2cSKalle Valo 
432e01d7a54SHector Martin struct brcmf_pcie_reginfo {
433e01d7a54SHector Martin 	u32 intmask;
434e01d7a54SHector Martin 	u32 mailboxint;
435e01d7a54SHector Martin 	u32 mailboxmask;
436e01d7a54SHector Martin 	u32 h2d_mailbox_0;
437e01d7a54SHector Martin 	u32 h2d_mailbox_1;
438e01d7a54SHector Martin 	u32 int_d2h_db;
439e01d7a54SHector Martin 	u32 int_fn0;
440e01d7a54SHector Martin };
441e01d7a54SHector Martin 
442e01d7a54SHector Martin static const struct brcmf_pcie_reginfo brcmf_reginfo_default = {
443e01d7a54SHector Martin 	.intmask = BRCMF_PCIE_PCIE2REG_INTMASK,
444e01d7a54SHector Martin 	.mailboxint = BRCMF_PCIE_PCIE2REG_MAILBOXINT,
445e01d7a54SHector Martin 	.mailboxmask = BRCMF_PCIE_PCIE2REG_MAILBOXMASK,
446e01d7a54SHector Martin 	.h2d_mailbox_0 = BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_0,
447e01d7a54SHector Martin 	.h2d_mailbox_1 = BRCMF_PCIE_PCIE2REG_H2D_MAILBOX_1,
448e01d7a54SHector Martin 	.int_d2h_db = BRCMF_PCIE_MB_INT_D2H_DB,
449e01d7a54SHector Martin 	.int_fn0 = BRCMF_PCIE_MB_INT_FN0,
450e01d7a54SHector Martin };
451e01d7a54SHector Martin 
452e01d7a54SHector Martin static const struct brcmf_pcie_reginfo brcmf_reginfo_64 = {
453e01d7a54SHector Martin 	.intmask = BRCMF_PCIE_64_PCIE2REG_INTMASK,
454e01d7a54SHector Martin 	.mailboxint = BRCMF_PCIE_64_PCIE2REG_MAILBOXINT,
455e01d7a54SHector Martin 	.mailboxmask = BRCMF_PCIE_64_PCIE2REG_MAILBOXMASK,
456e01d7a54SHector Martin 	.h2d_mailbox_0 = BRCMF_PCIE_64_PCIE2REG_H2D_MAILBOX_0,
457e01d7a54SHector Martin 	.h2d_mailbox_1 = BRCMF_PCIE_64_PCIE2REG_H2D_MAILBOX_1,
458e01d7a54SHector Martin 	.int_d2h_db = BRCMF_PCIE_64_MB_INT_D2H_DB,
459e01d7a54SHector Martin 	.int_fn0 = 0,
460e01d7a54SHector Martin };
461e01d7a54SHector Martin 
4624684997dSRafał Miłecki static void brcmf_pcie_setup(struct device *dev, int ret,
4634684997dSRafał Miłecki 			     struct brcmf_fw_request *fwreq);
4644684997dSRafał Miłecki static struct brcmf_fw_request *
4654684997dSRafał Miłecki brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info *devinfo);
466dcb485dfSWright Feng static void
467dcb485dfSWright Feng brcmf_pcie_fwcon_timer(struct brcmf_pciedev_info *devinfo, bool active);
468dcb485dfSWright Feng static void brcmf_pcie_debugfs_create(struct device *dev);
46905491d2cSKalle Valo 
470e63efbcaSHector Martin static u16
brcmf_pcie_read_reg16(struct brcmf_pciedev_info * devinfo,u32 reg_offset)471e63efbcaSHector Martin brcmf_pcie_read_reg16(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
472e63efbcaSHector Martin {
473e63efbcaSHector Martin 	void __iomem *address = devinfo->regs + reg_offset;
474e63efbcaSHector Martin 
475e63efbcaSHector Martin 	return ioread16(address);
476e63efbcaSHector Martin }
477e63efbcaSHector Martin 
47805491d2cSKalle Valo static u32
brcmf_pcie_read_reg32(struct brcmf_pciedev_info * devinfo,u32 reg_offset)47905491d2cSKalle Valo brcmf_pcie_read_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset)
48005491d2cSKalle Valo {
48105491d2cSKalle Valo 	void __iomem *address = devinfo->regs + reg_offset;
48205491d2cSKalle Valo 
48305491d2cSKalle Valo 	return (ioread32(address));
48405491d2cSKalle Valo }
48505491d2cSKalle Valo 
48605491d2cSKalle Valo 
48705491d2cSKalle Valo static void
brcmf_pcie_write_reg32(struct brcmf_pciedev_info * devinfo,u32 reg_offset,u32 value)48805491d2cSKalle Valo brcmf_pcie_write_reg32(struct brcmf_pciedev_info *devinfo, u32 reg_offset,
48905491d2cSKalle Valo 		       u32 value)
49005491d2cSKalle Valo {
49105491d2cSKalle Valo 	void __iomem *address = devinfo->regs + reg_offset;
49205491d2cSKalle Valo 
49305491d2cSKalle Valo 	iowrite32(value, address);
49405491d2cSKalle Valo }
49505491d2cSKalle Valo 
49605491d2cSKalle Valo 
49705491d2cSKalle Valo static u8
brcmf_pcie_read_tcm8(struct brcmf_pciedev_info * devinfo,u32 mem_offset)49805491d2cSKalle Valo brcmf_pcie_read_tcm8(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
49905491d2cSKalle Valo {
50005491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
50105491d2cSKalle Valo 
50205491d2cSKalle Valo 	return (ioread8(address));
50305491d2cSKalle Valo }
50405491d2cSKalle Valo 
50505491d2cSKalle Valo 
50605491d2cSKalle Valo static u16
brcmf_pcie_read_tcm16(struct brcmf_pciedev_info * devinfo,u32 mem_offset)50705491d2cSKalle Valo brcmf_pcie_read_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
50805491d2cSKalle Valo {
50905491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
51005491d2cSKalle Valo 
51105491d2cSKalle Valo 	return (ioread16(address));
51205491d2cSKalle Valo }
51305491d2cSKalle Valo 
51405491d2cSKalle Valo 
51505491d2cSKalle Valo static void
brcmf_pcie_write_tcm16(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u16 value)51605491d2cSKalle Valo brcmf_pcie_write_tcm16(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
51705491d2cSKalle Valo 		       u16 value)
51805491d2cSKalle Valo {
51905491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
52005491d2cSKalle Valo 
52105491d2cSKalle Valo 	iowrite16(value, address);
52205491d2cSKalle Valo }
52305491d2cSKalle Valo 
52405491d2cSKalle Valo 
52505491d2cSKalle Valo static u16
brcmf_pcie_read_idx(struct brcmf_pciedev_info * devinfo,u32 mem_offset)52605491d2cSKalle Valo brcmf_pcie_read_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
52705491d2cSKalle Valo {
52805491d2cSKalle Valo 	u16 *address = devinfo->idxbuf + mem_offset;
52905491d2cSKalle Valo 
53005491d2cSKalle Valo 	return (*(address));
53105491d2cSKalle Valo }
53205491d2cSKalle Valo 
53305491d2cSKalle Valo 
53405491d2cSKalle Valo static void
brcmf_pcie_write_idx(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u16 value)53505491d2cSKalle Valo brcmf_pcie_write_idx(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
53605491d2cSKalle Valo 		     u16 value)
53705491d2cSKalle Valo {
53805491d2cSKalle Valo 	u16 *address = devinfo->idxbuf + mem_offset;
53905491d2cSKalle Valo 
54005491d2cSKalle Valo 	*(address) = value;
54105491d2cSKalle Valo }
54205491d2cSKalle Valo 
54305491d2cSKalle Valo 
54405491d2cSKalle Valo static u32
brcmf_pcie_read_tcm32(struct brcmf_pciedev_info * devinfo,u32 mem_offset)54505491d2cSKalle Valo brcmf_pcie_read_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
54605491d2cSKalle Valo {
54705491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
54805491d2cSKalle Valo 
54905491d2cSKalle Valo 	return (ioread32(address));
55005491d2cSKalle Valo }
55105491d2cSKalle Valo 
55205491d2cSKalle Valo 
55305491d2cSKalle Valo static void
brcmf_pcie_write_tcm32(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u32 value)55405491d2cSKalle Valo brcmf_pcie_write_tcm32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
55505491d2cSKalle Valo 		       u32 value)
55605491d2cSKalle Valo {
55705491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
55805491d2cSKalle Valo 
55905491d2cSKalle Valo 	iowrite32(value, address);
56005491d2cSKalle Valo }
56105491d2cSKalle Valo 
56205491d2cSKalle Valo 
56305491d2cSKalle Valo static u32
brcmf_pcie_read_ram32(struct brcmf_pciedev_info * devinfo,u32 mem_offset)56405491d2cSKalle Valo brcmf_pcie_read_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset)
56505491d2cSKalle Valo {
56605491d2cSKalle Valo 	void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
56705491d2cSKalle Valo 
56805491d2cSKalle Valo 	return (ioread32(addr));
56905491d2cSKalle Valo }
57005491d2cSKalle Valo 
57105491d2cSKalle Valo 
57205491d2cSKalle Valo static void
brcmf_pcie_write_ram32(struct brcmf_pciedev_info * devinfo,u32 mem_offset,u32 value)57305491d2cSKalle Valo brcmf_pcie_write_ram32(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
57405491d2cSKalle Valo 		       u32 value)
57505491d2cSKalle Valo {
57605491d2cSKalle Valo 	void __iomem *addr = devinfo->tcm + devinfo->ci->rambase + mem_offset;
57705491d2cSKalle Valo 
57805491d2cSKalle Valo 	iowrite32(value, addr);
57905491d2cSKalle Valo }
58005491d2cSKalle Valo 
58105491d2cSKalle Valo 
58205491d2cSKalle Valo static void
brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info * devinfo,u32 mem_offset,void * dstaddr,u32 len)58305491d2cSKalle Valo brcmf_pcie_copy_dev_tomem(struct brcmf_pciedev_info *devinfo, u32 mem_offset,
58405491d2cSKalle Valo 			  void *dstaddr, u32 len)
58505491d2cSKalle Valo {
58605491d2cSKalle Valo 	void __iomem *address = devinfo->tcm + mem_offset;
58705491d2cSKalle Valo 	__le32 *dst32;
58805491d2cSKalle Valo 	__le16 *dst16;
58905491d2cSKalle Valo 	u8 *dst8;
59005491d2cSKalle Valo 
59105491d2cSKalle Valo 	if (((ulong)address & 4) || ((ulong)dstaddr & 4) || (len & 4)) {
59205491d2cSKalle Valo 		if (((ulong)address & 2) || ((ulong)dstaddr & 2) || (len & 2)) {
59305491d2cSKalle Valo 			dst8 = (u8 *)dstaddr;
59405491d2cSKalle Valo 			while (len) {
59505491d2cSKalle Valo 				*dst8 = ioread8(address);
59605491d2cSKalle Valo 				address++;
59705491d2cSKalle Valo 				dst8++;
59805491d2cSKalle Valo 				len--;
59905491d2cSKalle Valo 			}
60005491d2cSKalle Valo 		} else {
60105491d2cSKalle Valo 			len = len / 2;
60205491d2cSKalle Valo 			dst16 = (__le16 *)dstaddr;
60305491d2cSKalle Valo 			while (len) {
60405491d2cSKalle Valo 				*dst16 = cpu_to_le16(ioread16(address));
60505491d2cSKalle Valo 				address += 2;
60605491d2cSKalle Valo 				dst16++;
60705491d2cSKalle Valo 				len--;
60805491d2cSKalle Valo 			}
60905491d2cSKalle Valo 		}
61005491d2cSKalle Valo 	} else {
61105491d2cSKalle Valo 		len = len / 4;
61205491d2cSKalle Valo 		dst32 = (__le32 *)dstaddr;
61305491d2cSKalle Valo 		while (len) {
61405491d2cSKalle Valo 			*dst32 = cpu_to_le32(ioread32(address));
61505491d2cSKalle Valo 			address += 4;
61605491d2cSKalle Valo 			dst32++;
61705491d2cSKalle Valo 			len--;
61805491d2cSKalle Valo 		}
61905491d2cSKalle Valo 	}
62005491d2cSKalle Valo }
62105491d2cSKalle Valo 
62205491d2cSKalle Valo 
623e63efbcaSHector Martin #define READCC32(devinfo, reg) brcmf_pcie_read_reg32(devinfo, \
624e63efbcaSHector Martin 		CHIPCREGOFFS(reg))
62505491d2cSKalle Valo #define WRITECC32(devinfo, reg, value) brcmf_pcie_write_reg32(devinfo, \
62605491d2cSKalle Valo 		CHIPCREGOFFS(reg), value)
62705491d2cSKalle Valo 
62805491d2cSKalle Valo 
62905491d2cSKalle Valo static void
brcmf_pcie_select_core(struct brcmf_pciedev_info * devinfo,u16 coreid)63005491d2cSKalle Valo brcmf_pcie_select_core(struct brcmf_pciedev_info *devinfo, u16 coreid)
63105491d2cSKalle Valo {
63205491d2cSKalle Valo 	const struct pci_dev *pdev = devinfo->pdev;
6338602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
63405491d2cSKalle Valo 	struct brcmf_core *core;
63505491d2cSKalle Valo 	u32 bar0_win;
63605491d2cSKalle Valo 
63705491d2cSKalle Valo 	core = brcmf_chip_get_core(devinfo->ci, coreid);
63805491d2cSKalle Valo 	if (core) {
63905491d2cSKalle Valo 		bar0_win = core->base;
64005491d2cSKalle Valo 		pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, bar0_win);
64105491d2cSKalle Valo 		if (pci_read_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW,
64205491d2cSKalle Valo 					  &bar0_win) == 0) {
64305491d2cSKalle Valo 			if (bar0_win != core->base) {
64405491d2cSKalle Valo 				bar0_win = core->base;
64505491d2cSKalle Valo 				pci_write_config_dword(pdev,
64605491d2cSKalle Valo 						       BRCMF_PCIE_BAR0_WINDOW,
64705491d2cSKalle Valo 						       bar0_win);
64805491d2cSKalle Valo 			}
64905491d2cSKalle Valo 		}
65005491d2cSKalle Valo 	} else {
6518602e624SRafał Miłecki 		brcmf_err(bus, "Unsupported core selected %x\n", coreid);
65205491d2cSKalle Valo 	}
65305491d2cSKalle Valo }
65405491d2cSKalle Valo 
65505491d2cSKalle Valo 
brcmf_pcie_reset_device(struct brcmf_pciedev_info * devinfo)65605491d2cSKalle Valo static void brcmf_pcie_reset_device(struct brcmf_pciedev_info *devinfo)
65705491d2cSKalle Valo {
65805491d2cSKalle Valo 	struct brcmf_core *core;
65905491d2cSKalle Valo 	u16 cfg_offset[] = { BRCMF_PCIE_CFGREG_STATUS_CMD,
66005491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_PM_CSR,
66105491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_MSI_CAP,
66205491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_MSI_ADDR_L,
66305491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_MSI_ADDR_H,
66405491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_MSI_DATA,
66505491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_LINK_STATUS_CTRL2,
66605491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_RBAR_CTRL,
66705491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_PML1_SUB_CTRL1,
66805491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_REG_BAR2_CONFIG,
66905491d2cSKalle Valo 			     BRCMF_PCIE_CFGREG_REG_BAR3_CONFIG };
67005491d2cSKalle Valo 	u32 i;
67105491d2cSKalle Valo 	u32 val;
67205491d2cSKalle Valo 	u32 lsc;
67305491d2cSKalle Valo 
67405491d2cSKalle Valo 	if (!devinfo->ci)
67505491d2cSKalle Valo 		return;
67605491d2cSKalle Valo 
67705491d2cSKalle Valo 	/* Disable ASPM */
67805491d2cSKalle Valo 	brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
67905491d2cSKalle Valo 	pci_read_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
68005491d2cSKalle Valo 			      &lsc);
68105491d2cSKalle Valo 	val = lsc & (~BRCMF_PCIE_LINK_STATUS_CTRL_ASPM_ENAB);
68205491d2cSKalle Valo 	pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
68305491d2cSKalle Valo 			       val);
68405491d2cSKalle Valo 
68505491d2cSKalle Valo 	/* Watchdog reset */
68605491d2cSKalle Valo 	brcmf_pcie_select_core(devinfo, BCMA_CORE_CHIPCOMMON);
68705491d2cSKalle Valo 	WRITECC32(devinfo, watchdog, 4);
68805491d2cSKalle Valo 	msleep(100);
68905491d2cSKalle Valo 
69005491d2cSKalle Valo 	/* Restore ASPM */
69105491d2cSKalle Valo 	brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
69205491d2cSKalle Valo 	pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_LINK_STATUS_CTRL,
69305491d2cSKalle Valo 			       lsc);
69405491d2cSKalle Valo 
69505491d2cSKalle Valo 	core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
69605491d2cSKalle Valo 	if (core->rev <= 13) {
69705491d2cSKalle Valo 		for (i = 0; i < ARRAY_SIZE(cfg_offset); i++) {
69805491d2cSKalle Valo 			brcmf_pcie_write_reg32(devinfo,
69905491d2cSKalle Valo 					       BRCMF_PCIE_PCIE2REG_CONFIGADDR,
70005491d2cSKalle Valo 					       cfg_offset[i]);
70105491d2cSKalle Valo 			val = brcmf_pcie_read_reg32(devinfo,
70205491d2cSKalle Valo 				BRCMF_PCIE_PCIE2REG_CONFIGDATA);
70305491d2cSKalle Valo 			brcmf_dbg(PCIE, "config offset 0x%04x, value 0x%04x\n",
70405491d2cSKalle Valo 				  cfg_offset[i], val);
70505491d2cSKalle Valo 			brcmf_pcie_write_reg32(devinfo,
70605491d2cSKalle Valo 					       BRCMF_PCIE_PCIE2REG_CONFIGDATA,
70705491d2cSKalle Valo 					       val);
70805491d2cSKalle Valo 		}
70905491d2cSKalle Valo 	}
71005491d2cSKalle Valo }
71105491d2cSKalle Valo 
71205491d2cSKalle Valo 
brcmf_pcie_attach(struct brcmf_pciedev_info * devinfo)71305491d2cSKalle Valo static void brcmf_pcie_attach(struct brcmf_pciedev_info *devinfo)
71405491d2cSKalle Valo {
71505491d2cSKalle Valo 	u32 config;
71605491d2cSKalle Valo 
71705491d2cSKalle Valo 	/* BAR1 window may not be sized properly */
71805491d2cSKalle Valo 	brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
71905491d2cSKalle Valo 	brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGADDR, 0x4e0);
72005491d2cSKalle Valo 	config = brcmf_pcie_read_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA);
72105491d2cSKalle Valo 	brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_PCIE2REG_CONFIGDATA, config);
72205491d2cSKalle Valo 
72305491d2cSKalle Valo 	device_wakeup_enable(&devinfo->pdev->dev);
72405491d2cSKalle Valo }
72505491d2cSKalle Valo 
72605491d2cSKalle Valo 
brcmf_pcie_enter_download_state(struct brcmf_pciedev_info * devinfo)72705491d2cSKalle Valo static int brcmf_pcie_enter_download_state(struct brcmf_pciedev_info *devinfo)
72805491d2cSKalle Valo {
72905491d2cSKalle Valo 	if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
73005491d2cSKalle Valo 		brcmf_pcie_select_core(devinfo, BCMA_CORE_ARM_CR4);
73105491d2cSKalle Valo 		brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
73205491d2cSKalle Valo 				       5);
73305491d2cSKalle Valo 		brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
73405491d2cSKalle Valo 				       0);
73505491d2cSKalle Valo 		brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKIDX,
73605491d2cSKalle Valo 				       7);
73705491d2cSKalle Valo 		brcmf_pcie_write_reg32(devinfo, BRCMF_PCIE_ARMCR4REG_BANKPDA,
73805491d2cSKalle Valo 				       0);
73905491d2cSKalle Valo 	}
74005491d2cSKalle Valo 	return 0;
74105491d2cSKalle Valo }
74205491d2cSKalle Valo 
74305491d2cSKalle Valo 
brcmf_pcie_exit_download_state(struct brcmf_pciedev_info * devinfo,u32 resetintr)74405491d2cSKalle Valo static int brcmf_pcie_exit_download_state(struct brcmf_pciedev_info *devinfo,
74505491d2cSKalle Valo 					  u32 resetintr)
74605491d2cSKalle Valo {
74705491d2cSKalle Valo 	struct brcmf_core *core;
74805491d2cSKalle Valo 
74905491d2cSKalle Valo 	if (devinfo->ci->chip == BRCM_CC_43602_CHIP_ID) {
75005491d2cSKalle Valo 		core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_INTERNAL_MEM);
75105491d2cSKalle Valo 		brcmf_chip_resetcore(core, 0, 0, 0);
75205491d2cSKalle Valo 	}
75305491d2cSKalle Valo 
7547941c212SDan Carpenter 	if (!brcmf_chip_set_active(devinfo->ci, resetintr))
755c2f2924bSWang Yufen 		return -EIO;
7567941c212SDan Carpenter 	return 0;
75705491d2cSKalle Valo }
75805491d2cSKalle Valo 
75905491d2cSKalle Valo 
76005491d2cSKalle Valo static int
brcmf_pcie_send_mb_data(struct brcmf_pciedev_info * devinfo,u32 htod_mb_data)76105491d2cSKalle Valo brcmf_pcie_send_mb_data(struct brcmf_pciedev_info *devinfo, u32 htod_mb_data)
76205491d2cSKalle Valo {
76305491d2cSKalle Valo 	struct brcmf_pcie_shared_info *shared;
7649ef77fbeSWright Feng 	struct brcmf_core *core;
76505491d2cSKalle Valo 	u32 addr;
76605491d2cSKalle Valo 	u32 cur_htod_mb_data;
76705491d2cSKalle Valo 	u32 i;
76805491d2cSKalle Valo 
76905491d2cSKalle Valo 	shared = &devinfo->shared;
77005491d2cSKalle Valo 	addr = shared->htod_mb_data_addr;
77105491d2cSKalle Valo 	cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
77205491d2cSKalle Valo 
77305491d2cSKalle Valo 	if (cur_htod_mb_data != 0)
77405491d2cSKalle Valo 		brcmf_dbg(PCIE, "MB transaction is already pending 0x%04x\n",
77505491d2cSKalle Valo 			  cur_htod_mb_data);
77605491d2cSKalle Valo 
77705491d2cSKalle Valo 	i = 0;
77805491d2cSKalle Valo 	while (cur_htod_mb_data != 0) {
77905491d2cSKalle Valo 		msleep(10);
78005491d2cSKalle Valo 		i++;
78105491d2cSKalle Valo 		if (i > 100)
78205491d2cSKalle Valo 			return -EIO;
78305491d2cSKalle Valo 		cur_htod_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
78405491d2cSKalle Valo 	}
78505491d2cSKalle Valo 
78605491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, htod_mb_data);
78705491d2cSKalle Valo 	pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
7889ef77fbeSWright Feng 
7899ef77fbeSWright Feng 	/* Send mailbox interrupt twice as a hardware workaround */
7909ef77fbeSWright Feng 	core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
7919ef77fbeSWright Feng 	if (core->rev <= 13)
79205491d2cSKalle Valo 		pci_write_config_dword(devinfo->pdev, BRCMF_PCIE_REG_SBMBX, 1);
79305491d2cSKalle Valo 
79405491d2cSKalle Valo 	return 0;
79505491d2cSKalle Valo }
79605491d2cSKalle Valo 
79705491d2cSKalle Valo 
brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info * devinfo)79805491d2cSKalle Valo static void brcmf_pcie_handle_mb_data(struct brcmf_pciedev_info *devinfo)
79905491d2cSKalle Valo {
80005491d2cSKalle Valo 	struct brcmf_pcie_shared_info *shared;
80105491d2cSKalle Valo 	u32 addr;
80205491d2cSKalle Valo 	u32 dtoh_mb_data;
80305491d2cSKalle Valo 
80405491d2cSKalle Valo 	shared = &devinfo->shared;
80505491d2cSKalle Valo 	addr = shared->dtoh_mb_data_addr;
80605491d2cSKalle Valo 	dtoh_mb_data = brcmf_pcie_read_tcm32(devinfo, addr);
80705491d2cSKalle Valo 
80805491d2cSKalle Valo 	if (!dtoh_mb_data)
80905491d2cSKalle Valo 		return;
81005491d2cSKalle Valo 
81105491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, 0);
81205491d2cSKalle Valo 
81305491d2cSKalle Valo 	brcmf_dbg(PCIE, "D2H_MB_DATA: 0x%04x\n", dtoh_mb_data);
81405491d2cSKalle Valo 	if (dtoh_mb_data & BRCMF_D2H_DEV_DS_ENTER_REQ)  {
81505491d2cSKalle Valo 		brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP REQ\n");
81605491d2cSKalle Valo 		brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_DS_ACK);
81705491d2cSKalle Valo 		brcmf_dbg(PCIE, "D2H_MB_DATA: sent DEEP SLEEP ACK\n");
81805491d2cSKalle Valo 	}
81905491d2cSKalle Valo 	if (dtoh_mb_data & BRCMF_D2H_DEV_DS_EXIT_NOTE)
82005491d2cSKalle Valo 		brcmf_dbg(PCIE, "D2H_MB_DATA: DEEP SLEEP EXIT\n");
82105491d2cSKalle Valo 	if (dtoh_mb_data & BRCMF_D2H_DEV_D3_ACK) {
82205491d2cSKalle Valo 		brcmf_dbg(PCIE, "D2H_MB_DATA: D3 ACK\n");
82305491d2cSKalle Valo 		devinfo->mbdata_completed = true;
82405491d2cSKalle Valo 		wake_up(&devinfo->mbdata_resp_wait);
82505491d2cSKalle Valo 	}
8268a3ab2f3SFranky Lin 	if (dtoh_mb_data & BRCMF_D2H_DEV_FWHALT) {
8278a3ab2f3SFranky Lin 		brcmf_dbg(PCIE, "D2H_MB_DATA: FW HALT\n");
828a2ec87ddSRafał Miłecki 		brcmf_fw_crashed(&devinfo->pdev->dev);
8298a3ab2f3SFranky Lin 	}
83005491d2cSKalle Valo }
83105491d2cSKalle Valo 
83205491d2cSKalle Valo 
brcmf_pcie_bus_console_init(struct brcmf_pciedev_info * devinfo)83305491d2cSKalle Valo static void brcmf_pcie_bus_console_init(struct brcmf_pciedev_info *devinfo)
83405491d2cSKalle Valo {
83505491d2cSKalle Valo 	struct brcmf_pcie_shared_info *shared;
83605491d2cSKalle Valo 	struct brcmf_pcie_console *console;
83705491d2cSKalle Valo 	u32 addr;
83805491d2cSKalle Valo 
83905491d2cSKalle Valo 	shared = &devinfo->shared;
84005491d2cSKalle Valo 	console = &shared->console;
84105491d2cSKalle Valo 	addr = shared->tcm_base_address + BRCMF_SHARED_CONSOLE_ADDR_OFFSET;
84205491d2cSKalle Valo 	console->base_addr = brcmf_pcie_read_tcm32(devinfo, addr);
84305491d2cSKalle Valo 
84405491d2cSKalle Valo 	addr = console->base_addr + BRCMF_CONSOLE_BUFADDR_OFFSET;
84505491d2cSKalle Valo 	console->buf_addr = brcmf_pcie_read_tcm32(devinfo, addr);
84605491d2cSKalle Valo 	addr = console->base_addr + BRCMF_CONSOLE_BUFSIZE_OFFSET;
84705491d2cSKalle Valo 	console->bufsize = brcmf_pcie_read_tcm32(devinfo, addr);
84805491d2cSKalle Valo 
84905491d2cSKalle Valo 	brcmf_dbg(FWCON, "Console: base %x, buf %x, size %d\n",
85005491d2cSKalle Valo 		  console->base_addr, console->buf_addr, console->bufsize);
85105491d2cSKalle Valo }
85205491d2cSKalle Valo 
85347dd82e3SRafał Miłecki /**
85447dd82e3SRafał Miłecki  * brcmf_pcie_bus_console_read - reads firmware messages
85547dd82e3SRafał Miłecki  *
85605cefa98SLee Jones  * @devinfo: pointer to the device data structure
85747dd82e3SRafał Miłecki  * @error: specifies if error has occurred (prints messages unconditionally)
85847dd82e3SRafał Miłecki  */
brcmf_pcie_bus_console_read(struct brcmf_pciedev_info * devinfo,bool error)85947dd82e3SRafał Miłecki static void brcmf_pcie_bus_console_read(struct brcmf_pciedev_info *devinfo,
86047dd82e3SRafał Miłecki 					bool error)
86105491d2cSKalle Valo {
86247dd82e3SRafał Miłecki 	struct pci_dev *pdev = devinfo->pdev;
86347dd82e3SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
86405491d2cSKalle Valo 	struct brcmf_pcie_console *console;
86505491d2cSKalle Valo 	u32 addr;
86605491d2cSKalle Valo 	u8 ch;
86705491d2cSKalle Valo 	u32 newidx;
86805491d2cSKalle Valo 
86947dd82e3SRafał Miłecki 	if (!error && !BRCMF_FWCON_ON())
87005491d2cSKalle Valo 		return;
87105491d2cSKalle Valo 
87205491d2cSKalle Valo 	console = &devinfo->shared.console;
873b4bb8469SHector Martin 	if (!console->base_addr)
874b4bb8469SHector Martin 		return;
87505491d2cSKalle Valo 	addr = console->base_addr + BRCMF_CONSOLE_WRITEIDX_OFFSET;
87605491d2cSKalle Valo 	newidx = brcmf_pcie_read_tcm32(devinfo, addr);
87705491d2cSKalle Valo 	while (newidx != console->read_idx) {
87805491d2cSKalle Valo 		addr = console->buf_addr + console->read_idx;
87905491d2cSKalle Valo 		ch = brcmf_pcie_read_tcm8(devinfo, addr);
88005491d2cSKalle Valo 		console->read_idx++;
88105491d2cSKalle Valo 		if (console->read_idx == console->bufsize)
88205491d2cSKalle Valo 			console->read_idx = 0;
88305491d2cSKalle Valo 		if (ch == '\r')
88405491d2cSKalle Valo 			continue;
88505491d2cSKalle Valo 		console->log_str[console->log_idx] = ch;
88605491d2cSKalle Valo 		console->log_idx++;
88705491d2cSKalle Valo 		if ((ch != '\n') &&
88805491d2cSKalle Valo 		    (console->log_idx == (sizeof(console->log_str) - 2))) {
88905491d2cSKalle Valo 			ch = '\n';
89005491d2cSKalle Valo 			console->log_str[console->log_idx] = ch;
89105491d2cSKalle Valo 			console->log_idx++;
89205491d2cSKalle Valo 		}
89305491d2cSKalle Valo 		if (ch == '\n') {
89405491d2cSKalle Valo 			console->log_str[console->log_idx] = 0;
89547dd82e3SRafał Miłecki 			if (error)
896e3b1d879SRafał Miłecki 				__brcmf_err(bus, __func__, "CONSOLE: %s",
897e3b1d879SRafał Miłecki 					    console->log_str);
89847dd82e3SRafał Miłecki 			else
89905491d2cSKalle Valo 				pr_debug("CONSOLE: %s", console->log_str);
90005491d2cSKalle Valo 			console->log_idx = 0;
90105491d2cSKalle Valo 		}
90205491d2cSKalle Valo 	}
90305491d2cSKalle Valo }
90405491d2cSKalle Valo 
90505491d2cSKalle Valo 
brcmf_pcie_intr_disable(struct brcmf_pciedev_info * devinfo)90605491d2cSKalle Valo static void brcmf_pcie_intr_disable(struct brcmf_pciedev_info *devinfo)
90705491d2cSKalle Valo {
908e01d7a54SHector Martin 	brcmf_pcie_write_reg32(devinfo, devinfo->reginfo->mailboxmask, 0);
90905491d2cSKalle Valo }
91005491d2cSKalle Valo 
91105491d2cSKalle Valo 
brcmf_pcie_intr_enable(struct brcmf_pciedev_info * devinfo)91205491d2cSKalle Valo static void brcmf_pcie_intr_enable(struct brcmf_pciedev_info *devinfo)
91305491d2cSKalle Valo {
914e01d7a54SHector Martin 	brcmf_pcie_write_reg32(devinfo, devinfo->reginfo->mailboxmask,
915e01d7a54SHector Martin 			       devinfo->reginfo->int_d2h_db |
916e01d7a54SHector Martin 			       devinfo->reginfo->int_fn0);
91705491d2cSKalle Valo }
91805491d2cSKalle Valo 
brcmf_pcie_hostready(struct brcmf_pciedev_info * devinfo)91984ad327dSFranky Lin static void brcmf_pcie_hostready(struct brcmf_pciedev_info *devinfo)
92084ad327dSFranky Lin {
92184ad327dSFranky Lin 	if (devinfo->shared.flags & BRCMF_PCIE_SHARED_HOSTRDY_DB1)
92284ad327dSFranky Lin 		brcmf_pcie_write_reg32(devinfo,
923e01d7a54SHector Martin 				       devinfo->reginfo->h2d_mailbox_1, 1);
92484ad327dSFranky Lin }
92505491d2cSKalle Valo 
brcmf_pcie_quick_check_isr(int irq,void * arg)926d457a44fSHante Meuleman static irqreturn_t brcmf_pcie_quick_check_isr(int irq, void *arg)
92705491d2cSKalle Valo {
92805491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
92905491d2cSKalle Valo 
930e01d7a54SHector Martin 	if (brcmf_pcie_read_reg32(devinfo, devinfo->reginfo->mailboxint)) {
93105491d2cSKalle Valo 		brcmf_pcie_intr_disable(devinfo);
93205491d2cSKalle Valo 		brcmf_dbg(PCIE, "Enter\n");
93305491d2cSKalle Valo 		return IRQ_WAKE_THREAD;
93405491d2cSKalle Valo 	}
93505491d2cSKalle Valo 	return IRQ_NONE;
93605491d2cSKalle Valo }
93705491d2cSKalle Valo 
93805491d2cSKalle Valo 
brcmf_pcie_isr_thread(int irq,void * arg)939d457a44fSHante Meuleman static irqreturn_t brcmf_pcie_isr_thread(int irq, void *arg)
94005491d2cSKalle Valo {
94105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)arg;
94205491d2cSKalle Valo 	u32 status;
94305491d2cSKalle Valo 
94405491d2cSKalle Valo 	devinfo->in_irq = true;
945e01d7a54SHector Martin 	status = brcmf_pcie_read_reg32(devinfo, devinfo->reginfo->mailboxint);
94605491d2cSKalle Valo 	brcmf_dbg(PCIE, "Enter %x\n", status);
94705491d2cSKalle Valo 	if (status) {
948e01d7a54SHector Martin 		brcmf_pcie_write_reg32(devinfo, devinfo->reginfo->mailboxint,
94905491d2cSKalle Valo 				       status);
950e01d7a54SHector Martin 		if (status & devinfo->reginfo->int_fn0)
95105491d2cSKalle Valo 			brcmf_pcie_handle_mb_data(devinfo);
952e01d7a54SHector Martin 		if (status & devinfo->reginfo->int_d2h_db) {
95305491d2cSKalle Valo 			if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
95405491d2cSKalle Valo 				brcmf_proto_msgbuf_rx_trigger(
95505491d2cSKalle Valo 							&devinfo->pdev->dev);
95605491d2cSKalle Valo 		}
95705491d2cSKalle Valo 	}
95847dd82e3SRafał Miłecki 	brcmf_pcie_bus_console_read(devinfo, false);
95905491d2cSKalle Valo 	if (devinfo->state == BRCMFMAC_PCIE_STATE_UP)
96005491d2cSKalle Valo 		brcmf_pcie_intr_enable(devinfo);
96105491d2cSKalle Valo 	devinfo->in_irq = false;
96205491d2cSKalle Valo 	return IRQ_HANDLED;
96305491d2cSKalle Valo }
96405491d2cSKalle Valo 
96505491d2cSKalle Valo 
brcmf_pcie_request_irq(struct brcmf_pciedev_info * devinfo)96605491d2cSKalle Valo static int brcmf_pcie_request_irq(struct brcmf_pciedev_info *devinfo)
96705491d2cSKalle Valo {
9688602e624SRafał Miłecki 	struct pci_dev *pdev = devinfo->pdev;
9698602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
97005491d2cSKalle Valo 
97105491d2cSKalle Valo 	brcmf_pcie_intr_disable(devinfo);
97205491d2cSKalle Valo 
97305491d2cSKalle Valo 	brcmf_dbg(PCIE, "Enter\n");
974d457a44fSHante Meuleman 
97505491d2cSKalle Valo 	pci_enable_msi(pdev);
976d457a44fSHante Meuleman 	if (request_threaded_irq(pdev->irq, brcmf_pcie_quick_check_isr,
977d457a44fSHante Meuleman 				 brcmf_pcie_isr_thread, IRQF_SHARED,
978d457a44fSHante Meuleman 				 "brcmf_pcie_intr", devinfo)) {
97905491d2cSKalle Valo 		pci_disable_msi(pdev);
9808602e624SRafał Miłecki 		brcmf_err(bus, "Failed to request IRQ %d\n", pdev->irq);
98105491d2cSKalle Valo 		return -EIO;
98205491d2cSKalle Valo 	}
98305491d2cSKalle Valo 	devinfo->irq_allocated = true;
98405491d2cSKalle Valo 	return 0;
98505491d2cSKalle Valo }
98605491d2cSKalle Valo 
98705491d2cSKalle Valo 
brcmf_pcie_release_irq(struct brcmf_pciedev_info * devinfo)98805491d2cSKalle Valo static void brcmf_pcie_release_irq(struct brcmf_pciedev_info *devinfo)
98905491d2cSKalle Valo {
9908602e624SRafał Miłecki 	struct pci_dev *pdev = devinfo->pdev;
9918602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
99205491d2cSKalle Valo 	u32 status;
99305491d2cSKalle Valo 	u32 count;
99405491d2cSKalle Valo 
99505491d2cSKalle Valo 	if (!devinfo->irq_allocated)
99605491d2cSKalle Valo 		return;
99705491d2cSKalle Valo 
99805491d2cSKalle Valo 	brcmf_pcie_intr_disable(devinfo);
99905491d2cSKalle Valo 	free_irq(pdev->irq, devinfo);
100005491d2cSKalle Valo 	pci_disable_msi(pdev);
100105491d2cSKalle Valo 
100205491d2cSKalle Valo 	msleep(50);
100305491d2cSKalle Valo 	count = 0;
100405491d2cSKalle Valo 	while ((devinfo->in_irq) && (count < 20)) {
100505491d2cSKalle Valo 		msleep(50);
100605491d2cSKalle Valo 		count++;
100705491d2cSKalle Valo 	}
100805491d2cSKalle Valo 	if (devinfo->in_irq)
10098602e624SRafał Miłecki 		brcmf_err(bus, "Still in IRQ (processing) !!!\n");
101005491d2cSKalle Valo 
1011e01d7a54SHector Martin 	status = brcmf_pcie_read_reg32(devinfo, devinfo->reginfo->mailboxint);
1012e01d7a54SHector Martin 	brcmf_pcie_write_reg32(devinfo, devinfo->reginfo->mailboxint, status);
1013d457a44fSHante Meuleman 
101405491d2cSKalle Valo 	devinfo->irq_allocated = false;
101505491d2cSKalle Valo }
101605491d2cSKalle Valo 
101705491d2cSKalle Valo 
brcmf_pcie_ring_mb_write_rptr(void * ctx)101805491d2cSKalle Valo static int brcmf_pcie_ring_mb_write_rptr(void *ctx)
101905491d2cSKalle Valo {
102005491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
102105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = ring->devinfo;
102205491d2cSKalle Valo 	struct brcmf_commonring *commonring = &ring->commonring;
102305491d2cSKalle Valo 
102405491d2cSKalle Valo 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
102505491d2cSKalle Valo 		return -EIO;
102605491d2cSKalle Valo 
102705491d2cSKalle Valo 	brcmf_dbg(PCIE, "W r_ptr %d (%d), ring %d\n", commonring->r_ptr,
102805491d2cSKalle Valo 		  commonring->w_ptr, ring->id);
102905491d2cSKalle Valo 
103005491d2cSKalle Valo 	devinfo->write_ptr(devinfo, ring->r_idx_addr, commonring->r_ptr);
103105491d2cSKalle Valo 
103205491d2cSKalle Valo 	return 0;
103305491d2cSKalle Valo }
103405491d2cSKalle Valo 
103505491d2cSKalle Valo 
brcmf_pcie_ring_mb_write_wptr(void * ctx)103605491d2cSKalle Valo static int brcmf_pcie_ring_mb_write_wptr(void *ctx)
103705491d2cSKalle Valo {
103805491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
103905491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = ring->devinfo;
104005491d2cSKalle Valo 	struct brcmf_commonring *commonring = &ring->commonring;
104105491d2cSKalle Valo 
104205491d2cSKalle Valo 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
104305491d2cSKalle Valo 		return -EIO;
104405491d2cSKalle Valo 
104505491d2cSKalle Valo 	brcmf_dbg(PCIE, "W w_ptr %d (%d), ring %d\n", commonring->w_ptr,
104605491d2cSKalle Valo 		  commonring->r_ptr, ring->id);
104705491d2cSKalle Valo 
104805491d2cSKalle Valo 	devinfo->write_ptr(devinfo, ring->w_idx_addr, commonring->w_ptr);
104905491d2cSKalle Valo 
105005491d2cSKalle Valo 	return 0;
105105491d2cSKalle Valo }
105205491d2cSKalle Valo 
105305491d2cSKalle Valo 
brcmf_pcie_ring_mb_ring_bell(void * ctx)105405491d2cSKalle Valo static int brcmf_pcie_ring_mb_ring_bell(void *ctx)
105505491d2cSKalle Valo {
105605491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
105705491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = ring->devinfo;
105805491d2cSKalle Valo 
105905491d2cSKalle Valo 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
106005491d2cSKalle Valo 		return -EIO;
106105491d2cSKalle Valo 
1062d457a44fSHante Meuleman 	brcmf_dbg(PCIE, "RING !\n");
1063d457a44fSHante Meuleman 	/* Any arbitrary value will do, lets use 1 */
1064e01d7a54SHector Martin 	brcmf_pcie_write_reg32(devinfo, devinfo->reginfo->h2d_mailbox_0, 1);
106505491d2cSKalle Valo 
106605491d2cSKalle Valo 	return 0;
106705491d2cSKalle Valo }
106805491d2cSKalle Valo 
106905491d2cSKalle Valo 
brcmf_pcie_ring_mb_update_rptr(void * ctx)107005491d2cSKalle Valo static int brcmf_pcie_ring_mb_update_rptr(void *ctx)
107105491d2cSKalle Valo {
107205491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
107305491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = ring->devinfo;
107405491d2cSKalle Valo 	struct brcmf_commonring *commonring = &ring->commonring;
107505491d2cSKalle Valo 
107605491d2cSKalle Valo 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
107705491d2cSKalle Valo 		return -EIO;
107805491d2cSKalle Valo 
107905491d2cSKalle Valo 	commonring->r_ptr = devinfo->read_ptr(devinfo, ring->r_idx_addr);
108005491d2cSKalle Valo 
108105491d2cSKalle Valo 	brcmf_dbg(PCIE, "R r_ptr %d (%d), ring %d\n", commonring->r_ptr,
108205491d2cSKalle Valo 		  commonring->w_ptr, ring->id);
108305491d2cSKalle Valo 
108405491d2cSKalle Valo 	return 0;
108505491d2cSKalle Valo }
108605491d2cSKalle Valo 
108705491d2cSKalle Valo 
brcmf_pcie_ring_mb_update_wptr(void * ctx)108805491d2cSKalle Valo static int brcmf_pcie_ring_mb_update_wptr(void *ctx)
108905491d2cSKalle Valo {
109005491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring = (struct brcmf_pcie_ringbuf *)ctx;
109105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = ring->devinfo;
109205491d2cSKalle Valo 	struct brcmf_commonring *commonring = &ring->commonring;
109305491d2cSKalle Valo 
109405491d2cSKalle Valo 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP)
109505491d2cSKalle Valo 		return -EIO;
109605491d2cSKalle Valo 
109705491d2cSKalle Valo 	commonring->w_ptr = devinfo->read_ptr(devinfo, ring->w_idx_addr);
109805491d2cSKalle Valo 
109905491d2cSKalle Valo 	brcmf_dbg(PCIE, "R w_ptr %d (%d), ring %d\n", commonring->w_ptr,
110005491d2cSKalle Valo 		  commonring->r_ptr, ring->id);
110105491d2cSKalle Valo 
110205491d2cSKalle Valo 	return 0;
110305491d2cSKalle Valo }
110405491d2cSKalle Valo 
110505491d2cSKalle Valo 
110605491d2cSKalle Valo static void *
brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info * devinfo,u32 size,u32 tcm_dma_phys_addr,dma_addr_t * dma_handle)110705491d2cSKalle Valo brcmf_pcie_init_dmabuffer_for_device(struct brcmf_pciedev_info *devinfo,
110805491d2cSKalle Valo 				     u32 size, u32 tcm_dma_phys_addr,
110905491d2cSKalle Valo 				     dma_addr_t *dma_handle)
111005491d2cSKalle Valo {
111105491d2cSKalle Valo 	void *ring;
111205491d2cSKalle Valo 	u64 address;
111305491d2cSKalle Valo 
111405491d2cSKalle Valo 	ring = dma_alloc_coherent(&devinfo->pdev->dev, size, dma_handle,
111505491d2cSKalle Valo 				  GFP_KERNEL);
111605491d2cSKalle Valo 	if (!ring)
111705491d2cSKalle Valo 		return NULL;
111805491d2cSKalle Valo 
111905491d2cSKalle Valo 	address = (u64)*dma_handle;
112005491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr,
112105491d2cSKalle Valo 			       address & 0xffffffff);
112205491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, tcm_dma_phys_addr + 4, address >> 32);
112305491d2cSKalle Valo 
112405491d2cSKalle Valo 	return (ring);
112505491d2cSKalle Valo }
112605491d2cSKalle Valo 
112705491d2cSKalle Valo 
112805491d2cSKalle Valo static struct brcmf_pcie_ringbuf *
brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info * devinfo,u32 ring_id,u32 tcm_ring_phys_addr)112905491d2cSKalle Valo brcmf_pcie_alloc_dma_and_ring(struct brcmf_pciedev_info *devinfo, u32 ring_id,
113005491d2cSKalle Valo 			      u32 tcm_ring_phys_addr)
113105491d2cSKalle Valo {
113205491d2cSKalle Valo 	void *dma_buf;
113305491d2cSKalle Valo 	dma_addr_t dma_handle;
113405491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring;
113505491d2cSKalle Valo 	u32 size;
113605491d2cSKalle Valo 	u32 addr;
1137f56324baSFranky Lin 	const u32 *ring_itemsize_array;
113805491d2cSKalle Valo 
1139f56324baSFranky Lin 	if (devinfo->shared.version < BRCMF_PCIE_SHARED_VERSION_7)
1140f56324baSFranky Lin 		ring_itemsize_array = brcmf_ring_itemsize_pre_v7;
1141f56324baSFranky Lin 	else
1142f56324baSFranky Lin 		ring_itemsize_array = brcmf_ring_itemsize;
1143f56324baSFranky Lin 
1144f56324baSFranky Lin 	size = brcmf_ring_max_item[ring_id] * ring_itemsize_array[ring_id];
114505491d2cSKalle Valo 	dma_buf = brcmf_pcie_init_dmabuffer_for_device(devinfo, size,
114605491d2cSKalle Valo 			tcm_ring_phys_addr + BRCMF_RING_MEM_BASE_ADDR_OFFSET,
114705491d2cSKalle Valo 			&dma_handle);
114805491d2cSKalle Valo 	if (!dma_buf)
114905491d2cSKalle Valo 		return NULL;
115005491d2cSKalle Valo 
115105491d2cSKalle Valo 	addr = tcm_ring_phys_addr + BRCMF_RING_MAX_ITEM_OFFSET;
115205491d2cSKalle Valo 	brcmf_pcie_write_tcm16(devinfo, addr, brcmf_ring_max_item[ring_id]);
115305491d2cSKalle Valo 	addr = tcm_ring_phys_addr + BRCMF_RING_LEN_ITEMS_OFFSET;
1154f56324baSFranky Lin 	brcmf_pcie_write_tcm16(devinfo, addr, ring_itemsize_array[ring_id]);
115505491d2cSKalle Valo 
115605491d2cSKalle Valo 	ring = kzalloc(sizeof(*ring), GFP_KERNEL);
115705491d2cSKalle Valo 	if (!ring) {
115805491d2cSKalle Valo 		dma_free_coherent(&devinfo->pdev->dev, size, dma_buf,
115905491d2cSKalle Valo 				  dma_handle);
116005491d2cSKalle Valo 		return NULL;
116105491d2cSKalle Valo 	}
116205491d2cSKalle Valo 	brcmf_commonring_config(&ring->commonring, brcmf_ring_max_item[ring_id],
1163f56324baSFranky Lin 				ring_itemsize_array[ring_id], dma_buf);
116405491d2cSKalle Valo 	ring->dma_handle = dma_handle;
116505491d2cSKalle Valo 	ring->devinfo = devinfo;
116605491d2cSKalle Valo 	brcmf_commonring_register_cb(&ring->commonring,
116705491d2cSKalle Valo 				     brcmf_pcie_ring_mb_ring_bell,
116805491d2cSKalle Valo 				     brcmf_pcie_ring_mb_update_rptr,
116905491d2cSKalle Valo 				     brcmf_pcie_ring_mb_update_wptr,
117005491d2cSKalle Valo 				     brcmf_pcie_ring_mb_write_rptr,
117105491d2cSKalle Valo 				     brcmf_pcie_ring_mb_write_wptr, ring);
117205491d2cSKalle Valo 
117305491d2cSKalle Valo 	return (ring);
117405491d2cSKalle Valo }
117505491d2cSKalle Valo 
117605491d2cSKalle Valo 
brcmf_pcie_release_ringbuffer(struct device * dev,struct brcmf_pcie_ringbuf * ring)117705491d2cSKalle Valo static void brcmf_pcie_release_ringbuffer(struct device *dev,
117805491d2cSKalle Valo 					  struct brcmf_pcie_ringbuf *ring)
117905491d2cSKalle Valo {
118005491d2cSKalle Valo 	void *dma_buf;
118105491d2cSKalle Valo 	u32 size;
118205491d2cSKalle Valo 
118305491d2cSKalle Valo 	if (!ring)
118405491d2cSKalle Valo 		return;
118505491d2cSKalle Valo 
118605491d2cSKalle Valo 	dma_buf = ring->commonring.buf_addr;
118705491d2cSKalle Valo 	if (dma_buf) {
118805491d2cSKalle Valo 		size = ring->commonring.depth * ring->commonring.item_len;
118905491d2cSKalle Valo 		dma_free_coherent(dev, size, dma_buf, ring->dma_handle);
119005491d2cSKalle Valo 	}
119105491d2cSKalle Valo 	kfree(ring);
119205491d2cSKalle Valo }
119305491d2cSKalle Valo 
119405491d2cSKalle Valo 
brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info * devinfo)119505491d2cSKalle Valo static void brcmf_pcie_release_ringbuffers(struct brcmf_pciedev_info *devinfo)
119605491d2cSKalle Valo {
119705491d2cSKalle Valo 	u32 i;
119805491d2cSKalle Valo 
119905491d2cSKalle Valo 	for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
120005491d2cSKalle Valo 		brcmf_pcie_release_ringbuffer(&devinfo->pdev->dev,
120105491d2cSKalle Valo 					      devinfo->shared.commonrings[i]);
120205491d2cSKalle Valo 		devinfo->shared.commonrings[i] = NULL;
120305491d2cSKalle Valo 	}
120405491d2cSKalle Valo 	kfree(devinfo->shared.flowrings);
120505491d2cSKalle Valo 	devinfo->shared.flowrings = NULL;
120605491d2cSKalle Valo 	if (devinfo->idxbuf) {
120705491d2cSKalle Valo 		dma_free_coherent(&devinfo->pdev->dev,
120805491d2cSKalle Valo 				  devinfo->idxbuf_sz,
120905491d2cSKalle Valo 				  devinfo->idxbuf,
121005491d2cSKalle Valo 				  devinfo->idxbuf_dmahandle);
121105491d2cSKalle Valo 		devinfo->idxbuf = NULL;
121205491d2cSKalle Valo 	}
121305491d2cSKalle Valo }
121405491d2cSKalle Valo 
121505491d2cSKalle Valo 
brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info * devinfo)121605491d2cSKalle Valo static int brcmf_pcie_init_ringbuffers(struct brcmf_pciedev_info *devinfo)
121705491d2cSKalle Valo {
12188602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
121905491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *ring;
122005491d2cSKalle Valo 	struct brcmf_pcie_ringbuf *rings;
122105491d2cSKalle Valo 	u32 d2h_w_idx_ptr;
122205491d2cSKalle Valo 	u32 d2h_r_idx_ptr;
122305491d2cSKalle Valo 	u32 h2d_w_idx_ptr;
122405491d2cSKalle Valo 	u32 h2d_r_idx_ptr;
122505491d2cSKalle Valo 	u32 ring_mem_ptr;
122605491d2cSKalle Valo 	u32 i;
122705491d2cSKalle Valo 	u64 address;
122805491d2cSKalle Valo 	u32 bufsz;
122905491d2cSKalle Valo 	u8 idx_offset;
1230be4b092cSFranky Lin 	struct brcmf_pcie_dhi_ringinfo ringinfo;
1231be4b092cSFranky Lin 	u16 max_flowrings;
1232be4b092cSFranky Lin 	u16 max_submissionrings;
1233be4b092cSFranky Lin 	u16 max_completionrings;
123405491d2cSKalle Valo 
1235be4b092cSFranky Lin 	memcpy_fromio(&ringinfo, devinfo->tcm + devinfo->shared.ring_info_addr,
1236be4b092cSFranky Lin 		      sizeof(ringinfo));
1237be4b092cSFranky Lin 	if (devinfo->shared.version >= 6) {
1238be4b092cSFranky Lin 		max_submissionrings = le16_to_cpu(ringinfo.max_submissionrings);
1239be4b092cSFranky Lin 		max_flowrings = le16_to_cpu(ringinfo.max_flowrings);
1240be4b092cSFranky Lin 		max_completionrings = le16_to_cpu(ringinfo.max_completionrings);
1241be4b092cSFranky Lin 	} else {
1242be4b092cSFranky Lin 		max_submissionrings = le16_to_cpu(ringinfo.max_flowrings);
1243be4b092cSFranky Lin 		max_flowrings = max_submissionrings -
1244be4b092cSFranky Lin 				BRCMF_NROF_H2D_COMMON_MSGRINGS;
1245be4b092cSFranky Lin 		max_completionrings = BRCMF_NROF_D2H_COMMON_MSGRINGS;
1246be4b092cSFranky Lin 	}
1247ed05cb17SArend van Spriel 	if (max_flowrings > 512) {
12482aca4f37SWright Feng 		brcmf_err(bus, "invalid max_flowrings(%d)\n", max_flowrings);
12492aca4f37SWright Feng 		return -EIO;
12502aca4f37SWright Feng 	}
125105491d2cSKalle Valo 
125205491d2cSKalle Valo 	if (devinfo->dma_idx_sz != 0) {
1253be4b092cSFranky Lin 		bufsz = (max_submissionrings + max_completionrings) *
125405491d2cSKalle Valo 			devinfo->dma_idx_sz * 2;
125505491d2cSKalle Valo 		devinfo->idxbuf = dma_alloc_coherent(&devinfo->pdev->dev, bufsz,
125605491d2cSKalle Valo 						     &devinfo->idxbuf_dmahandle,
125705491d2cSKalle Valo 						     GFP_KERNEL);
125805491d2cSKalle Valo 		if (!devinfo->idxbuf)
125905491d2cSKalle Valo 			devinfo->dma_idx_sz = 0;
126005491d2cSKalle Valo 	}
126105491d2cSKalle Valo 
126205491d2cSKalle Valo 	if (devinfo->dma_idx_sz == 0) {
1263be4b092cSFranky Lin 		d2h_w_idx_ptr = le32_to_cpu(ringinfo.d2h_w_idx_ptr);
1264be4b092cSFranky Lin 		d2h_r_idx_ptr = le32_to_cpu(ringinfo.d2h_r_idx_ptr);
1265be4b092cSFranky Lin 		h2d_w_idx_ptr = le32_to_cpu(ringinfo.h2d_w_idx_ptr);
1266be4b092cSFranky Lin 		h2d_r_idx_ptr = le32_to_cpu(ringinfo.h2d_r_idx_ptr);
126705491d2cSKalle Valo 		idx_offset = sizeof(u32);
126805491d2cSKalle Valo 		devinfo->write_ptr = brcmf_pcie_write_tcm16;
126905491d2cSKalle Valo 		devinfo->read_ptr = brcmf_pcie_read_tcm16;
127005491d2cSKalle Valo 		brcmf_dbg(PCIE, "Using TCM indices\n");
127105491d2cSKalle Valo 	} else {
127205491d2cSKalle Valo 		memset(devinfo->idxbuf, 0, bufsz);
127305491d2cSKalle Valo 		devinfo->idxbuf_sz = bufsz;
127405491d2cSKalle Valo 		idx_offset = devinfo->dma_idx_sz;
127505491d2cSKalle Valo 		devinfo->write_ptr = brcmf_pcie_write_idx;
127605491d2cSKalle Valo 		devinfo->read_ptr = brcmf_pcie_read_idx;
127705491d2cSKalle Valo 
127805491d2cSKalle Valo 		h2d_w_idx_ptr = 0;
127905491d2cSKalle Valo 		address = (u64)devinfo->idxbuf_dmahandle;
1280be4b092cSFranky Lin 		ringinfo.h2d_w_idx_hostaddr.low_addr =
1281be4b092cSFranky Lin 			cpu_to_le32(address & 0xffffffff);
1282be4b092cSFranky Lin 		ringinfo.h2d_w_idx_hostaddr.high_addr =
1283be4b092cSFranky Lin 			cpu_to_le32(address >> 32);
128405491d2cSKalle Valo 
1285be4b092cSFranky Lin 		h2d_r_idx_ptr = h2d_w_idx_ptr +
1286be4b092cSFranky Lin 				max_submissionrings * idx_offset;
1287be4b092cSFranky Lin 		address += max_submissionrings * idx_offset;
1288be4b092cSFranky Lin 		ringinfo.h2d_r_idx_hostaddr.low_addr =
1289be4b092cSFranky Lin 			cpu_to_le32(address & 0xffffffff);
1290be4b092cSFranky Lin 		ringinfo.h2d_r_idx_hostaddr.high_addr =
1291be4b092cSFranky Lin 			cpu_to_le32(address >> 32);
129205491d2cSKalle Valo 
1293be4b092cSFranky Lin 		d2h_w_idx_ptr = h2d_r_idx_ptr +
1294be4b092cSFranky Lin 				max_submissionrings * idx_offset;
1295be4b092cSFranky Lin 		address += max_submissionrings * idx_offset;
1296be4b092cSFranky Lin 		ringinfo.d2h_w_idx_hostaddr.low_addr =
1297be4b092cSFranky Lin 			cpu_to_le32(address & 0xffffffff);
1298be4b092cSFranky Lin 		ringinfo.d2h_w_idx_hostaddr.high_addr =
1299be4b092cSFranky Lin 			cpu_to_le32(address >> 32);
130005491d2cSKalle Valo 
130105491d2cSKalle Valo 		d2h_r_idx_ptr = d2h_w_idx_ptr +
1302be4b092cSFranky Lin 				max_completionrings * idx_offset;
1303be4b092cSFranky Lin 		address += max_completionrings * idx_offset;
1304be4b092cSFranky Lin 		ringinfo.d2h_r_idx_hostaddr.low_addr =
1305be4b092cSFranky Lin 			cpu_to_le32(address & 0xffffffff);
1306be4b092cSFranky Lin 		ringinfo.d2h_r_idx_hostaddr.high_addr =
1307be4b092cSFranky Lin 			cpu_to_le32(address >> 32);
1308be4b092cSFranky Lin 
1309be4b092cSFranky Lin 		memcpy_toio(devinfo->tcm + devinfo->shared.ring_info_addr,
1310be4b092cSFranky Lin 			    &ringinfo, sizeof(ringinfo));
131105491d2cSKalle Valo 		brcmf_dbg(PCIE, "Using host memory indices\n");
131205491d2cSKalle Valo 	}
131305491d2cSKalle Valo 
1314be4b092cSFranky Lin 	ring_mem_ptr = le32_to_cpu(ringinfo.ringmem);
131505491d2cSKalle Valo 
131605491d2cSKalle Valo 	for (i = 0; i < BRCMF_NROF_H2D_COMMON_MSGRINGS; i++) {
131705491d2cSKalle Valo 		ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
131805491d2cSKalle Valo 		if (!ring)
131905491d2cSKalle Valo 			goto fail;
132005491d2cSKalle Valo 		ring->w_idx_addr = h2d_w_idx_ptr;
132105491d2cSKalle Valo 		ring->r_idx_addr = h2d_r_idx_ptr;
132205491d2cSKalle Valo 		ring->id = i;
132305491d2cSKalle Valo 		devinfo->shared.commonrings[i] = ring;
132405491d2cSKalle Valo 
132505491d2cSKalle Valo 		h2d_w_idx_ptr += idx_offset;
132605491d2cSKalle Valo 		h2d_r_idx_ptr += idx_offset;
132705491d2cSKalle Valo 		ring_mem_ptr += BRCMF_RING_MEM_SZ;
132805491d2cSKalle Valo 	}
132905491d2cSKalle Valo 
133005491d2cSKalle Valo 	for (i = BRCMF_NROF_H2D_COMMON_MSGRINGS;
133105491d2cSKalle Valo 	     i < BRCMF_NROF_COMMON_MSGRINGS; i++) {
133205491d2cSKalle Valo 		ring = brcmf_pcie_alloc_dma_and_ring(devinfo, i, ring_mem_ptr);
133305491d2cSKalle Valo 		if (!ring)
133405491d2cSKalle Valo 			goto fail;
133505491d2cSKalle Valo 		ring->w_idx_addr = d2h_w_idx_ptr;
133605491d2cSKalle Valo 		ring->r_idx_addr = d2h_r_idx_ptr;
133705491d2cSKalle Valo 		ring->id = i;
133805491d2cSKalle Valo 		devinfo->shared.commonrings[i] = ring;
133905491d2cSKalle Valo 
134005491d2cSKalle Valo 		d2h_w_idx_ptr += idx_offset;
134105491d2cSKalle Valo 		d2h_r_idx_ptr += idx_offset;
134205491d2cSKalle Valo 		ring_mem_ptr += BRCMF_RING_MEM_SZ;
134305491d2cSKalle Valo 	}
134405491d2cSKalle Valo 
1345be4b092cSFranky Lin 	devinfo->shared.max_flowrings = max_flowrings;
1346be4b092cSFranky Lin 	devinfo->shared.max_submissionrings = max_submissionrings;
1347be4b092cSFranky Lin 	devinfo->shared.max_completionrings = max_completionrings;
1348be4b092cSFranky Lin 	rings = kcalloc(max_flowrings, sizeof(*ring), GFP_KERNEL);
134905491d2cSKalle Valo 	if (!rings)
135005491d2cSKalle Valo 		goto fail;
135105491d2cSKalle Valo 
1352be4b092cSFranky Lin 	brcmf_dbg(PCIE, "Nr of flowrings is %d\n", max_flowrings);
135305491d2cSKalle Valo 
1354be4b092cSFranky Lin 	for (i = 0; i < max_flowrings; i++) {
135505491d2cSKalle Valo 		ring = &rings[i];
135605491d2cSKalle Valo 		ring->devinfo = devinfo;
1357be4b092cSFranky Lin 		ring->id = i + BRCMF_H2D_MSGRING_FLOWRING_IDSTART;
135805491d2cSKalle Valo 		brcmf_commonring_register_cb(&ring->commonring,
135905491d2cSKalle Valo 					     brcmf_pcie_ring_mb_ring_bell,
136005491d2cSKalle Valo 					     brcmf_pcie_ring_mb_update_rptr,
136105491d2cSKalle Valo 					     brcmf_pcie_ring_mb_update_wptr,
136205491d2cSKalle Valo 					     brcmf_pcie_ring_mb_write_rptr,
136305491d2cSKalle Valo 					     brcmf_pcie_ring_mb_write_wptr,
136405491d2cSKalle Valo 					     ring);
136505491d2cSKalle Valo 		ring->w_idx_addr = h2d_w_idx_ptr;
136605491d2cSKalle Valo 		ring->r_idx_addr = h2d_r_idx_ptr;
136705491d2cSKalle Valo 		h2d_w_idx_ptr += idx_offset;
136805491d2cSKalle Valo 		h2d_r_idx_ptr += idx_offset;
136905491d2cSKalle Valo 	}
137005491d2cSKalle Valo 	devinfo->shared.flowrings = rings;
137105491d2cSKalle Valo 
137205491d2cSKalle Valo 	return 0;
137305491d2cSKalle Valo 
137405491d2cSKalle Valo fail:
13758602e624SRafał Miłecki 	brcmf_err(bus, "Allocating ring buffers failed\n");
137605491d2cSKalle Valo 	brcmf_pcie_release_ringbuffers(devinfo);
137705491d2cSKalle Valo 	return -ENOMEM;
137805491d2cSKalle Valo }
137905491d2cSKalle Valo 
138005491d2cSKalle Valo 
138105491d2cSKalle Valo static void
brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info * devinfo)138205491d2cSKalle Valo brcmf_pcie_release_scratchbuffers(struct brcmf_pciedev_info *devinfo)
138305491d2cSKalle Valo {
138405491d2cSKalle Valo 	if (devinfo->shared.scratch)
138505491d2cSKalle Valo 		dma_free_coherent(&devinfo->pdev->dev,
138605491d2cSKalle Valo 				  BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
138705491d2cSKalle Valo 				  devinfo->shared.scratch,
138805491d2cSKalle Valo 				  devinfo->shared.scratch_dmahandle);
138905491d2cSKalle Valo 	if (devinfo->shared.ringupd)
139005491d2cSKalle Valo 		dma_free_coherent(&devinfo->pdev->dev,
139105491d2cSKalle Valo 				  BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
139205491d2cSKalle Valo 				  devinfo->shared.ringupd,
139305491d2cSKalle Valo 				  devinfo->shared.ringupd_dmahandle);
139405491d2cSKalle Valo }
139505491d2cSKalle Valo 
brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info * devinfo)139605491d2cSKalle Valo static int brcmf_pcie_init_scratchbuffers(struct brcmf_pciedev_info *devinfo)
139705491d2cSKalle Valo {
13988602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
139905491d2cSKalle Valo 	u64 address;
140005491d2cSKalle Valo 	u32 addr;
140105491d2cSKalle Valo 
1402b7acadafSHimanshu Jha 	devinfo->shared.scratch =
1403750afb08SLuis Chamberlain 		dma_alloc_coherent(&devinfo->pdev->dev,
140405491d2cSKalle Valo 				   BRCMF_DMA_D2H_SCRATCH_BUF_LEN,
1405b7acadafSHimanshu Jha 				   &devinfo->shared.scratch_dmahandle,
1406b7acadafSHimanshu Jha 				   GFP_KERNEL);
140705491d2cSKalle Valo 	if (!devinfo->shared.scratch)
140805491d2cSKalle Valo 		goto fail;
140905491d2cSKalle Valo 
141005491d2cSKalle Valo 	addr = devinfo->shared.tcm_base_address +
141105491d2cSKalle Valo 	       BRCMF_SHARED_DMA_SCRATCH_ADDR_OFFSET;
141205491d2cSKalle Valo 	address = (u64)devinfo->shared.scratch_dmahandle;
141305491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
141405491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
141505491d2cSKalle Valo 	addr = devinfo->shared.tcm_base_address +
141605491d2cSKalle Valo 	       BRCMF_SHARED_DMA_SCRATCH_LEN_OFFSET;
141705491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_SCRATCH_BUF_LEN);
141805491d2cSKalle Valo 
1419b7acadafSHimanshu Jha 	devinfo->shared.ringupd =
1420750afb08SLuis Chamberlain 		dma_alloc_coherent(&devinfo->pdev->dev,
142105491d2cSKalle Valo 				   BRCMF_DMA_D2H_RINGUPD_BUF_LEN,
1422b7acadafSHimanshu Jha 				   &devinfo->shared.ringupd_dmahandle,
1423b7acadafSHimanshu Jha 				   GFP_KERNEL);
142405491d2cSKalle Valo 	if (!devinfo->shared.ringupd)
142505491d2cSKalle Valo 		goto fail;
142605491d2cSKalle Valo 
142705491d2cSKalle Valo 	addr = devinfo->shared.tcm_base_address +
142805491d2cSKalle Valo 	       BRCMF_SHARED_DMA_RINGUPD_ADDR_OFFSET;
142905491d2cSKalle Valo 	address = (u64)devinfo->shared.ringupd_dmahandle;
143005491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, address & 0xffffffff);
143105491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr + 4, address >> 32);
143205491d2cSKalle Valo 	addr = devinfo->shared.tcm_base_address +
143305491d2cSKalle Valo 	       BRCMF_SHARED_DMA_RINGUPD_LEN_OFFSET;
143405491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, addr, BRCMF_DMA_D2H_RINGUPD_BUF_LEN);
143505491d2cSKalle Valo 	return 0;
143605491d2cSKalle Valo 
143705491d2cSKalle Valo fail:
14388602e624SRafał Miłecki 	brcmf_err(bus, "Allocating scratch buffers failed\n");
143905491d2cSKalle Valo 	brcmf_pcie_release_scratchbuffers(devinfo);
144005491d2cSKalle Valo 	return -ENOMEM;
144105491d2cSKalle Valo }
144205491d2cSKalle Valo 
144305491d2cSKalle Valo 
brcmf_pcie_down(struct device * dev)144405491d2cSKalle Valo static void brcmf_pcie_down(struct device *dev)
144505491d2cSKalle Valo {
1446dcb485dfSWright Feng 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1447dcb485dfSWright Feng 	struct brcmf_pciedev *pcie_bus_dev = bus_if->bus_priv.pcie;
1448dcb485dfSWright Feng 	struct brcmf_pciedev_info *devinfo = pcie_bus_dev->devinfo;
1449dcb485dfSWright Feng 
1450dcb485dfSWright Feng 	brcmf_pcie_fwcon_timer(devinfo, false);
145105491d2cSKalle Valo }
145205491d2cSKalle Valo 
brcmf_pcie_preinit(struct device * dev)1453b50255c8SHector Martin static int brcmf_pcie_preinit(struct device *dev)
1454b50255c8SHector Martin {
1455b50255c8SHector Martin 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1456b50255c8SHector Martin 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1457b50255c8SHector Martin 
1458b50255c8SHector Martin 	brcmf_dbg(PCIE, "Enter\n");
1459b50255c8SHector Martin 
1460b50255c8SHector Martin 	brcmf_pcie_intr_enable(buspub->devinfo);
1461b50255c8SHector Martin 	brcmf_pcie_hostready(buspub->devinfo);
1462b50255c8SHector Martin 
1463b50255c8SHector Martin 	return 0;
1464b50255c8SHector Martin }
146505491d2cSKalle Valo 
brcmf_pcie_tx(struct device * dev,struct sk_buff * skb)146605491d2cSKalle Valo static int brcmf_pcie_tx(struct device *dev, struct sk_buff *skb)
146705491d2cSKalle Valo {
146805491d2cSKalle Valo 	return 0;
146905491d2cSKalle Valo }
147005491d2cSKalle Valo 
147105491d2cSKalle Valo 
brcmf_pcie_tx_ctlpkt(struct device * dev,unsigned char * msg,uint len)147205491d2cSKalle Valo static int brcmf_pcie_tx_ctlpkt(struct device *dev, unsigned char *msg,
147305491d2cSKalle Valo 				uint len)
147405491d2cSKalle Valo {
147505491d2cSKalle Valo 	return 0;
147605491d2cSKalle Valo }
147705491d2cSKalle Valo 
147805491d2cSKalle Valo 
brcmf_pcie_rx_ctlpkt(struct device * dev,unsigned char * msg,uint len)147905491d2cSKalle Valo static int brcmf_pcie_rx_ctlpkt(struct device *dev, unsigned char *msg,
148005491d2cSKalle Valo 				uint len)
148105491d2cSKalle Valo {
148205491d2cSKalle Valo 	return 0;
148305491d2cSKalle Valo }
148405491d2cSKalle Valo 
148505491d2cSKalle Valo 
brcmf_pcie_wowl_config(struct device * dev,bool enabled)148605491d2cSKalle Valo static void brcmf_pcie_wowl_config(struct device *dev, bool enabled)
148705491d2cSKalle Valo {
148805491d2cSKalle Valo 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
148905491d2cSKalle Valo 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
149005491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = buspub->devinfo;
149105491d2cSKalle Valo 
149205491d2cSKalle Valo 	brcmf_dbg(PCIE, "Configuring WOWL, enabled=%d\n", enabled);
149305491d2cSKalle Valo 	devinfo->wowl_enabled = enabled;
149405491d2cSKalle Valo }
149505491d2cSKalle Valo 
149605491d2cSKalle Valo 
brcmf_pcie_get_ramsize(struct device * dev)149705491d2cSKalle Valo static size_t brcmf_pcie_get_ramsize(struct device *dev)
149805491d2cSKalle Valo {
149905491d2cSKalle Valo 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
150005491d2cSKalle Valo 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
150105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = buspub->devinfo;
150205491d2cSKalle Valo 
150305491d2cSKalle Valo 	return devinfo->ci->ramsize - devinfo->ci->srsize;
150405491d2cSKalle Valo }
150505491d2cSKalle Valo 
150605491d2cSKalle Valo 
brcmf_pcie_get_memdump(struct device * dev,void * data,size_t len)150705491d2cSKalle Valo static int brcmf_pcie_get_memdump(struct device *dev, void *data, size_t len)
150805491d2cSKalle Valo {
150905491d2cSKalle Valo 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
151005491d2cSKalle Valo 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
151105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = buspub->devinfo;
151205491d2cSKalle Valo 
151305491d2cSKalle Valo 	brcmf_dbg(PCIE, "dump at 0x%08X: len=%zu\n", devinfo->ci->rambase, len);
151405491d2cSKalle Valo 	brcmf_pcie_copy_dev_tomem(devinfo, devinfo->ci->rambase, data, len);
151505491d2cSKalle Valo 	return 0;
151605491d2cSKalle Valo }
151705491d2cSKalle Valo 
brcmf_pcie_get_blob(struct device * dev,const struct firmware ** fw,enum brcmf_blob_type type)1518a1b5a902SHector Martin static int brcmf_pcie_get_blob(struct device *dev, const struct firmware **fw,
1519a1b5a902SHector Martin 			       enum brcmf_blob_type type)
1520fdd0bd88SChung-Hsien Hsu {
1521fdd0bd88SChung-Hsien Hsu 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
1522a1b5a902SHector Martin 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
1523a1b5a902SHector Martin 	struct brcmf_pciedev_info *devinfo = buspub->devinfo;
1524fdd0bd88SChung-Hsien Hsu 
1525a1b5a902SHector Martin 	switch (type) {
1526a1b5a902SHector Martin 	case BRCMF_BLOB_CLM:
1527a1b5a902SHector Martin 		*fw = devinfo->clm_fw;
1528a1b5a902SHector Martin 		devinfo->clm_fw = NULL;
1529a1b5a902SHector Martin 		break;
153075102b75SHector Martin 	case BRCMF_BLOB_TXCAP:
153175102b75SHector Martin 		*fw = devinfo->txcap_fw;
153275102b75SHector Martin 		devinfo->txcap_fw = NULL;
153375102b75SHector Martin 		break;
1534a1b5a902SHector Martin 	default:
1535a1b5a902SHector Martin 		return -ENOENT;
1536a1b5a902SHector Martin 	}
1537fdd0bd88SChung-Hsien Hsu 
1538a1b5a902SHector Martin 	if (!*fw)
1539a1b5a902SHector Martin 		return -ENOENT;
1540a1b5a902SHector Martin 
1541bf7a7b37SArend Van Spriel 	return 0;
1542fdd0bd88SChung-Hsien Hsu }
154305491d2cSKalle Valo 
brcmf_pcie_reset(struct device * dev)15444684997dSRafał Miłecki static int brcmf_pcie_reset(struct device *dev)
15454684997dSRafał Miłecki {
15464684997dSRafał Miłecki 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
15474684997dSRafał Miłecki 	struct brcmf_pciedev *buspub = bus_if->bus_priv.pcie;
15484684997dSRafał Miłecki 	struct brcmf_pciedev_info *devinfo = buspub->devinfo;
15494684997dSRafał Miłecki 	struct brcmf_fw_request *fwreq;
15504684997dSRafał Miłecki 	int err;
15514684997dSRafał Miłecki 
15525d26a6a6SRafał Miłecki 	brcmf_pcie_intr_disable(devinfo);
15535d26a6a6SRafał Miłecki 
155447dd82e3SRafał Miłecki 	brcmf_pcie_bus_console_read(devinfo, true);
155547dd82e3SRafał Miłecki 
15564684997dSRafał Miłecki 	brcmf_detach(dev);
15574684997dSRafał Miłecki 
15584684997dSRafał Miłecki 	brcmf_pcie_release_irq(devinfo);
15594684997dSRafał Miłecki 	brcmf_pcie_release_scratchbuffers(devinfo);
15604684997dSRafał Miłecki 	brcmf_pcie_release_ringbuffers(devinfo);
15614684997dSRafał Miłecki 	brcmf_pcie_reset_device(devinfo);
15624684997dSRafał Miłecki 
15634684997dSRafał Miłecki 	fwreq = brcmf_pcie_prepare_fw_request(devinfo);
15644684997dSRafał Miłecki 	if (!fwreq) {
15654684997dSRafał Miłecki 		dev_err(dev, "Failed to prepare FW request\n");
15664684997dSRafał Miłecki 		return -ENOMEM;
15674684997dSRafał Miłecki 	}
15684684997dSRafał Miłecki 
15694684997dSRafał Miłecki 	err = brcmf_fw_get_firmwares(dev, fwreq, brcmf_pcie_setup);
15704684997dSRafał Miłecki 	if (err) {
15714684997dSRafał Miłecki 		dev_err(dev, "Failed to prepare FW request\n");
15724684997dSRafał Miłecki 		kfree(fwreq);
15734684997dSRafał Miłecki 	}
15744684997dSRafał Miłecki 
15754684997dSRafał Miłecki 	return err;
15764684997dSRafał Miłecki }
15774684997dSRafał Miłecki 
15786866a64aSJulia Lawall static const struct brcmf_bus_ops brcmf_pcie_bus_ops = {
1579b50255c8SHector Martin 	.preinit = brcmf_pcie_preinit,
158005491d2cSKalle Valo 	.txdata = brcmf_pcie_tx,
158105491d2cSKalle Valo 	.stop = brcmf_pcie_down,
158205491d2cSKalle Valo 	.txctl = brcmf_pcie_tx_ctlpkt,
158305491d2cSKalle Valo 	.rxctl = brcmf_pcie_rx_ctlpkt,
158405491d2cSKalle Valo 	.wowl_config = brcmf_pcie_wowl_config,
158505491d2cSKalle Valo 	.get_ramsize = brcmf_pcie_get_ramsize,
158605491d2cSKalle Valo 	.get_memdump = brcmf_pcie_get_memdump,
1587a1b5a902SHector Martin 	.get_blob = brcmf_pcie_get_blob,
15884684997dSRafał Miłecki 	.reset = brcmf_pcie_reset,
1589dcb485dfSWright Feng 	.debugfs_create = brcmf_pcie_debugfs_create,
159005491d2cSKalle Valo };
159105491d2cSKalle Valo 
159205491d2cSKalle Valo 
15936ac27689SHante Meuleman static void
brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info * devinfo,u8 * data,u32 data_len)15946ac27689SHante Meuleman brcmf_pcie_adjust_ramsize(struct brcmf_pciedev_info *devinfo, u8 *data,
15956ac27689SHante Meuleman 			  u32 data_len)
15966ac27689SHante Meuleman {
15976ac27689SHante Meuleman 	__le32 *field;
15986ac27689SHante Meuleman 	u32 newsize;
15996ac27689SHante Meuleman 
16006ac27689SHante Meuleman 	if (data_len < BRCMF_RAMSIZE_OFFSET + 8)
16016ac27689SHante Meuleman 		return;
16026ac27689SHante Meuleman 
16036ac27689SHante Meuleman 	field = (__le32 *)&data[BRCMF_RAMSIZE_OFFSET];
16046ac27689SHante Meuleman 	if (le32_to_cpup(field) != BRCMF_RAMSIZE_MAGIC)
16056ac27689SHante Meuleman 		return;
16066ac27689SHante Meuleman 	field++;
16076ac27689SHante Meuleman 	newsize = le32_to_cpup(field);
16086ac27689SHante Meuleman 
16096ac27689SHante Meuleman 	brcmf_dbg(PCIE, "Found ramsize info in FW, adjusting to 0x%x\n",
16106ac27689SHante Meuleman 		  newsize);
16116ac27689SHante Meuleman 	devinfo->ci->ramsize = newsize;
16126ac27689SHante Meuleman }
16136ac27689SHante Meuleman 
16146ac27689SHante Meuleman 
161505491d2cSKalle Valo static int
brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info * devinfo,u32 sharedram_addr)161605491d2cSKalle Valo brcmf_pcie_init_share_ram_info(struct brcmf_pciedev_info *devinfo,
161705491d2cSKalle Valo 			       u32 sharedram_addr)
161805491d2cSKalle Valo {
16198602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
162005491d2cSKalle Valo 	struct brcmf_pcie_shared_info *shared;
162105491d2cSKalle Valo 	u32 addr;
162205491d2cSKalle Valo 
162305491d2cSKalle Valo 	shared = &devinfo->shared;
162405491d2cSKalle Valo 	shared->tcm_base_address = sharedram_addr;
162505491d2cSKalle Valo 
162605491d2cSKalle Valo 	shared->flags = brcmf_pcie_read_tcm32(devinfo, sharedram_addr);
1627be4b092cSFranky Lin 	shared->version = (u8)(shared->flags & BRCMF_PCIE_SHARED_VERSION_MASK);
1628be4b092cSFranky Lin 	brcmf_dbg(PCIE, "PCIe protocol version %d\n", shared->version);
1629be4b092cSFranky Lin 	if ((shared->version > BRCMF_PCIE_MAX_SHARED_VERSION) ||
1630be4b092cSFranky Lin 	    (shared->version < BRCMF_PCIE_MIN_SHARED_VERSION)) {
16318602e624SRafał Miłecki 		brcmf_err(bus, "Unsupported PCIE version %d\n",
16328602e624SRafał Miłecki 			  shared->version);
163305491d2cSKalle Valo 		return -EINVAL;
163405491d2cSKalle Valo 	}
163505491d2cSKalle Valo 
163605491d2cSKalle Valo 	/* check firmware support dma indicies */
163705491d2cSKalle Valo 	if (shared->flags & BRCMF_PCIE_SHARED_DMA_INDEX) {
163805491d2cSKalle Valo 		if (shared->flags & BRCMF_PCIE_SHARED_DMA_2B_IDX)
163905491d2cSKalle Valo 			devinfo->dma_idx_sz = sizeof(u16);
164005491d2cSKalle Valo 		else
164105491d2cSKalle Valo 			devinfo->dma_idx_sz = sizeof(u32);
164205491d2cSKalle Valo 	}
164305491d2cSKalle Valo 
164405491d2cSKalle Valo 	addr = sharedram_addr + BRCMF_SHARED_MAX_RXBUFPOST_OFFSET;
164505491d2cSKalle Valo 	shared->max_rxbufpost = brcmf_pcie_read_tcm16(devinfo, addr);
164605491d2cSKalle Valo 	if (shared->max_rxbufpost == 0)
164705491d2cSKalle Valo 		shared->max_rxbufpost = BRCMF_DEF_MAX_RXBUFPOST;
164805491d2cSKalle Valo 
164905491d2cSKalle Valo 	addr = sharedram_addr + BRCMF_SHARED_RX_DATAOFFSET_OFFSET;
165005491d2cSKalle Valo 	shared->rx_dataoffset = brcmf_pcie_read_tcm32(devinfo, addr);
165105491d2cSKalle Valo 
165205491d2cSKalle Valo 	addr = sharedram_addr + BRCMF_SHARED_HTOD_MB_DATA_ADDR_OFFSET;
165305491d2cSKalle Valo 	shared->htod_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
165405491d2cSKalle Valo 
165505491d2cSKalle Valo 	addr = sharedram_addr + BRCMF_SHARED_DTOH_MB_DATA_ADDR_OFFSET;
165605491d2cSKalle Valo 	shared->dtoh_mb_data_addr = brcmf_pcie_read_tcm32(devinfo, addr);
165705491d2cSKalle Valo 
165805491d2cSKalle Valo 	addr = sharedram_addr + BRCMF_SHARED_RING_INFO_ADDR_OFFSET;
165905491d2cSKalle Valo 	shared->ring_info_addr = brcmf_pcie_read_tcm32(devinfo, addr);
166005491d2cSKalle Valo 
166105491d2cSKalle Valo 	brcmf_dbg(PCIE, "max rx buf post %d, rx dataoffset %d\n",
166205491d2cSKalle Valo 		  shared->max_rxbufpost, shared->rx_dataoffset);
166305491d2cSKalle Valo 
166405491d2cSKalle Valo 	brcmf_pcie_bus_console_init(devinfo);
1665b4bb8469SHector Martin 	brcmf_pcie_bus_console_read(devinfo, false);
166605491d2cSKalle Valo 
166705491d2cSKalle Valo 	return 0;
166805491d2cSKalle Valo }
166905491d2cSKalle Valo 
167091918ce8SHector Martin struct brcmf_random_seed_footer {
167191918ce8SHector Martin 	__le32 length;
167291918ce8SHector Martin 	__le32 magic;
167391918ce8SHector Martin };
167491918ce8SHector Martin 
167591918ce8SHector Martin #define BRCMF_RANDOM_SEED_MAGIC		0xfeedc0de
167691918ce8SHector Martin #define BRCMF_RANDOM_SEED_LENGTH	0x100
167705491d2cSKalle Valo 
1678*c3746640SDuoming Zhou static noinline_for_stack void
brcmf_pcie_provide_random_bytes(struct brcmf_pciedev_info * devinfo,u32 address)1679*c3746640SDuoming Zhou brcmf_pcie_provide_random_bytes(struct brcmf_pciedev_info *devinfo, u32 address)
1680*c3746640SDuoming Zhou {
1681*c3746640SDuoming Zhou 	u8 randbuf[BRCMF_RANDOM_SEED_LENGTH];
1682*c3746640SDuoming Zhou 
1683*c3746640SDuoming Zhou 	get_random_bytes(randbuf, BRCMF_RANDOM_SEED_LENGTH);
1684*c3746640SDuoming Zhou 	memcpy_toio(devinfo->tcm + address, randbuf, BRCMF_RANDOM_SEED_LENGTH);
1685*c3746640SDuoming Zhou }
1686*c3746640SDuoming Zhou 
brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info * devinfo,const struct firmware * fw,void * nvram,u32 nvram_len)168705491d2cSKalle Valo static int brcmf_pcie_download_fw_nvram(struct brcmf_pciedev_info *devinfo,
168805491d2cSKalle Valo 					const struct firmware *fw, void *nvram,
168905491d2cSKalle Valo 					u32 nvram_len)
169005491d2cSKalle Valo {
16918602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&devinfo->pdev->dev);
169205491d2cSKalle Valo 	u32 sharedram_addr;
169305491d2cSKalle Valo 	u32 sharedram_addr_written;
169405491d2cSKalle Valo 	u32 loop_counter;
169505491d2cSKalle Valo 	int err;
169605491d2cSKalle Valo 	u32 address;
169705491d2cSKalle Valo 	u32 resetintr;
169805491d2cSKalle Valo 
169905491d2cSKalle Valo 	brcmf_dbg(PCIE, "Halt ARM.\n");
170005491d2cSKalle Valo 	err = brcmf_pcie_enter_download_state(devinfo);
170105491d2cSKalle Valo 	if (err)
170205491d2cSKalle Valo 		return err;
170305491d2cSKalle Valo 
170405491d2cSKalle Valo 	brcmf_dbg(PCIE, "Download FW %s\n", devinfo->fw_name);
17059466987fSHector Martin 	memcpy_toio(devinfo->tcm + devinfo->ci->rambase,
170605491d2cSKalle Valo 		    (void *)fw->data, fw->size);
170705491d2cSKalle Valo 
170805491d2cSKalle Valo 	resetintr = get_unaligned_le32(fw->data);
170905491d2cSKalle Valo 	release_firmware(fw);
171005491d2cSKalle Valo 
171105491d2cSKalle Valo 	/* reset last 4 bytes of RAM address. to be used for shared
171205491d2cSKalle Valo 	 * area. This identifies when FW is running
171305491d2cSKalle Valo 	 */
171405491d2cSKalle Valo 	brcmf_pcie_write_ram32(devinfo, devinfo->ci->ramsize - 4, 0);
171505491d2cSKalle Valo 
171605491d2cSKalle Valo 	if (nvram) {
171705491d2cSKalle Valo 		brcmf_dbg(PCIE, "Download NVRAM %s\n", devinfo->nvram_name);
171805491d2cSKalle Valo 		address = devinfo->ci->rambase + devinfo->ci->ramsize -
171905491d2cSKalle Valo 			  nvram_len;
17209466987fSHector Martin 		memcpy_toio(devinfo->tcm + address, nvram, nvram_len);
172105491d2cSKalle Valo 		brcmf_fw_nvram_free(nvram);
172291918ce8SHector Martin 
172391918ce8SHector Martin 		if (devinfo->otp.valid) {
172491918ce8SHector Martin 			size_t rand_len = BRCMF_RANDOM_SEED_LENGTH;
172591918ce8SHector Martin 			struct brcmf_random_seed_footer footer = {
172691918ce8SHector Martin 				.length = cpu_to_le32(rand_len),
172791918ce8SHector Martin 				.magic = cpu_to_le32(BRCMF_RANDOM_SEED_MAGIC),
172891918ce8SHector Martin 			};
172991918ce8SHector Martin 
173091918ce8SHector Martin 			/* Some Apple chips/firmwares expect a buffer of random
173191918ce8SHector Martin 			 * data to be present before NVRAM
173291918ce8SHector Martin 			 */
173391918ce8SHector Martin 			brcmf_dbg(PCIE, "Download random seed\n");
173491918ce8SHector Martin 
173591918ce8SHector Martin 			address -= sizeof(footer);
173691918ce8SHector Martin 			memcpy_toio(devinfo->tcm + address, &footer,
173791918ce8SHector Martin 				    sizeof(footer));
173891918ce8SHector Martin 
173991918ce8SHector Martin 			address -= rand_len;
1740*c3746640SDuoming Zhou 			brcmf_pcie_provide_random_bytes(devinfo, address);
174191918ce8SHector Martin 		}
174205491d2cSKalle Valo 	} else {
174305491d2cSKalle Valo 		brcmf_dbg(PCIE, "No matching NVRAM file found %s\n",
174405491d2cSKalle Valo 			  devinfo->nvram_name);
174505491d2cSKalle Valo 	}
174605491d2cSKalle Valo 
174705491d2cSKalle Valo 	sharedram_addr_written = brcmf_pcie_read_ram32(devinfo,
174805491d2cSKalle Valo 						       devinfo->ci->ramsize -
174905491d2cSKalle Valo 						       4);
175005491d2cSKalle Valo 	brcmf_dbg(PCIE, "Bring ARM in running state\n");
175105491d2cSKalle Valo 	err = brcmf_pcie_exit_download_state(devinfo, resetintr);
175205491d2cSKalle Valo 	if (err)
175305491d2cSKalle Valo 		return err;
175405491d2cSKalle Valo 
175505491d2cSKalle Valo 	brcmf_dbg(PCIE, "Wait for FW init\n");
175605491d2cSKalle Valo 	sharedram_addr = sharedram_addr_written;
175705491d2cSKalle Valo 	loop_counter = BRCMF_PCIE_FW_UP_TIMEOUT / 50;
175805491d2cSKalle Valo 	while ((sharedram_addr == sharedram_addr_written) && (loop_counter)) {
175905491d2cSKalle Valo 		msleep(50);
176005491d2cSKalle Valo 		sharedram_addr = brcmf_pcie_read_ram32(devinfo,
176105491d2cSKalle Valo 						       devinfo->ci->ramsize -
176205491d2cSKalle Valo 						       4);
176305491d2cSKalle Valo 		loop_counter--;
176405491d2cSKalle Valo 	}
176505491d2cSKalle Valo 	if (sharedram_addr == sharedram_addr_written) {
17668602e624SRafał Miłecki 		brcmf_err(bus, "FW failed to initialize\n");
176705491d2cSKalle Valo 		return -ENODEV;
176805491d2cSKalle Valo 	}
1769e0a8ef4dSRafał Miłecki 	if (sharedram_addr < devinfo->ci->rambase ||
1770e0a8ef4dSRafał Miłecki 	    sharedram_addr >= devinfo->ci->rambase + devinfo->ci->ramsize) {
1771e0a8ef4dSRafał Miłecki 		brcmf_err(bus, "Invalid shared RAM address 0x%08x\n",
1772e0a8ef4dSRafał Miłecki 			  sharedram_addr);
1773e0a8ef4dSRafał Miłecki 		return -ENODEV;
1774e0a8ef4dSRafał Miłecki 	}
177505491d2cSKalle Valo 	brcmf_dbg(PCIE, "Shared RAM addr: 0x%08x\n", sharedram_addr);
177605491d2cSKalle Valo 
177705491d2cSKalle Valo 	return (brcmf_pcie_init_share_ram_info(devinfo, sharedram_addr));
177805491d2cSKalle Valo }
177905491d2cSKalle Valo 
178005491d2cSKalle Valo 
brcmf_pcie_get_resource(struct brcmf_pciedev_info * devinfo)178105491d2cSKalle Valo static int brcmf_pcie_get_resource(struct brcmf_pciedev_info *devinfo)
178205491d2cSKalle Valo {
17838602e624SRafał Miłecki 	struct pci_dev *pdev = devinfo->pdev;
17848602e624SRafał Miłecki 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
178505491d2cSKalle Valo 	int err;
178605491d2cSKalle Valo 	phys_addr_t  bar0_addr, bar1_addr;
178705491d2cSKalle Valo 	ulong bar1_size;
178805491d2cSKalle Valo 
178905491d2cSKalle Valo 	err = pci_enable_device(pdev);
179005491d2cSKalle Valo 	if (err) {
17918602e624SRafał Miłecki 		brcmf_err(bus, "pci_enable_device failed err=%d\n", err);
179205491d2cSKalle Valo 		return err;
179305491d2cSKalle Valo 	}
179405491d2cSKalle Valo 
179505491d2cSKalle Valo 	pci_set_master(pdev);
179605491d2cSKalle Valo 
179705491d2cSKalle Valo 	/* Bar-0 mapped address */
179805491d2cSKalle Valo 	bar0_addr = pci_resource_start(pdev, 0);
179905491d2cSKalle Valo 	/* Bar-1 mapped address */
180005491d2cSKalle Valo 	bar1_addr = pci_resource_start(pdev, 2);
180105491d2cSKalle Valo 	/* read Bar-1 mapped memory range */
180205491d2cSKalle Valo 	bar1_size = pci_resource_len(pdev, 2);
180305491d2cSKalle Valo 	if ((bar1_size == 0) || (bar1_addr == 0)) {
18048602e624SRafał Miłecki 		brcmf_err(bus, "BAR1 Not enabled, device size=%ld, addr=%#016llx\n",
180505491d2cSKalle Valo 			  bar1_size, (unsigned long long)bar1_addr);
180605491d2cSKalle Valo 		return -EINVAL;
180705491d2cSKalle Valo 	}
180805491d2cSKalle Valo 
18094bdc0d67SChristoph Hellwig 	devinfo->regs = ioremap(bar0_addr, BRCMF_PCIE_REG_MAP_SIZE);
18104bdc0d67SChristoph Hellwig 	devinfo->tcm = ioremap(bar1_addr, bar1_size);
181105491d2cSKalle Valo 
181205491d2cSKalle Valo 	if (!devinfo->regs || !devinfo->tcm) {
18138602e624SRafał Miłecki 		brcmf_err(bus, "ioremap() failed (%p,%p)\n", devinfo->regs,
181405491d2cSKalle Valo 			  devinfo->tcm);
181505491d2cSKalle Valo 		return -EINVAL;
181605491d2cSKalle Valo 	}
181705491d2cSKalle Valo 	brcmf_dbg(PCIE, "Phys addr : reg space = %p base addr %#016llx\n",
181805491d2cSKalle Valo 		  devinfo->regs, (unsigned long long)bar0_addr);
18199300bf86SHante Meuleman 	brcmf_dbg(PCIE, "Phys addr : mem space = %p base addr %#016llx size 0x%x\n",
18209300bf86SHante Meuleman 		  devinfo->tcm, (unsigned long long)bar1_addr,
18219300bf86SHante Meuleman 		  (unsigned int)bar1_size);
182205491d2cSKalle Valo 
182305491d2cSKalle Valo 	return 0;
182405491d2cSKalle Valo }
182505491d2cSKalle Valo 
182605491d2cSKalle Valo 
brcmf_pcie_release_resource(struct brcmf_pciedev_info * devinfo)182705491d2cSKalle Valo static void brcmf_pcie_release_resource(struct brcmf_pciedev_info *devinfo)
182805491d2cSKalle Valo {
182905491d2cSKalle Valo 	if (devinfo->tcm)
183005491d2cSKalle Valo 		iounmap(devinfo->tcm);
183105491d2cSKalle Valo 	if (devinfo->regs)
183205491d2cSKalle Valo 		iounmap(devinfo->regs);
183305491d2cSKalle Valo 
183405491d2cSKalle Valo 	pci_disable_device(devinfo->pdev);
183505491d2cSKalle Valo }
183605491d2cSKalle Valo 
183705491d2cSKalle Valo 
brcmf_pcie_buscore_prep_addr(const struct pci_dev * pdev,u32 addr)183805491d2cSKalle Valo static u32 brcmf_pcie_buscore_prep_addr(const struct pci_dev *pdev, u32 addr)
183905491d2cSKalle Valo {
184005491d2cSKalle Valo 	u32 ret_addr;
184105491d2cSKalle Valo 
184205491d2cSKalle Valo 	ret_addr = addr & (BRCMF_PCIE_BAR0_REG_SIZE - 1);
184305491d2cSKalle Valo 	addr &= ~(BRCMF_PCIE_BAR0_REG_SIZE - 1);
184405491d2cSKalle Valo 	pci_write_config_dword(pdev, BRCMF_PCIE_BAR0_WINDOW, addr);
184505491d2cSKalle Valo 
184605491d2cSKalle Valo 	return ret_addr;
184705491d2cSKalle Valo }
184805491d2cSKalle Valo 
184905491d2cSKalle Valo 
brcmf_pcie_buscore_read32(void * ctx,u32 addr)185005491d2cSKalle Valo static u32 brcmf_pcie_buscore_read32(void *ctx, u32 addr)
185105491d2cSKalle Valo {
185205491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
185305491d2cSKalle Valo 
185405491d2cSKalle Valo 	addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
185505491d2cSKalle Valo 	return brcmf_pcie_read_reg32(devinfo, addr);
185605491d2cSKalle Valo }
185705491d2cSKalle Valo 
185805491d2cSKalle Valo 
brcmf_pcie_buscore_write32(void * ctx,u32 addr,u32 value)185905491d2cSKalle Valo static void brcmf_pcie_buscore_write32(void *ctx, u32 addr, u32 value)
186005491d2cSKalle Valo {
186105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
186205491d2cSKalle Valo 
186305491d2cSKalle Valo 	addr = brcmf_pcie_buscore_prep_addr(devinfo->pdev, addr);
186405491d2cSKalle Valo 	brcmf_pcie_write_reg32(devinfo, addr, value);
186505491d2cSKalle Valo }
186605491d2cSKalle Valo 
186705491d2cSKalle Valo 
brcmf_pcie_buscoreprep(void * ctx)186805491d2cSKalle Valo static int brcmf_pcie_buscoreprep(void *ctx)
186905491d2cSKalle Valo {
187005491d2cSKalle Valo 	return brcmf_pcie_get_resource(ctx);
187105491d2cSKalle Valo }
187205491d2cSKalle Valo 
187305491d2cSKalle Valo 
brcmf_pcie_buscore_reset(void * ctx,struct brcmf_chip * chip)187405491d2cSKalle Valo static int brcmf_pcie_buscore_reset(void *ctx, struct brcmf_chip *chip)
187505491d2cSKalle Valo {
187605491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
1877e01d7a54SHector Martin 	struct brcmf_core *core;
1878e01d7a54SHector Martin 	u32 val, reg;
187905491d2cSKalle Valo 
188005491d2cSKalle Valo 	devinfo->ci = chip;
188105491d2cSKalle Valo 	brcmf_pcie_reset_device(devinfo);
188205491d2cSKalle Valo 
1883e01d7a54SHector Martin 	/* reginfo is not ready yet */
1884e01d7a54SHector Martin 	core = brcmf_chip_get_core(chip, BCMA_CORE_PCIE2);
1885e01d7a54SHector Martin 	if (core->rev >= 64)
1886e01d7a54SHector Martin 		reg = BRCMF_PCIE_64_PCIE2REG_MAILBOXINT;
1887e01d7a54SHector Martin 	else
1888e01d7a54SHector Martin 		reg = BRCMF_PCIE_PCIE2REG_MAILBOXINT;
1889e01d7a54SHector Martin 
1890e01d7a54SHector Martin 	val = brcmf_pcie_read_reg32(devinfo, reg);
189105491d2cSKalle Valo 	if (val != 0xffffffff)
1892e01d7a54SHector Martin 		brcmf_pcie_write_reg32(devinfo, reg, val);
189305491d2cSKalle Valo 
189405491d2cSKalle Valo 	return 0;
189505491d2cSKalle Valo }
189605491d2cSKalle Valo 
189705491d2cSKalle Valo 
brcmf_pcie_buscore_activate(void * ctx,struct brcmf_chip * chip,u32 rstvec)189805491d2cSKalle Valo static void brcmf_pcie_buscore_activate(void *ctx, struct brcmf_chip *chip,
189905491d2cSKalle Valo 					u32 rstvec)
190005491d2cSKalle Valo {
190105491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo = (struct brcmf_pciedev_info *)ctx;
190205491d2cSKalle Valo 
190305491d2cSKalle Valo 	brcmf_pcie_write_tcm32(devinfo, 0, rstvec);
190405491d2cSKalle Valo }
190505491d2cSKalle Valo 
190605491d2cSKalle Valo 
190705491d2cSKalle Valo static const struct brcmf_buscore_ops brcmf_pcie_buscore_ops = {
190805491d2cSKalle Valo 	.prepare = brcmf_pcie_buscoreprep,
190905491d2cSKalle Valo 	.reset = brcmf_pcie_buscore_reset,
191005491d2cSKalle Valo 	.activate = brcmf_pcie_buscore_activate,
191105491d2cSKalle Valo 	.read32 = brcmf_pcie_buscore_read32,
191205491d2cSKalle Valo 	.write32 = brcmf_pcie_buscore_write32,
191305491d2cSKalle Valo };
191405491d2cSKalle Valo 
1915e63efbcaSHector Martin #define BRCMF_OTP_SYS_VENDOR	0x15
1916e63efbcaSHector Martin #define BRCMF_OTP_BRCM_CIS	0x80
1917e63efbcaSHector Martin 
1918e63efbcaSHector Martin #define BRCMF_OTP_VENDOR_HDR	0x00000008
1919e63efbcaSHector Martin 
1920e63efbcaSHector Martin static int
brcmf_pcie_parse_otp_sys_vendor(struct brcmf_pciedev_info * devinfo,u8 * data,size_t size)1921e63efbcaSHector Martin brcmf_pcie_parse_otp_sys_vendor(struct brcmf_pciedev_info *devinfo,
1922e63efbcaSHector Martin 				u8 *data, size_t size)
1923e63efbcaSHector Martin {
1924e63efbcaSHector Martin 	int idx = 4;
1925e63efbcaSHector Martin 	const char *chip_params;
1926e63efbcaSHector Martin 	const char *board_params;
1927e63efbcaSHector Martin 	const char *p;
1928e63efbcaSHector Martin 
1929e63efbcaSHector Martin 	/* 4-byte header and two empty strings */
1930e63efbcaSHector Martin 	if (size < 6)
1931e63efbcaSHector Martin 		return -EINVAL;
1932e63efbcaSHector Martin 
1933e63efbcaSHector Martin 	if (get_unaligned_le32(data) != BRCMF_OTP_VENDOR_HDR)
1934e63efbcaSHector Martin 		return -EINVAL;
1935e63efbcaSHector Martin 
1936e63efbcaSHector Martin 	chip_params = &data[idx];
1937e63efbcaSHector Martin 
1938e63efbcaSHector Martin 	/* Skip first string, including terminator */
1939e63efbcaSHector Martin 	idx += strnlen(chip_params, size - idx) + 1;
1940e63efbcaSHector Martin 	if (idx >= size)
1941e63efbcaSHector Martin 		return -EINVAL;
1942e63efbcaSHector Martin 
1943e63efbcaSHector Martin 	board_params = &data[idx];
1944e63efbcaSHector Martin 
1945e63efbcaSHector Martin 	/* Skip to terminator of second string */
1946e63efbcaSHector Martin 	idx += strnlen(board_params, size - idx);
1947e63efbcaSHector Martin 	if (idx >= size)
1948e63efbcaSHector Martin 		return -EINVAL;
1949e63efbcaSHector Martin 
1950e63efbcaSHector Martin 	/* At this point both strings are guaranteed NUL-terminated */
1951e63efbcaSHector Martin 	brcmf_dbg(PCIE, "OTP: chip_params='%s' board_params='%s'\n",
1952e63efbcaSHector Martin 		  chip_params, board_params);
1953e63efbcaSHector Martin 
1954e63efbcaSHector Martin 	p = skip_spaces(board_params);
1955e63efbcaSHector Martin 	while (*p) {
1956e63efbcaSHector Martin 		char tag = *p++;
1957e63efbcaSHector Martin 		const char *end;
1958e63efbcaSHector Martin 		size_t len;
1959e63efbcaSHector Martin 
1960e63efbcaSHector Martin 		if (*p++ != '=') /* implicit NUL check */
1961e63efbcaSHector Martin 			return -EINVAL;
1962e63efbcaSHector Martin 
1963e63efbcaSHector Martin 		/* *p might be NUL here, if so end == p and len == 0 */
1964e63efbcaSHector Martin 		end = strchrnul(p, ' ');
1965e63efbcaSHector Martin 		len = end - p;
1966e63efbcaSHector Martin 
1967e63efbcaSHector Martin 		/* leave 1 byte for NUL in destination string */
1968e63efbcaSHector Martin 		if (len > (BRCMF_OTP_MAX_PARAM_LEN - 1))
1969e63efbcaSHector Martin 			return -EINVAL;
1970e63efbcaSHector Martin 
1971e63efbcaSHector Martin 		/* Copy len characters plus a NUL terminator */
1972e63efbcaSHector Martin 		switch (tag) {
1973e63efbcaSHector Martin 		case 'M':
1974e63efbcaSHector Martin 			strscpy(devinfo->otp.module, p, len + 1);
1975e63efbcaSHector Martin 			break;
1976e63efbcaSHector Martin 		case 'V':
1977e63efbcaSHector Martin 			strscpy(devinfo->otp.vendor, p, len + 1);
1978e63efbcaSHector Martin 			break;
1979e63efbcaSHector Martin 		case 'm':
1980e63efbcaSHector Martin 			strscpy(devinfo->otp.version, p, len + 1);
1981e63efbcaSHector Martin 			break;
1982e63efbcaSHector Martin 		}
1983e63efbcaSHector Martin 
1984e63efbcaSHector Martin 		/* Skip to next arg, if any */
1985e63efbcaSHector Martin 		p = skip_spaces(end);
1986e63efbcaSHector Martin 	}
1987e63efbcaSHector Martin 
1988e63efbcaSHector Martin 	brcmf_dbg(PCIE, "OTP: module=%s vendor=%s version=%s\n",
1989e63efbcaSHector Martin 		  devinfo->otp.module, devinfo->otp.vendor,
1990e63efbcaSHector Martin 		  devinfo->otp.version);
1991e63efbcaSHector Martin 
1992e63efbcaSHector Martin 	if (!devinfo->otp.module[0] ||
1993e63efbcaSHector Martin 	    !devinfo->otp.vendor[0] ||
1994e63efbcaSHector Martin 	    !devinfo->otp.version[0])
1995e63efbcaSHector Martin 		return -EINVAL;
1996e63efbcaSHector Martin 
1997e63efbcaSHector Martin 	devinfo->otp.valid = true;
1998e63efbcaSHector Martin 	return 0;
1999e63efbcaSHector Martin }
2000e63efbcaSHector Martin 
2001e63efbcaSHector Martin static int
brcmf_pcie_parse_otp(struct brcmf_pciedev_info * devinfo,u8 * otp,size_t size)2002e63efbcaSHector Martin brcmf_pcie_parse_otp(struct brcmf_pciedev_info *devinfo, u8 *otp, size_t size)
2003e63efbcaSHector Martin {
2004e63efbcaSHector Martin 	int p = 0;
2005e63efbcaSHector Martin 	int ret = -EINVAL;
2006e63efbcaSHector Martin 
2007e63efbcaSHector Martin 	brcmf_dbg(PCIE, "parse_otp size=%zd\n", size);
2008e63efbcaSHector Martin 
2009e63efbcaSHector Martin 	while (p < (size - 1)) {
2010e63efbcaSHector Martin 		u8 type = otp[p];
2011e63efbcaSHector Martin 		u8 length = otp[p + 1];
2012e63efbcaSHector Martin 
2013e63efbcaSHector Martin 		if (type == 0)
2014e63efbcaSHector Martin 			break;
2015e63efbcaSHector Martin 
2016e63efbcaSHector Martin 		if ((p + 2 + length) > size)
2017e63efbcaSHector Martin 			break;
2018e63efbcaSHector Martin 
2019e63efbcaSHector Martin 		switch (type) {
2020e63efbcaSHector Martin 		case BRCMF_OTP_SYS_VENDOR:
2021e63efbcaSHector Martin 			brcmf_dbg(PCIE, "OTP @ 0x%x (%d): SYS_VENDOR\n",
2022e63efbcaSHector Martin 				  p, length);
2023e63efbcaSHector Martin 			ret = brcmf_pcie_parse_otp_sys_vendor(devinfo,
2024e63efbcaSHector Martin 							      &otp[p + 2],
2025e63efbcaSHector Martin 							      length);
2026e63efbcaSHector Martin 			break;
2027e63efbcaSHector Martin 		case BRCMF_OTP_BRCM_CIS:
2028e63efbcaSHector Martin 			brcmf_dbg(PCIE, "OTP @ 0x%x (%d): BRCM_CIS\n",
2029e63efbcaSHector Martin 				  p, length);
2030e63efbcaSHector Martin 			break;
2031e63efbcaSHector Martin 		default:
2032e63efbcaSHector Martin 			brcmf_dbg(PCIE, "OTP @ 0x%x (%d): Unknown type 0x%x\n",
2033e63efbcaSHector Martin 				  p, length, type);
2034e63efbcaSHector Martin 			break;
2035e63efbcaSHector Martin 		}
2036e63efbcaSHector Martin 
2037e63efbcaSHector Martin 		p += 2 + length;
2038e63efbcaSHector Martin 	}
2039e63efbcaSHector Martin 
2040e63efbcaSHector Martin 	return ret;
2041e63efbcaSHector Martin }
2042e63efbcaSHector Martin 
brcmf_pcie_read_otp(struct brcmf_pciedev_info * devinfo)2043e63efbcaSHector Martin static int brcmf_pcie_read_otp(struct brcmf_pciedev_info *devinfo)
2044e63efbcaSHector Martin {
2045e63efbcaSHector Martin 	const struct pci_dev *pdev = devinfo->pdev;
2046e63efbcaSHector Martin 	struct brcmf_bus *bus = dev_get_drvdata(&pdev->dev);
2047e63efbcaSHector Martin 	u32 coreid, base, words, idx, sromctl;
2048e63efbcaSHector Martin 	u16 *otp;
2049e63efbcaSHector Martin 	struct brcmf_core *core;
2050e63efbcaSHector Martin 	int ret;
2051e63efbcaSHector Martin 
2052e63efbcaSHector Martin 	switch (devinfo->ci->chip) {
205369005e67SHector Martin 	case BRCM_CC_4355_CHIP_ID:
205469005e67SHector Martin 		coreid = BCMA_CORE_CHIPCOMMON;
205569005e67SHector Martin 		base = 0x8c0;
205669005e67SHector Martin 		words = 0xb2;
205769005e67SHector Martin 		break;
20586a142f70SHector Martin 	case BRCM_CC_4364_CHIP_ID:
20596a142f70SHector Martin 		coreid = BCMA_CORE_CHIPCOMMON;
20606a142f70SHector Martin 		base = 0x8c0;
20616a142f70SHector Martin 		words = 0x1a0;
20626a142f70SHector Martin 		break;
2063bf8bbd90SHector Martin 	case BRCM_CC_4377_CHIP_ID:
2064e8b80bf2SHector Martin 	case BRCM_CC_4378_CHIP_ID:
2065e8b80bf2SHector Martin 		coreid = BCMA_CORE_GCI;
2066e8b80bf2SHector Martin 		base = 0x1120;
2067e8b80bf2SHector Martin 		words = 0x170;
2068e8b80bf2SHector Martin 		break;
2069117ace40SHector Martin 	case BRCM_CC_4387_CHIP_ID:
2070117ace40SHector Martin 		coreid = BCMA_CORE_GCI;
2071117ace40SHector Martin 		base = 0x113c;
2072117ace40SHector Martin 		words = 0x170;
2073117ace40SHector Martin 		break;
2074e63efbcaSHector Martin 	default:
2075e63efbcaSHector Martin 		/* OTP not supported on this chip */
2076e63efbcaSHector Martin 		return 0;
2077e63efbcaSHector Martin 	}
2078e63efbcaSHector Martin 
2079e63efbcaSHector Martin 	core = brcmf_chip_get_core(devinfo->ci, coreid);
2080e63efbcaSHector Martin 	if (!core) {
2081e63efbcaSHector Martin 		brcmf_err(bus, "No OTP core\n");
2082e63efbcaSHector Martin 		return -ENODEV;
2083e63efbcaSHector Martin 	}
2084e63efbcaSHector Martin 
2085e63efbcaSHector Martin 	if (coreid == BCMA_CORE_CHIPCOMMON) {
2086e63efbcaSHector Martin 		/* Chips with OTP accessed via ChipCommon need additional
2087e63efbcaSHector Martin 		 * handling to access the OTP
2088e63efbcaSHector Martin 		 */
2089e63efbcaSHector Martin 		brcmf_pcie_select_core(devinfo, coreid);
2090e63efbcaSHector Martin 		sromctl = READCC32(devinfo, sromcontrol);
2091e63efbcaSHector Martin 
2092e63efbcaSHector Martin 		if (!(sromctl & BCMA_CC_SROM_CONTROL_OTP_PRESENT)) {
2093e63efbcaSHector Martin 			/* Chip lacks OTP, try without it... */
2094e63efbcaSHector Martin 			brcmf_err(bus,
2095e63efbcaSHector Martin 				  "OTP unavailable, using default firmware\n");
2096e63efbcaSHector Martin 			return 0;
2097e63efbcaSHector Martin 		}
2098e63efbcaSHector Martin 
2099e63efbcaSHector Martin 		/* Map OTP to shadow area */
2100e63efbcaSHector Martin 		WRITECC32(devinfo, sromcontrol,
2101e63efbcaSHector Martin 			  sromctl | BCMA_CC_SROM_CONTROL_OTPSEL);
2102e63efbcaSHector Martin 	}
2103e63efbcaSHector Martin 
2104e63efbcaSHector Martin 	otp = kcalloc(words, sizeof(u16), GFP_KERNEL);
2105e63efbcaSHector Martin 	if (!otp)
2106e63efbcaSHector Martin 		return -ENOMEM;
2107e63efbcaSHector Martin 
2108e63efbcaSHector Martin 	/* Map bus window to SROM/OTP shadow area in core */
2109e63efbcaSHector Martin 	base = brcmf_pcie_buscore_prep_addr(devinfo->pdev, base + core->base);
2110e63efbcaSHector Martin 
2111e63efbcaSHector Martin 	brcmf_dbg(PCIE, "OTP data:\n");
2112e63efbcaSHector Martin 	for (idx = 0; idx < words; idx++) {
2113e63efbcaSHector Martin 		otp[idx] = brcmf_pcie_read_reg16(devinfo, base + 2 * idx);
2114e63efbcaSHector Martin 		brcmf_dbg(PCIE, "[%8x] 0x%04x\n", base + 2 * idx, otp[idx]);
2115e63efbcaSHector Martin 	}
2116e63efbcaSHector Martin 
2117e63efbcaSHector Martin 	if (coreid == BCMA_CORE_CHIPCOMMON) {
2118e63efbcaSHector Martin 		brcmf_pcie_select_core(devinfo, coreid);
2119e63efbcaSHector Martin 		WRITECC32(devinfo, sromcontrol, sromctl);
2120e63efbcaSHector Martin 	}
2121e63efbcaSHector Martin 
2122e63efbcaSHector Martin 	ret = brcmf_pcie_parse_otp(devinfo, (u8 *)otp, 2 * words);
2123e63efbcaSHector Martin 	kfree(otp);
2124e63efbcaSHector Martin 
2125e63efbcaSHector Martin 	return ret;
2126e63efbcaSHector Martin }
2127e63efbcaSHector Martin 
2128d09ae51aSArend Van Spriel #define BRCMF_PCIE_FW_CODE	0
2129d09ae51aSArend Van Spriel #define BRCMF_PCIE_FW_NVRAM	1
2130a1b5a902SHector Martin #define BRCMF_PCIE_FW_CLM	2
213175102b75SHector Martin #define BRCMF_PCIE_FW_TXCAP	3
2132d09ae51aSArend Van Spriel 
brcmf_pcie_setup(struct device * dev,int ret,struct brcmf_fw_request * fwreq)21336d0507a7SArend Van Spriel static void brcmf_pcie_setup(struct device *dev, int ret,
2134d09ae51aSArend Van Spriel 			     struct brcmf_fw_request *fwreq)
213505491d2cSKalle Valo {
2136d09ae51aSArend Van Spriel 	const struct firmware *fw;
2137d09ae51aSArend Van Spriel 	void *nvram;
21386d0507a7SArend Van Spriel 	struct brcmf_bus *bus;
21396d0507a7SArend Van Spriel 	struct brcmf_pciedev *pcie_bus_dev;
21406d0507a7SArend Van Spriel 	struct brcmf_pciedev_info *devinfo;
214105491d2cSKalle Valo 	struct brcmf_commonring **flowrings;
2142d09ae51aSArend Van Spriel 	u32 i, nvram_len;
214305491d2cSKalle Valo 
21445671c8b5SWright Feng 	bus = dev_get_drvdata(dev);
21455671c8b5SWright Feng 	pcie_bus_dev = bus->bus_priv.pcie;
21465671c8b5SWright Feng 	devinfo = pcie_bus_dev->devinfo;
21475671c8b5SWright Feng 
21486d0507a7SArend Van Spriel 	/* check firmware loading result */
21496d0507a7SArend Van Spriel 	if (ret)
21506d0507a7SArend Van Spriel 		goto fail;
21516d0507a7SArend Van Spriel 
215205491d2cSKalle Valo 	brcmf_pcie_attach(devinfo);
215305491d2cSKalle Valo 
2154d09ae51aSArend Van Spriel 	fw = fwreq->items[BRCMF_PCIE_FW_CODE].binary;
2155d09ae51aSArend Van Spriel 	nvram = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.data;
2156d09ae51aSArend Van Spriel 	nvram_len = fwreq->items[BRCMF_PCIE_FW_NVRAM].nv_data.len;
2157a1b5a902SHector Martin 	devinfo->clm_fw = fwreq->items[BRCMF_PCIE_FW_CLM].binary;
215875102b75SHector Martin 	devinfo->txcap_fw = fwreq->items[BRCMF_PCIE_FW_TXCAP].binary;
2159d09ae51aSArend Van Spriel 	kfree(fwreq);
2160d09ae51aSArend Van Spriel 
216182f93cf4SRafał Miłecki 	ret = brcmf_chip_get_raminfo(devinfo->ci);
216282f93cf4SRafał Miłecki 	if (ret) {
216382f93cf4SRafał Miłecki 		brcmf_err(bus, "Failed to get RAM info\n");
21645e90f0f3SHector Martin 		release_firmware(fw);
21655e90f0f3SHector Martin 		brcmf_fw_nvram_free(nvram);
216682f93cf4SRafał Miłecki 		goto fail;
216782f93cf4SRafał Miłecki 	}
216882f93cf4SRafał Miłecki 
21696ac27689SHante Meuleman 	/* Some of the firmwares have the size of the memory of the device
21706ac27689SHante Meuleman 	 * defined inside the firmware. This is because part of the memory in
21716ac27689SHante Meuleman 	 * the device is shared and the devision is determined by FW. Parse
21726ac27689SHante Meuleman 	 * the firmware and adjust the chip memory size now.
21736ac27689SHante Meuleman 	 */
21746ac27689SHante Meuleman 	brcmf_pcie_adjust_ramsize(devinfo, (u8 *)fw->data, fw->size);
21756ac27689SHante Meuleman 
217605491d2cSKalle Valo 	ret = brcmf_pcie_download_fw_nvram(devinfo, fw, nvram, nvram_len);
217705491d2cSKalle Valo 	if (ret)
217805491d2cSKalle Valo 		goto fail;
217905491d2cSKalle Valo 
218005491d2cSKalle Valo 	devinfo->state = BRCMFMAC_PCIE_STATE_UP;
218105491d2cSKalle Valo 
218205491d2cSKalle Valo 	ret = brcmf_pcie_init_ringbuffers(devinfo);
218305491d2cSKalle Valo 	if (ret)
218405491d2cSKalle Valo 		goto fail;
218505491d2cSKalle Valo 
218605491d2cSKalle Valo 	ret = brcmf_pcie_init_scratchbuffers(devinfo);
218705491d2cSKalle Valo 	if (ret)
218805491d2cSKalle Valo 		goto fail;
218905491d2cSKalle Valo 
219005491d2cSKalle Valo 	brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
219105491d2cSKalle Valo 	ret = brcmf_pcie_request_irq(devinfo);
219205491d2cSKalle Valo 	if (ret)
219305491d2cSKalle Valo 		goto fail;
219405491d2cSKalle Valo 
219505491d2cSKalle Valo 	/* hook the commonrings in the bus structure. */
219605491d2cSKalle Valo 	for (i = 0; i < BRCMF_NROF_COMMON_MSGRINGS; i++)
219705491d2cSKalle Valo 		bus->msgbuf->commonrings[i] =
219805491d2cSKalle Valo 				&devinfo->shared.commonrings[i]->commonring;
219905491d2cSKalle Valo 
2200be4b092cSFranky Lin 	flowrings = kcalloc(devinfo->shared.max_flowrings, sizeof(*flowrings),
220105491d2cSKalle Valo 			    GFP_KERNEL);
220205491d2cSKalle Valo 	if (!flowrings)
220305491d2cSKalle Valo 		goto fail;
220405491d2cSKalle Valo 
2205be4b092cSFranky Lin 	for (i = 0; i < devinfo->shared.max_flowrings; i++)
220605491d2cSKalle Valo 		flowrings[i] = &devinfo->shared.flowrings[i].commonring;
220705491d2cSKalle Valo 	bus->msgbuf->flowrings = flowrings;
220805491d2cSKalle Valo 
220905491d2cSKalle Valo 	bus->msgbuf->rx_dataoffset = devinfo->shared.rx_dataoffset;
221005491d2cSKalle Valo 	bus->msgbuf->max_rxbufpost = devinfo->shared.max_rxbufpost;
2211be4b092cSFranky Lin 	bus->msgbuf->max_flowrings = devinfo->shared.max_flowrings;
221205491d2cSKalle Valo 
221305491d2cSKalle Valo 	init_waitqueue_head(&devinfo->mbdata_resp_wait);
221405491d2cSKalle Valo 
2215450914c3SRafał Miłecki 	ret = brcmf_attach(&devinfo->pdev->dev);
2216450914c3SRafał Miłecki 	if (ret)
2217450914c3SRafał Miłecki 		goto fail;
221805491d2cSKalle Valo 
221947dd82e3SRafał Miłecki 	brcmf_pcie_bus_console_read(devinfo, false);
222005491d2cSKalle Valo 
2221dcb485dfSWright Feng 	brcmf_pcie_fwcon_timer(devinfo, true);
2222dcb485dfSWright Feng 
2223450914c3SRafał Miłecki 	return;
2224450914c3SRafał Miłecki 
222505491d2cSKalle Valo fail:
22265671c8b5SWright Feng 	brcmf_err(bus, "Dongle setup failed\n");
22275671c8b5SWright Feng 	brcmf_pcie_bus_console_read(devinfo, true);
22285671c8b5SWright Feng 	brcmf_fw_crashed(dev);
222905491d2cSKalle Valo 	device_release_driver(dev);
223005491d2cSKalle Valo }
223105491d2cSKalle Valo 
22322baa3aaeSArend Van Spriel static struct brcmf_fw_request *
brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info * devinfo)22332baa3aaeSArend Van Spriel brcmf_pcie_prepare_fw_request(struct brcmf_pciedev_info *devinfo)
22342baa3aaeSArend Van Spriel {
22352baa3aaeSArend Van Spriel 	struct brcmf_fw_request *fwreq;
22362baa3aaeSArend Van Spriel 	struct brcmf_fw_name fwnames[] = {
22372baa3aaeSArend Van Spriel 		{ ".bin", devinfo->fw_name },
22382baa3aaeSArend Van Spriel 		{ ".txt", devinfo->nvram_name },
2239a1b5a902SHector Martin 		{ ".clm_blob", devinfo->clm_name },
224075102b75SHector Martin 		{ ".txcap_blob", devinfo->txcap_name },
22412baa3aaeSArend Van Spriel 	};
22422baa3aaeSArend Van Spriel 
22432baa3aaeSArend Van Spriel 	fwreq = brcmf_fw_alloc_request(devinfo->ci->chip, devinfo->ci->chiprev,
22442baa3aaeSArend Van Spriel 				       brcmf_pcie_fwnames,
22452baa3aaeSArend Van Spriel 				       ARRAY_SIZE(brcmf_pcie_fwnames),
22462baa3aaeSArend Van Spriel 				       fwnames, ARRAY_SIZE(fwnames));
22472baa3aaeSArend Van Spriel 	if (!fwreq)
22482baa3aaeSArend Van Spriel 		return NULL;
22492baa3aaeSArend Van Spriel 
22502baa3aaeSArend Van Spriel 	fwreq->items[BRCMF_PCIE_FW_CODE].type = BRCMF_FW_TYPE_BINARY;
22512baa3aaeSArend Van Spriel 	fwreq->items[BRCMF_PCIE_FW_NVRAM].type = BRCMF_FW_TYPE_NVRAM;
22522baa3aaeSArend Van Spriel 	fwreq->items[BRCMF_PCIE_FW_NVRAM].flags = BRCMF_FW_REQF_OPTIONAL;
2253a1b5a902SHector Martin 	fwreq->items[BRCMF_PCIE_FW_CLM].type = BRCMF_FW_TYPE_BINARY;
2254a1b5a902SHector Martin 	fwreq->items[BRCMF_PCIE_FW_CLM].flags = BRCMF_FW_REQF_OPTIONAL;
225575102b75SHector Martin 	fwreq->items[BRCMF_PCIE_FW_TXCAP].type = BRCMF_FW_TYPE_BINARY;
225675102b75SHector Martin 	fwreq->items[BRCMF_PCIE_FW_TXCAP].flags = BRCMF_FW_REQF_OPTIONAL;
2257299b6365SRafał Miłecki 	/* NVRAM reserves PCI domain 0 for Broadcom's SDK faked bus */
2258299b6365SRafał Miłecki 	fwreq->domain_nr = pci_domain_nr(devinfo->pdev->bus) + 1;
22592baa3aaeSArend Van Spriel 	fwreq->bus_nr = devinfo->pdev->bus->number;
22602baa3aaeSArend Van Spriel 
22616bad3eeaSHector Martin 	/* Apple platforms with fancy firmware/NVRAM selection */
22626bad3eeaSHector Martin 	if (devinfo->settings->board_type &&
22636bad3eeaSHector Martin 	    devinfo->settings->antenna_sku &&
22646bad3eeaSHector Martin 	    devinfo->otp.valid) {
22656bad3eeaSHector Martin 		const struct brcmf_otp_params *otp = &devinfo->otp;
22666bad3eeaSHector Martin 		struct device *dev = &devinfo->pdev->dev;
22676bad3eeaSHector Martin 		const char **bt = fwreq->board_types;
22686bad3eeaSHector Martin 
22696bad3eeaSHector Martin 		brcmf_dbg(PCIE, "Apple board: %s\n",
22706bad3eeaSHector Martin 			  devinfo->settings->board_type);
22716bad3eeaSHector Martin 
22726bad3eeaSHector Martin 		/* Example: apple,shikoku-RASP-m-6.11-X3 */
22736bad3eeaSHector Martin 		bt[0] = devm_kasprintf(dev, GFP_KERNEL, "%s-%s-%s-%s-%s",
22746bad3eeaSHector Martin 				       devinfo->settings->board_type,
22756bad3eeaSHector Martin 				       otp->module, otp->vendor, otp->version,
22766bad3eeaSHector Martin 				       devinfo->settings->antenna_sku);
22776bad3eeaSHector Martin 		bt[1] = devm_kasprintf(dev, GFP_KERNEL, "%s-%s-%s-%s",
22786bad3eeaSHector Martin 				       devinfo->settings->board_type,
22796bad3eeaSHector Martin 				       otp->module, otp->vendor, otp->version);
22806bad3eeaSHector Martin 		bt[2] = devm_kasprintf(dev, GFP_KERNEL, "%s-%s-%s",
22816bad3eeaSHector Martin 				       devinfo->settings->board_type,
22826bad3eeaSHector Martin 				       otp->module, otp->vendor);
22836bad3eeaSHector Martin 		bt[3] = devm_kasprintf(dev, GFP_KERNEL, "%s-%s",
22846bad3eeaSHector Martin 				       devinfo->settings->board_type,
22856bad3eeaSHector Martin 				       otp->module);
22866bad3eeaSHector Martin 		bt[4] = devm_kasprintf(dev, GFP_KERNEL, "%s-%s",
22876bad3eeaSHector Martin 				       devinfo->settings->board_type,
22886bad3eeaSHector Martin 				       devinfo->settings->antenna_sku);
22896bad3eeaSHector Martin 		bt[5] = devinfo->settings->board_type;
22906bad3eeaSHector Martin 
22916bad3eeaSHector Martin 		if (!bt[0] || !bt[1] || !bt[2] || !bt[3] || !bt[4]) {
22926bad3eeaSHector Martin 			kfree(fwreq);
22936bad3eeaSHector Martin 			return NULL;
22946bad3eeaSHector Martin 		}
22956bad3eeaSHector Martin 	} else {
22967cb46e72SHector Martin 		brcmf_dbg(PCIE, "Board: %s\n", devinfo->settings->board_type);
22977cb46e72SHector Martin 		fwreq->board_types[0] = devinfo->settings->board_type;
22986bad3eeaSHector Martin 	}
22997cb46e72SHector Martin 
23002baa3aaeSArend Van Spriel 	return fwreq;
23012baa3aaeSArend Van Spriel }
23022baa3aaeSArend Van Spriel 
2303dcb485dfSWright Feng #ifdef DEBUG
2304dcb485dfSWright Feng static void
brcmf_pcie_fwcon_timer(struct brcmf_pciedev_info * devinfo,bool active)2305dcb485dfSWright Feng brcmf_pcie_fwcon_timer(struct brcmf_pciedev_info *devinfo, bool active)
2306dcb485dfSWright Feng {
2307dcb485dfSWright Feng 	if (!active) {
2308dcb485dfSWright Feng 		if (devinfo->console_active) {
2309dcb485dfSWright Feng 			del_timer_sync(&devinfo->timer);
2310dcb485dfSWright Feng 			devinfo->console_active = false;
2311dcb485dfSWright Feng 		}
2312dcb485dfSWright Feng 		return;
2313dcb485dfSWright Feng 	}
2314dcb485dfSWright Feng 
2315dcb485dfSWright Feng 	/* don't start the timer */
2316dcb485dfSWright Feng 	if (devinfo->state != BRCMFMAC_PCIE_STATE_UP ||
2317dcb485dfSWright Feng 	    !devinfo->console_interval || !BRCMF_FWCON_ON())
2318dcb485dfSWright Feng 		return;
2319dcb485dfSWright Feng 
2320dcb485dfSWright Feng 	if (!devinfo->console_active) {
2321dcb485dfSWright Feng 		devinfo->timer.expires = jiffies + devinfo->console_interval;
2322dcb485dfSWright Feng 		add_timer(&devinfo->timer);
2323dcb485dfSWright Feng 		devinfo->console_active = true;
2324dcb485dfSWright Feng 	} else {
2325dcb485dfSWright Feng 		/* Reschedule the timer */
2326dcb485dfSWright Feng 		mod_timer(&devinfo->timer, jiffies + devinfo->console_interval);
2327dcb485dfSWright Feng 	}
2328dcb485dfSWright Feng }
2329dcb485dfSWright Feng 
2330dcb485dfSWright Feng static void
brcmf_pcie_fwcon(struct timer_list * t)2331dcb485dfSWright Feng brcmf_pcie_fwcon(struct timer_list *t)
2332dcb485dfSWright Feng {
2333dcb485dfSWright Feng 	struct brcmf_pciedev_info *devinfo = from_timer(devinfo, t, timer);
2334dcb485dfSWright Feng 
2335dcb485dfSWright Feng 	if (!devinfo->console_active)
2336dcb485dfSWright Feng 		return;
2337dcb485dfSWright Feng 
2338dcb485dfSWright Feng 	brcmf_pcie_bus_console_read(devinfo, false);
2339dcb485dfSWright Feng 
2340dcb485dfSWright Feng 	/* Reschedule the timer if console interval is not zero */
2341dcb485dfSWright Feng 	mod_timer(&devinfo->timer, jiffies + devinfo->console_interval);
2342dcb485dfSWright Feng }
2343dcb485dfSWright Feng 
brcmf_pcie_console_interval_get(void * data,u64 * val)2344dcb485dfSWright Feng static int brcmf_pcie_console_interval_get(void *data, u64 *val)
2345dcb485dfSWright Feng {
2346dcb485dfSWright Feng 	struct brcmf_pciedev_info *devinfo = data;
2347dcb485dfSWright Feng 
2348dcb485dfSWright Feng 	*val = devinfo->console_interval;
2349dcb485dfSWright Feng 
2350dcb485dfSWright Feng 	return 0;
2351dcb485dfSWright Feng }
2352dcb485dfSWright Feng 
brcmf_pcie_console_interval_set(void * data,u64 val)2353dcb485dfSWright Feng static int brcmf_pcie_console_interval_set(void *data, u64 val)
2354dcb485dfSWright Feng {
2355dcb485dfSWright Feng 	struct brcmf_pciedev_info *devinfo = data;
2356dcb485dfSWright Feng 
2357dcb485dfSWright Feng 	if (val > MAX_CONSOLE_INTERVAL)
2358dcb485dfSWright Feng 		return -EINVAL;
2359dcb485dfSWright Feng 
2360dcb485dfSWright Feng 	devinfo->console_interval = val;
2361dcb485dfSWright Feng 
2362dcb485dfSWright Feng 	if (!val && devinfo->console_active)
2363dcb485dfSWright Feng 		brcmf_pcie_fwcon_timer(devinfo, false);
2364dcb485dfSWright Feng 	else if (val)
2365dcb485dfSWright Feng 		brcmf_pcie_fwcon_timer(devinfo, true);
2366dcb485dfSWright Feng 
2367dcb485dfSWright Feng 	return 0;
2368dcb485dfSWright Feng }
2369dcb485dfSWright Feng 
2370dcb485dfSWright Feng DEFINE_SIMPLE_ATTRIBUTE(brcmf_pcie_console_interval_fops,
2371dcb485dfSWright Feng 			brcmf_pcie_console_interval_get,
2372dcb485dfSWright Feng 			brcmf_pcie_console_interval_set,
2373dcb485dfSWright Feng 			"%llu\n");
2374dcb485dfSWright Feng 
brcmf_pcie_debugfs_create(struct device * dev)2375dcb485dfSWright Feng static void brcmf_pcie_debugfs_create(struct device *dev)
2376dcb485dfSWright Feng {
2377dcb485dfSWright Feng 	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2378dcb485dfSWright Feng 	struct brcmf_pub *drvr = bus_if->drvr;
2379dcb485dfSWright Feng 	struct brcmf_pciedev *pcie_bus_dev = bus_if->bus_priv.pcie;
2380dcb485dfSWright Feng 	struct brcmf_pciedev_info *devinfo = pcie_bus_dev->devinfo;
2381dcb485dfSWright Feng 	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
2382dcb485dfSWright Feng 
2383dcb485dfSWright Feng 	if (IS_ERR_OR_NULL(dentry))
2384dcb485dfSWright Feng 		return;
2385dcb485dfSWright Feng 
2386dcb485dfSWright Feng 	devinfo->console_interval = BRCMF_CONSOLE;
2387dcb485dfSWright Feng 
2388dcb485dfSWright Feng 	debugfs_create_file("console_interval", 0644, dentry, devinfo,
2389dcb485dfSWright Feng 			    &brcmf_pcie_console_interval_fops);
2390dcb485dfSWright Feng }
2391dcb485dfSWright Feng 
2392dcb485dfSWright Feng #else
brcmf_pcie_fwcon_timer(struct brcmf_pciedev_info * devinfo,bool active)2393dcb485dfSWright Feng void brcmf_pcie_fwcon_timer(struct brcmf_pciedev_info *devinfo, bool active)
2394dcb485dfSWright Feng {
2395dcb485dfSWright Feng }
2396dcb485dfSWright Feng 
brcmf_pcie_debugfs_create(struct device * dev)2397dcb485dfSWright Feng static void brcmf_pcie_debugfs_create(struct device *dev)
2398dcb485dfSWright Feng {
2399dcb485dfSWright Feng }
2400dcb485dfSWright Feng #endif
2401dcb485dfSWright Feng 
240260fc756fSHans de Goede /* Forward declaration for pci_match_id() call */
240360fc756fSHans de Goede static const struct pci_device_id brcmf_pcie_devid_table[];
240460fc756fSHans de Goede 
240505491d2cSKalle Valo static int
brcmf_pcie_probe(struct pci_dev * pdev,const struct pci_device_id * id)240605491d2cSKalle Valo brcmf_pcie_probe(struct pci_dev *pdev, const struct pci_device_id *id)
240705491d2cSKalle Valo {
240805491d2cSKalle Valo 	int ret;
2409d09ae51aSArend Van Spriel 	struct brcmf_fw_request *fwreq;
241005491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo;
241105491d2cSKalle Valo 	struct brcmf_pciedev *pcie_bus_dev;
2412e01d7a54SHector Martin 	struct brcmf_core *core;
241305491d2cSKalle Valo 	struct brcmf_bus *bus;
241405491d2cSKalle Valo 
241560fc756fSHans de Goede 	if (!id) {
241660fc756fSHans de Goede 		id = pci_match_id(brcmf_pcie_devid_table, pdev);
241760fc756fSHans de Goede 		if (!id) {
241860fc756fSHans de Goede 			pci_err(pdev, "Error could not find pci_device_id for %x:%x\n", pdev->vendor, pdev->device);
241960fc756fSHans de Goede 			return -ENODEV;
242060fc756fSHans de Goede 		}
242160fc756fSHans de Goede 	}
242260fc756fSHans de Goede 
24232baa3aaeSArend Van Spriel 	brcmf_dbg(PCIE, "Enter %x:%x\n", pdev->vendor, pdev->device);
242405491d2cSKalle Valo 
242505491d2cSKalle Valo 	ret = -ENOMEM;
242605491d2cSKalle Valo 	devinfo = kzalloc(sizeof(*devinfo), GFP_KERNEL);
242705491d2cSKalle Valo 	if (devinfo == NULL)
242805491d2cSKalle Valo 		return ret;
242905491d2cSKalle Valo 
243005491d2cSKalle Valo 	devinfo->pdev = pdev;
243105491d2cSKalle Valo 	pcie_bus_dev = NULL;
24321ce050c1SArend van Spriel 	devinfo->ci = brcmf_chip_attach(devinfo, pdev->device,
24331ce050c1SArend van Spriel 					&brcmf_pcie_buscore_ops);
243405491d2cSKalle Valo 	if (IS_ERR(devinfo->ci)) {
243505491d2cSKalle Valo 		ret = PTR_ERR(devinfo->ci);
243605491d2cSKalle Valo 		devinfo->ci = NULL;
243705491d2cSKalle Valo 		goto fail;
243805491d2cSKalle Valo 	}
243905491d2cSKalle Valo 
2440e01d7a54SHector Martin 	core = brcmf_chip_get_core(devinfo->ci, BCMA_CORE_PCIE2);
2441e01d7a54SHector Martin 	if (core->rev >= 64)
2442e01d7a54SHector Martin 		devinfo->reginfo = &brcmf_reginfo_64;
2443e01d7a54SHector Martin 	else
2444e01d7a54SHector Martin 		devinfo->reginfo = &brcmf_reginfo_default;
2445e01d7a54SHector Martin 
244605491d2cSKalle Valo 	pcie_bus_dev = kzalloc(sizeof(*pcie_bus_dev), GFP_KERNEL);
244705491d2cSKalle Valo 	if (pcie_bus_dev == NULL) {
244805491d2cSKalle Valo 		ret = -ENOMEM;
244905491d2cSKalle Valo 		goto fail;
245005491d2cSKalle Valo 	}
245105491d2cSKalle Valo 
2452af5b5e62SHante Meuleman 	devinfo->settings = brcmf_get_module_param(&devinfo->pdev->dev,
2453af5b5e62SHante Meuleman 						   BRCMF_BUSTYPE_PCIE,
2454af5b5e62SHante Meuleman 						   devinfo->ci->chip,
2455af5b5e62SHante Meuleman 						   devinfo->ci->chiprev);
2456af5b5e62SHante Meuleman 	if (!devinfo->settings) {
2457af5b5e62SHante Meuleman 		ret = -ENOMEM;
2458af5b5e62SHante Meuleman 		goto fail;
2459af5b5e62SHante Meuleman 	}
2460af5b5e62SHante Meuleman 
246105491d2cSKalle Valo 	bus = kzalloc(sizeof(*bus), GFP_KERNEL);
246205491d2cSKalle Valo 	if (!bus) {
246305491d2cSKalle Valo 		ret = -ENOMEM;
246405491d2cSKalle Valo 		goto fail;
246505491d2cSKalle Valo 	}
246605491d2cSKalle Valo 	bus->msgbuf = kzalloc(sizeof(*bus->msgbuf), GFP_KERNEL);
246705491d2cSKalle Valo 	if (!bus->msgbuf) {
246805491d2cSKalle Valo 		ret = -ENOMEM;
246905491d2cSKalle Valo 		kfree(bus);
247005491d2cSKalle Valo 		goto fail;
247105491d2cSKalle Valo 	}
247205491d2cSKalle Valo 
247305491d2cSKalle Valo 	/* hook it all together. */
247405491d2cSKalle Valo 	pcie_bus_dev->devinfo = devinfo;
247505491d2cSKalle Valo 	pcie_bus_dev->bus = bus;
247605491d2cSKalle Valo 	bus->dev = &pdev->dev;
247705491d2cSKalle Valo 	bus->bus_priv.pcie = pcie_bus_dev;
247805491d2cSKalle Valo 	bus->ops = &brcmf_pcie_bus_ops;
247905491d2cSKalle Valo 	bus->proto_type = BRCMF_PROTO_MSGBUF;
2480da6d9c8eSArend van Spriel 	bus->fwvid = id->driver_data;
248105491d2cSKalle Valo 	bus->chip = devinfo->coreid;
248205491d2cSKalle Valo 	bus->wowl_supported = pci_pme_capable(pdev, PCI_D3hot);
248305491d2cSKalle Valo 	dev_set_drvdata(&pdev->dev, bus);
248405491d2cSKalle Valo 
2485a1f5aac1SRafał Miłecki 	ret = brcmf_alloc(&devinfo->pdev->dev, devinfo->settings);
2486a1f5aac1SRafał Miłecki 	if (ret)
2487a1f5aac1SRafał Miłecki 		goto fail_bus;
2488a1f5aac1SRafał Miłecki 
2489e63efbcaSHector Martin 	ret = brcmf_pcie_read_otp(devinfo);
2490e63efbcaSHector Martin 	if (ret) {
2491e63efbcaSHector Martin 		brcmf_err(bus, "failed to parse OTP\n");
2492e63efbcaSHector Martin 		goto fail_brcmf;
2493e63efbcaSHector Martin 	}
2494e63efbcaSHector Martin 
2495dcb485dfSWright Feng #ifdef DEBUG
2496dcb485dfSWright Feng 	/* Set up the fwcon timer */
2497dcb485dfSWright Feng 	timer_setup(&devinfo->timer, brcmf_pcie_fwcon, 0);
2498dcb485dfSWright Feng #endif
2499dcb485dfSWright Feng 
25002baa3aaeSArend Van Spriel 	fwreq = brcmf_pcie_prepare_fw_request(devinfo);
2501d09ae51aSArend Van Spriel 	if (!fwreq) {
2502d09ae51aSArend Van Spriel 		ret = -ENOMEM;
25039db94628SSeung-Woo Kim 		goto fail_brcmf;
2504d09ae51aSArend Van Spriel 	}
2505d09ae51aSArend Van Spriel 
2506d09ae51aSArend Van Spriel 	ret = brcmf_fw_get_firmwares(bus->dev, fwreq, brcmf_pcie_setup);
25072baa3aaeSArend Van Spriel 	if (ret < 0) {
25082baa3aaeSArend Van Spriel 		kfree(fwreq);
25099db94628SSeung-Woo Kim 		goto fail_brcmf;
25102baa3aaeSArend Van Spriel 	}
251105491d2cSKalle Valo 	return 0;
2512d09ae51aSArend Van Spriel 
25139db94628SSeung-Woo Kim fail_brcmf:
25149db94628SSeung-Woo Kim 	brcmf_free(&devinfo->pdev->dev);
251505491d2cSKalle Valo fail_bus:
251605491d2cSKalle Valo 	kfree(bus->msgbuf);
251705491d2cSKalle Valo 	kfree(bus);
251805491d2cSKalle Valo fail:
25198602e624SRafał Miłecki 	brcmf_err(NULL, "failed %x:%x\n", pdev->vendor, pdev->device);
252005491d2cSKalle Valo 	brcmf_pcie_release_resource(devinfo);
252105491d2cSKalle Valo 	if (devinfo->ci)
252205491d2cSKalle Valo 		brcmf_chip_detach(devinfo->ci);
2523af5b5e62SHante Meuleman 	if (devinfo->settings)
2524af5b5e62SHante Meuleman 		brcmf_release_module_param(devinfo->settings);
252505491d2cSKalle Valo 	kfree(pcie_bus_dev);
252605491d2cSKalle Valo 	kfree(devinfo);
252705491d2cSKalle Valo 	return ret;
252805491d2cSKalle Valo }
252905491d2cSKalle Valo 
253005491d2cSKalle Valo 
253105491d2cSKalle Valo static void
brcmf_pcie_remove(struct pci_dev * pdev)253205491d2cSKalle Valo brcmf_pcie_remove(struct pci_dev *pdev)
253305491d2cSKalle Valo {
253405491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo;
253505491d2cSKalle Valo 	struct brcmf_bus *bus;
253605491d2cSKalle Valo 
253705491d2cSKalle Valo 	brcmf_dbg(PCIE, "Enter\n");
253805491d2cSKalle Valo 
253905491d2cSKalle Valo 	bus = dev_get_drvdata(&pdev->dev);
254005491d2cSKalle Valo 	if (bus == NULL)
254105491d2cSKalle Valo 		return;
254205491d2cSKalle Valo 
254305491d2cSKalle Valo 	devinfo = bus->bus_priv.pcie->devinfo;
2544b4bb8469SHector Martin 	brcmf_pcie_bus_console_read(devinfo, false);
2545dcb485dfSWright Feng 	brcmf_pcie_fwcon_timer(devinfo, false);
254605491d2cSKalle Valo 
254705491d2cSKalle Valo 	devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
254805491d2cSKalle Valo 	if (devinfo->ci)
254905491d2cSKalle Valo 		brcmf_pcie_intr_disable(devinfo);
255005491d2cSKalle Valo 
255105491d2cSKalle Valo 	brcmf_detach(&pdev->dev);
2552450914c3SRafał Miłecki 	brcmf_free(&pdev->dev);
255305491d2cSKalle Valo 
255405491d2cSKalle Valo 	kfree(bus->bus_priv.pcie);
255505491d2cSKalle Valo 	kfree(bus->msgbuf->flowrings);
255605491d2cSKalle Valo 	kfree(bus->msgbuf);
255705491d2cSKalle Valo 	kfree(bus);
255805491d2cSKalle Valo 
255905491d2cSKalle Valo 	brcmf_pcie_release_irq(devinfo);
256005491d2cSKalle Valo 	brcmf_pcie_release_scratchbuffers(devinfo);
256105491d2cSKalle Valo 	brcmf_pcie_release_ringbuffers(devinfo);
256205491d2cSKalle Valo 	brcmf_pcie_reset_device(devinfo);
256305491d2cSKalle Valo 	brcmf_pcie_release_resource(devinfo);
2564a1b5a902SHector Martin 	release_firmware(devinfo->clm_fw);
256575102b75SHector Martin 	release_firmware(devinfo->txcap_fw);
256605491d2cSKalle Valo 
256705491d2cSKalle Valo 	if (devinfo->ci)
256805491d2cSKalle Valo 		brcmf_chip_detach(devinfo->ci);
2569af5b5e62SHante Meuleman 	if (devinfo->settings)
2570af5b5e62SHante Meuleman 		brcmf_release_module_param(devinfo->settings);
257105491d2cSKalle Valo 
257205491d2cSKalle Valo 	kfree(devinfo);
257305491d2cSKalle Valo 	dev_set_drvdata(&pdev->dev, NULL);
257405491d2cSKalle Valo }
257505491d2cSKalle Valo 
257605491d2cSKalle Valo 
257705491d2cSKalle Valo #ifdef CONFIG_PM
257805491d2cSKalle Valo 
257905491d2cSKalle Valo 
brcmf_pcie_pm_enter_D3(struct device * dev)2580c2a43a6bSHante Meuleman static int brcmf_pcie_pm_enter_D3(struct device *dev)
258105491d2cSKalle Valo {
258205491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo;
258305491d2cSKalle Valo 	struct brcmf_bus *bus;
258405491d2cSKalle Valo 
2585f3fb7503SHante Meuleman 	brcmf_dbg(PCIE, "Enter\n");
258605491d2cSKalle Valo 
2587c2a43a6bSHante Meuleman 	bus = dev_get_drvdata(dev);
258805491d2cSKalle Valo 	devinfo = bus->bus_priv.pcie->devinfo;
258905491d2cSKalle Valo 
2590dcb485dfSWright Feng 	brcmf_pcie_fwcon_timer(devinfo, false);
259105491d2cSKalle Valo 	brcmf_bus_change_state(bus, BRCMF_BUS_DOWN);
259205491d2cSKalle Valo 
259305491d2cSKalle Valo 	devinfo->mbdata_completed = false;
259405491d2cSKalle Valo 	brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D3_INFORM);
259505491d2cSKalle Valo 
259663ce3d5dSArend van Spriel 	wait_event_timeout(devinfo->mbdata_resp_wait, devinfo->mbdata_completed,
259763ce3d5dSArend van Spriel 			   BRCMF_PCIE_MBDATA_TIMEOUT);
259805491d2cSKalle Valo 	if (!devinfo->mbdata_completed) {
25998602e624SRafał Miłecki 		brcmf_err(bus, "Timeout on response for entering D3 substate\n");
260049fe9b59SArend Van Spriel 		brcmf_bus_change_state(bus, BRCMF_BUS_UP);
260105491d2cSKalle Valo 		return -EIO;
260205491d2cSKalle Valo 	}
260305491d2cSKalle Valo 
2604c2a43a6bSHante Meuleman 	devinfo->state = BRCMFMAC_PCIE_STATE_DOWN;
2605c2a43a6bSHante Meuleman 
260605491d2cSKalle Valo 	return 0;
260705491d2cSKalle Valo }
260805491d2cSKalle Valo 
260905491d2cSKalle Valo 
brcmf_pcie_pm_leave_D3(struct device * dev)2610c2a43a6bSHante Meuleman static int brcmf_pcie_pm_leave_D3(struct device *dev)
261105491d2cSKalle Valo {
261205491d2cSKalle Valo 	struct brcmf_pciedev_info *devinfo;
261305491d2cSKalle Valo 	struct brcmf_bus *bus;
2614c2a43a6bSHante Meuleman 	struct pci_dev *pdev;
261505491d2cSKalle Valo 	int err;
261605491d2cSKalle Valo 
2617f3fb7503SHante Meuleman 	brcmf_dbg(PCIE, "Enter\n");
261805491d2cSKalle Valo 
2619c2a43a6bSHante Meuleman 	bus = dev_get_drvdata(dev);
2620c2a43a6bSHante Meuleman 	devinfo = bus->bus_priv.pcie->devinfo;
2621c2a43a6bSHante Meuleman 	brcmf_dbg(PCIE, "Enter, dev=%p, bus=%p\n", dev, bus);
262205491d2cSKalle Valo 
262305491d2cSKalle Valo 	/* Check if device is still up and running, if so we are ready */
2624e01d7a54SHector Martin 	if (brcmf_pcie_read_reg32(devinfo, devinfo->reginfo->intmask) != 0) {
2625c2a43a6bSHante Meuleman 		brcmf_dbg(PCIE, "Try to wakeup device....\n");
2626c2a43a6bSHante Meuleman 		if (brcmf_pcie_send_mb_data(devinfo, BRCMF_H2D_HOST_D0_INFORM))
262705491d2cSKalle Valo 			goto cleanup;
262805491d2cSKalle Valo 		brcmf_dbg(PCIE, "Hot resume, continue....\n");
2629c2a43a6bSHante Meuleman 		devinfo->state = BRCMFMAC_PCIE_STATE_UP;
263005491d2cSKalle Valo 		brcmf_pcie_select_core(devinfo, BCMA_CORE_PCIE2);
263105491d2cSKalle Valo 		brcmf_bus_change_state(bus, BRCMF_BUS_UP);
263205491d2cSKalle Valo 		brcmf_pcie_intr_enable(devinfo);
263384ad327dSFranky Lin 		brcmf_pcie_hostready(devinfo);
2634dcb485dfSWright Feng 		brcmf_pcie_fwcon_timer(devinfo, true);
263505491d2cSKalle Valo 		return 0;
263605491d2cSKalle Valo 	}
263705491d2cSKalle Valo 
263805491d2cSKalle Valo cleanup:
263905491d2cSKalle Valo 	brcmf_chip_detach(devinfo->ci);
264005491d2cSKalle Valo 	devinfo->ci = NULL;
2641c2a43a6bSHante Meuleman 	pdev = devinfo->pdev;
264205491d2cSKalle Valo 	brcmf_pcie_remove(pdev);
2643c2a43a6bSHante Meuleman 
264405491d2cSKalle Valo 	err = brcmf_pcie_probe(pdev, NULL);
264505491d2cSKalle Valo 	if (err)
2646d745ca4fSAhmad Fatoum 		__brcmf_err(NULL, __func__, "probe after resume failed, err=%d\n", err);
264705491d2cSKalle Valo 
264805491d2cSKalle Valo 	return err;
264905491d2cSKalle Valo }
265005491d2cSKalle Valo 
265105491d2cSKalle Valo 
2652c2a43a6bSHante Meuleman static const struct dev_pm_ops brcmf_pciedrvr_pm = {
2653c2a43a6bSHante Meuleman 	.suspend = brcmf_pcie_pm_enter_D3,
2654c2a43a6bSHante Meuleman 	.resume = brcmf_pcie_pm_leave_D3,
2655c2a43a6bSHante Meuleman 	.freeze = brcmf_pcie_pm_enter_D3,
2656c2a43a6bSHante Meuleman 	.restore = brcmf_pcie_pm_leave_D3,
2657c2a43a6bSHante Meuleman };
2658c2a43a6bSHante Meuleman 
2659c2a43a6bSHante Meuleman 
266005491d2cSKalle Valo #endif /* CONFIG_PM */
266105491d2cSKalle Valo 
266205491d2cSKalle Valo 
2663b1d94be5SArend van Spriel #define BRCMF_PCIE_DEVICE(dev_id, fw_vend) \
2664da6d9c8eSArend van Spriel 	{ \
2665da6d9c8eSArend van Spriel 		BRCM_PCIE_VENDOR_ID_BROADCOM, (dev_id), \
2666da6d9c8eSArend van Spriel 		PCI_ANY_ID, PCI_ANY_ID, \
2667da6d9c8eSArend van Spriel 		PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, \
2668b1d94be5SArend van Spriel 		BRCMF_FWVENDOR_ ## fw_vend \
2669da6d9c8eSArend van Spriel 	}
2670b1d94be5SArend van Spriel #define BRCMF_PCIE_DEVICE_SUB(dev_id, subvend, subdev, fw_vend) \
2671da6d9c8eSArend van Spriel 	{ \
2672da6d9c8eSArend van Spriel 		BRCM_PCIE_VENDOR_ID_BROADCOM, (dev_id), \
2673da6d9c8eSArend van Spriel 		(subvend), (subdev), \
2674da6d9c8eSArend van Spriel 		PCI_CLASS_NETWORK_OTHER << 8, 0xffff00, \
2675b1d94be5SArend van Spriel 		BRCMF_FWVENDOR_ ## fw_vend \
2676da6d9c8eSArend van Spriel 	}
267705491d2cSKalle Valo 
2678e66d70b7SArvind Yadav static const struct pci_device_id brcmf_pcie_devid_table[] = {
2679b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4350_DEVICE_ID, WCC),
2680b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE_SUB(0x4355, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4355, WCC),
2681b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4354_RAW_DEVICE_ID, WCC),
268269005e67SHector Martin 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4355_DEVICE_ID, WCC),
2683b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4356_DEVICE_ID, WCC),
2684b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43567_DEVICE_ID, WCC),
2685b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_DEVICE_ID, WCC),
2686b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43570_RAW_DEVICE_ID, WCC),
2687b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4358_DEVICE_ID, WCC),
2688b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4359_DEVICE_ID, WCC),
2689b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_DEVICE_ID, WCC),
2690b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_2G_DEVICE_ID, WCC),
2691b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_5G_DEVICE_ID, WCC),
2692b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43602_RAW_DEVICE_ID, WCC),
26936a142f70SHector Martin 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4364_DEVICE_ID, WCC),
2694b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_DEVICE_ID, BCA),
2695b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_2G_DEVICE_ID, BCA),
2696b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4365_5G_DEVICE_ID, BCA),
2697b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE_SUB(0x4365, BRCM_PCIE_VENDOR_ID_BROADCOM, 0x4365, BCA),
2698b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_DEVICE_ID, BCA),
2699b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_2G_DEVICE_ID, BCA),
2700b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4366_5G_DEVICE_ID, BCA),
2701b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4371_DEVICE_ID, WCC),
270254f01f56SHector Martin 	BRCMF_PCIE_DEVICE(BRCM_PCIE_43596_DEVICE_ID, CYW),
2703bf8bbd90SHector Martin 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4377_DEVICE_ID, WCC),
2704b1d94be5SArend van Spriel 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4378_DEVICE_ID, WCC),
2705117ace40SHector Martin 	BRCMF_PCIE_DEVICE(BRCM_PCIE_4387_DEVICE_ID, WCC),
2706bf8bbd90SHector Martin 
270705491d2cSKalle Valo 	{ /* end: all zeroes */ }
270805491d2cSKalle Valo };
270905491d2cSKalle Valo 
271005491d2cSKalle Valo 
271105491d2cSKalle Valo MODULE_DEVICE_TABLE(pci, brcmf_pcie_devid_table);
271205491d2cSKalle Valo 
271305491d2cSKalle Valo 
271405491d2cSKalle Valo static struct pci_driver brcmf_pciedrvr = {
271505491d2cSKalle Valo 	.node = {},
271605491d2cSKalle Valo 	.name = KBUILD_MODNAME,
271705491d2cSKalle Valo 	.id_table = brcmf_pcie_devid_table,
271805491d2cSKalle Valo 	.probe = brcmf_pcie_probe,
271905491d2cSKalle Valo 	.remove = brcmf_pcie_remove,
272005491d2cSKalle Valo #ifdef CONFIG_PM
2721c2a43a6bSHante Meuleman 	.driver.pm = &brcmf_pciedrvr_pm,
2722c2a43a6bSHante Meuleman #endif
27238e072168SArend Van Spriel 	.driver.coredump = brcmf_dev_coredump,
272405491d2cSKalle Valo };
272505491d2cSKalle Valo 
272605491d2cSKalle Valo 
brcmf_pcie_register(void)2727419b4a14SGreg Kroah-Hartman int brcmf_pcie_register(void)
272805491d2cSKalle Valo {
272905491d2cSKalle Valo 	brcmf_dbg(PCIE, "Enter\n");
2730419b4a14SGreg Kroah-Hartman 	return pci_register_driver(&brcmf_pciedrvr);
273105491d2cSKalle Valo }
273205491d2cSKalle Valo 
273305491d2cSKalle Valo 
brcmf_pcie_exit(void)273405491d2cSKalle Valo void brcmf_pcie_exit(void)
273505491d2cSKalle Valo {
273605491d2cSKalle Valo 	brcmf_dbg(PCIE, "Enter\n");
273705491d2cSKalle Valo 	pci_unregister_driver(&brcmf_pciedrvr);
273805491d2cSKalle Valo }
2739