1daeccac2SArend van Spriel // SPDX-License-Identifier: ISC 205491d2cSKalle Valo /* 305491d2cSKalle Valo * Copyright (c) 2014 Broadcom Corporation 405491d2cSKalle Valo */ 505491d2cSKalle Valo #ifndef BRCMF_CHIP_H 605491d2cSKalle Valo #define BRCMF_CHIP_H 705491d2cSKalle Valo 805491d2cSKalle Valo #include <linux/types.h> 905491d2cSKalle Valo 1005491d2cSKalle Valo #define CORE_CC_REG(base, field) \ 1105491d2cSKalle Valo (base + offsetof(struct chipcregs, field)) 1205491d2cSKalle Valo 1305491d2cSKalle Valo /** 1405491d2cSKalle Valo * struct brcmf_chip - chip level information. 1505491d2cSKalle Valo * 1605491d2cSKalle Valo * @chip: chip identifier. 1705491d2cSKalle Valo * @chiprev: chip revision. 18*1ce050c1SArend van Spriel * @enum_base: base address of core enumeration space. 1905491d2cSKalle Valo * @cc_caps: chipcommon core capabilities. 209befe919SRafał Miłecki * @cc_caps_ext: chipcommon core extended capabilities. 2105491d2cSKalle Valo * @pmucaps: PMU capabilities. 2205491d2cSKalle Valo * @pmurev: PMU revision. 2305491d2cSKalle Valo * @rambase: RAM base address (only applicable for ARM CR4 chips). 2405491d2cSKalle Valo * @ramsize: amount of RAM on chip including retention. 2505491d2cSKalle Valo * @srsize: amount of retention RAM on chip. 2605491d2cSKalle Valo * @name: string representation of the chip identifier. 2705491d2cSKalle Valo */ 2805491d2cSKalle Valo struct brcmf_chip { 2905491d2cSKalle Valo u32 chip; 3005491d2cSKalle Valo u32 chiprev; 31*1ce050c1SArend van Spriel u32 enum_base; 3205491d2cSKalle Valo u32 cc_caps; 339befe919SRafał Miłecki u32 cc_caps_ext; 3405491d2cSKalle Valo u32 pmucaps; 3505491d2cSKalle Valo u32 pmurev; 3605491d2cSKalle Valo u32 rambase; 3705491d2cSKalle Valo u32 ramsize; 3805491d2cSKalle Valo u32 srsize; 39756a2b39SArend Van Spriel char name[12]; 4005491d2cSKalle Valo }; 4105491d2cSKalle Valo 4205491d2cSKalle Valo /** 4305491d2cSKalle Valo * struct brcmf_core - core related information. 4405491d2cSKalle Valo * 4505491d2cSKalle Valo * @id: core identifier. 4605491d2cSKalle Valo * @rev: core revision. 4705491d2cSKalle Valo * @base: base address of core register space. 4805491d2cSKalle Valo */ 4905491d2cSKalle Valo struct brcmf_core { 5005491d2cSKalle Valo u16 id; 5105491d2cSKalle Valo u16 rev; 5205491d2cSKalle Valo u32 base; 5305491d2cSKalle Valo }; 5405491d2cSKalle Valo 5505491d2cSKalle Valo /** 5605491d2cSKalle Valo * struct brcmf_buscore_ops - buscore specific callbacks. 5705491d2cSKalle Valo * 5805491d2cSKalle Valo * @read32: read 32-bit value over bus. 5905491d2cSKalle Valo * @write32: write 32-bit value over bus. 6005491d2cSKalle Valo * @prepare: prepare bus for core configuration. 6105491d2cSKalle Valo * @setup: bus-specific core setup. 6205491d2cSKalle Valo * @active: chip becomes active. 6305491d2cSKalle Valo * The callback should use the provided @rstvec when non-zero. 6405491d2cSKalle Valo */ 6505491d2cSKalle Valo struct brcmf_buscore_ops { 6605491d2cSKalle Valo u32 (*read32)(void *ctx, u32 addr); 6705491d2cSKalle Valo void (*write32)(void *ctx, u32 addr, u32 value); 6805491d2cSKalle Valo int (*prepare)(void *ctx); 6905491d2cSKalle Valo int (*reset)(void *ctx, struct brcmf_chip *chip); 7005491d2cSKalle Valo int (*setup)(void *ctx, struct brcmf_chip *chip); 7105491d2cSKalle Valo void (*activate)(void *ctx, struct brcmf_chip *chip, u32 rstvec); 7205491d2cSKalle Valo }; 7305491d2cSKalle Valo 7482f93cf4SRafał Miłecki int brcmf_chip_get_raminfo(struct brcmf_chip *pub); 75*1ce050c1SArend van Spriel struct brcmf_chip *brcmf_chip_attach(void *ctx, u16 devid, 7605491d2cSKalle Valo const struct brcmf_buscore_ops *ops); 7705491d2cSKalle Valo void brcmf_chip_detach(struct brcmf_chip *chip); 7805491d2cSKalle Valo struct brcmf_core *brcmf_chip_get_core(struct brcmf_chip *chip, u16 coreid); 791b8d2e0aSWright Feng struct brcmf_core *brcmf_chip_get_d11core(struct brcmf_chip *pub, u8 unit); 8005491d2cSKalle Valo struct brcmf_core *brcmf_chip_get_chipcommon(struct brcmf_chip *chip); 81e2b397f1SRafał Miłecki struct brcmf_core *brcmf_chip_get_pmu(struct brcmf_chip *pub); 8205491d2cSKalle Valo bool brcmf_chip_iscoreup(struct brcmf_core *core); 8305491d2cSKalle Valo void brcmf_chip_coredisable(struct brcmf_core *core, u32 prereset, u32 reset); 8405491d2cSKalle Valo void brcmf_chip_resetcore(struct brcmf_core *core, u32 prereset, u32 reset, 8505491d2cSKalle Valo u32 postreset); 8605491d2cSKalle Valo void brcmf_chip_set_passive(struct brcmf_chip *ci); 8705491d2cSKalle Valo bool brcmf_chip_set_active(struct brcmf_chip *ci, u32 rstvec); 8805491d2cSKalle Valo bool brcmf_chip_sr_capable(struct brcmf_chip *pub); 89756a2b39SArend Van Spriel char *brcmf_chip_name(u32 chipid, u32 chiprev, char *buf, uint len); 90*1ce050c1SArend van Spriel u32 brcmf_chip_enum_base(u16 devid); 9105491d2cSKalle Valo 9205491d2cSKalle Valo #endif /* BRCMF_AXIDMP_H */ 93