1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2423e3ce3SKalle Valo #ifndef B43legacy_DMA_H_
3423e3ce3SKalle Valo #define B43legacy_DMA_H_
4423e3ce3SKalle Valo
5423e3ce3SKalle Valo #include <linux/list.h>
6423e3ce3SKalle Valo #include <linux/spinlock.h>
7423e3ce3SKalle Valo #include <linux/workqueue.h>
8423e3ce3SKalle Valo #include <linux/linkage.h>
9423e3ce3SKalle Valo #include <linux/atomic.h>
10423e3ce3SKalle Valo
11423e3ce3SKalle Valo #include "b43legacy.h"
12423e3ce3SKalle Valo
13423e3ce3SKalle Valo
14423e3ce3SKalle Valo /* DMA-Interrupt reasons. */
15423e3ce3SKalle Valo #define B43legacy_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
16423e3ce3SKalle Valo | (1 << 14) | (1 << 15))
17423e3ce3SKalle Valo #define B43legacy_DMAIRQ_NONFATALMASK (1 << 13)
18423e3ce3SKalle Valo #define B43legacy_DMAIRQ_RX_DONE (1 << 16)
19423e3ce3SKalle Valo
20423e3ce3SKalle Valo
21423e3ce3SKalle Valo /*** 32-bit DMA Engine. ***/
22423e3ce3SKalle Valo
23423e3ce3SKalle Valo /* 32-bit DMA controller registers. */
24423e3ce3SKalle Valo #define B43legacy_DMA32_TXCTL 0x00
25423e3ce3SKalle Valo #define B43legacy_DMA32_TXENABLE 0x00000001
26423e3ce3SKalle Valo #define B43legacy_DMA32_TXSUSPEND 0x00000002
27423e3ce3SKalle Valo #define B43legacy_DMA32_TXLOOPBACK 0x00000004
28423e3ce3SKalle Valo #define B43legacy_DMA32_TXFLUSH 0x00000010
29423e3ce3SKalle Valo #define B43legacy_DMA32_TXADDREXT_MASK 0x00030000
30423e3ce3SKalle Valo #define B43legacy_DMA32_TXADDREXT_SHIFT 16
31423e3ce3SKalle Valo #define B43legacy_DMA32_TXRING 0x04
32423e3ce3SKalle Valo #define B43legacy_DMA32_TXINDEX 0x08
33423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTATUS 0x0C
34423e3ce3SKalle Valo #define B43legacy_DMA32_TXDPTR 0x00000FFF
35423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTATE 0x0000F000
36423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTAT_DISABLED 0x00000000
37423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTAT_ACTIVE 0x00001000
38423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTAT_IDLEWAIT 0x00002000
39423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTAT_STOPPED 0x00003000
40423e3ce3SKalle Valo #define B43legacy_DMA32_TXSTAT_SUSP 0x00004000
41423e3ce3SKalle Valo #define B43legacy_DMA32_TXERROR 0x000F0000
42423e3ce3SKalle Valo #define B43legacy_DMA32_TXERR_NOERR 0x00000000
43423e3ce3SKalle Valo #define B43legacy_DMA32_TXERR_PROT 0x00010000
44423e3ce3SKalle Valo #define B43legacy_DMA32_TXERR_UNDERRUN 0x00020000
45423e3ce3SKalle Valo #define B43legacy_DMA32_TXERR_BUFREAD 0x00030000
46423e3ce3SKalle Valo #define B43legacy_DMA32_TXERR_DESCREAD 0x00040000
47423e3ce3SKalle Valo #define B43legacy_DMA32_TXACTIVE 0xFFF00000
48423e3ce3SKalle Valo #define B43legacy_DMA32_RXCTL 0x10
49423e3ce3SKalle Valo #define B43legacy_DMA32_RXENABLE 0x00000001
50423e3ce3SKalle Valo #define B43legacy_DMA32_RXFROFF_MASK 0x000000FE
51423e3ce3SKalle Valo #define B43legacy_DMA32_RXFROFF_SHIFT 1
52423e3ce3SKalle Valo #define B43legacy_DMA32_RXDIRECTFIFO 0x00000100
53423e3ce3SKalle Valo #define B43legacy_DMA32_RXADDREXT_MASK 0x00030000
54423e3ce3SKalle Valo #define B43legacy_DMA32_RXADDREXT_SHIFT 16
55423e3ce3SKalle Valo #define B43legacy_DMA32_RXRING 0x14
56423e3ce3SKalle Valo #define B43legacy_DMA32_RXINDEX 0x18
57423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTATUS 0x1C
58423e3ce3SKalle Valo #define B43legacy_DMA32_RXDPTR 0x00000FFF
59423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTATE 0x0000F000
60423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTAT_DISABLED 0x00000000
61423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTAT_ACTIVE 0x00001000
62423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTAT_IDLEWAIT 0x00002000
63423e3ce3SKalle Valo #define B43legacy_DMA32_RXSTAT_STOPPED 0x00003000
64423e3ce3SKalle Valo #define B43legacy_DMA32_RXERROR 0x000F0000
65423e3ce3SKalle Valo #define B43legacy_DMA32_RXERR_NOERR 0x00000000
66423e3ce3SKalle Valo #define B43legacy_DMA32_RXERR_PROT 0x00010000
67423e3ce3SKalle Valo #define B43legacy_DMA32_RXERR_OVERFLOW 0x00020000
68423e3ce3SKalle Valo #define B43legacy_DMA32_RXERR_BUFWRITE 0x00030000
69423e3ce3SKalle Valo #define B43legacy_DMA32_RXERR_DESCREAD 0x00040000
70423e3ce3SKalle Valo #define B43legacy_DMA32_RXACTIVE 0xFFF00000
71423e3ce3SKalle Valo
72423e3ce3SKalle Valo /* 32-bit DMA descriptor. */
73423e3ce3SKalle Valo struct b43legacy_dmadesc32 {
74423e3ce3SKalle Valo __le32 control;
75423e3ce3SKalle Valo __le32 address;
76423e3ce3SKalle Valo } __packed;
77423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_BYTECNT 0x00001FFF
78423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_ADDREXT_MASK 0x00030000
79423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_ADDREXT_SHIFT 16
80423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_DTABLEEND 0x10000000
81423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_IRQ 0x20000000
82423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_FRAMEEND 0x40000000
83423e3ce3SKalle Valo #define B43legacy_DMA32_DCTL_FRAMESTART 0x80000000
84423e3ce3SKalle Valo
85423e3ce3SKalle Valo
86423e3ce3SKalle Valo /* Misc DMA constants */
87423e3ce3SKalle Valo #define B43legacy_DMA_RINGMEMSIZE PAGE_SIZE
88423e3ce3SKalle Valo #define B43legacy_DMA0_RX_FRAMEOFFSET 30
89423e3ce3SKalle Valo #define B43legacy_DMA3_RX_FRAMEOFFSET 0
90423e3ce3SKalle Valo
91423e3ce3SKalle Valo
92423e3ce3SKalle Valo /* DMA engine tuning knobs */
93423e3ce3SKalle Valo #define B43legacy_TXRING_SLOTS 128
94423e3ce3SKalle Valo #define B43legacy_RXRING_SLOTS 64
95423e3ce3SKalle Valo #define B43legacy_DMA0_RX_BUFFERSIZE (2304 + 100)
96423e3ce3SKalle Valo #define B43legacy_DMA3_RX_BUFFERSIZE 16
97423e3ce3SKalle Valo
98423e3ce3SKalle Valo
99423e3ce3SKalle Valo
100423e3ce3SKalle Valo #ifdef CONFIG_B43LEGACY_DMA
101423e3ce3SKalle Valo
102423e3ce3SKalle Valo
103423e3ce3SKalle Valo struct sk_buff;
104423e3ce3SKalle Valo struct b43legacy_private;
105423e3ce3SKalle Valo struct b43legacy_txstatus;
106423e3ce3SKalle Valo
107423e3ce3SKalle Valo
108423e3ce3SKalle Valo struct b43legacy_dmadesc_meta {
109423e3ce3SKalle Valo /* The kernel DMA-able buffer. */
110423e3ce3SKalle Valo struct sk_buff *skb;
111423e3ce3SKalle Valo /* DMA base bus-address of the descriptor buffer. */
112423e3ce3SKalle Valo dma_addr_t dmaaddr;
113423e3ce3SKalle Valo /* ieee80211 TX status. Only used once per 802.11 frag. */
114423e3ce3SKalle Valo bool is_last_fragment;
115423e3ce3SKalle Valo };
116423e3ce3SKalle Valo
117423e3ce3SKalle Valo enum b43legacy_dmatype {
118423e3ce3SKalle Valo B43legacy_DMA_30BIT = 30,
119423e3ce3SKalle Valo B43legacy_DMA_32BIT = 32,
120423e3ce3SKalle Valo };
121423e3ce3SKalle Valo
122423e3ce3SKalle Valo struct b43legacy_dmaring {
123423e3ce3SKalle Valo /* Kernel virtual base address of the ring memory. */
124423e3ce3SKalle Valo void *descbase;
125423e3ce3SKalle Valo /* Meta data about all descriptors. */
126423e3ce3SKalle Valo struct b43legacy_dmadesc_meta *meta;
127423e3ce3SKalle Valo /* Cache of TX headers for each slot.
128423e3ce3SKalle Valo * This is to avoid an allocation on each TX.
129423e3ce3SKalle Valo * This is NULL for an RX ring.
130423e3ce3SKalle Valo */
131423e3ce3SKalle Valo u8 *txhdr_cache;
132423e3ce3SKalle Valo /* (Unadjusted) DMA base bus-address of the ring memory. */
133423e3ce3SKalle Valo dma_addr_t dmabase;
134423e3ce3SKalle Valo /* Number of descriptor slots in the ring. */
135423e3ce3SKalle Valo int nr_slots;
136423e3ce3SKalle Valo /* Number of used descriptor slots. */
137423e3ce3SKalle Valo int used_slots;
138423e3ce3SKalle Valo /* Currently used slot in the ring. */
139423e3ce3SKalle Valo int current_slot;
140423e3ce3SKalle Valo /* Frameoffset in octets. */
141423e3ce3SKalle Valo u32 frameoffset;
142423e3ce3SKalle Valo /* Descriptor buffer size. */
143423e3ce3SKalle Valo u16 rx_buffersize;
144423e3ce3SKalle Valo /* The MMIO base register of the DMA controller. */
145423e3ce3SKalle Valo u16 mmio_base;
146423e3ce3SKalle Valo /* DMA controller index number (0-5). */
147423e3ce3SKalle Valo int index;
148423e3ce3SKalle Valo /* Boolean. Is this a TX ring? */
149423e3ce3SKalle Valo bool tx;
150423e3ce3SKalle Valo /* The type of DMA engine used. */
151423e3ce3SKalle Valo enum b43legacy_dmatype type;
152423e3ce3SKalle Valo /* Boolean. Is this ring stopped at ieee80211 level? */
153423e3ce3SKalle Valo bool stopped;
154423e3ce3SKalle Valo /* The QOS priority assigned to this ring. Only used for TX rings.
155423e3ce3SKalle Valo * This is the mac80211 "queue" value. */
156423e3ce3SKalle Valo u8 queue_prio;
157423e3ce3SKalle Valo struct b43legacy_wldev *dev;
158423e3ce3SKalle Valo #ifdef CONFIG_B43LEGACY_DEBUG
159423e3ce3SKalle Valo /* Maximum number of used slots. */
160423e3ce3SKalle Valo int max_used_slots;
161423e3ce3SKalle Valo /* Last time we injected a ring overflow. */
162423e3ce3SKalle Valo unsigned long last_injected_overflow;
163423e3ce3SKalle Valo #endif /* CONFIG_B43LEGACY_DEBUG*/
164423e3ce3SKalle Valo };
165423e3ce3SKalle Valo
166423e3ce3SKalle Valo
167423e3ce3SKalle Valo static inline
b43legacy_dma_read(struct b43legacy_dmaring * ring,u16 offset)168423e3ce3SKalle Valo u32 b43legacy_dma_read(struct b43legacy_dmaring *ring,
169423e3ce3SKalle Valo u16 offset)
170423e3ce3SKalle Valo {
171423e3ce3SKalle Valo return b43legacy_read32(ring->dev, ring->mmio_base + offset);
172423e3ce3SKalle Valo }
173423e3ce3SKalle Valo
174423e3ce3SKalle Valo static inline
b43legacy_dma_write(struct b43legacy_dmaring * ring,u16 offset,u32 value)175423e3ce3SKalle Valo void b43legacy_dma_write(struct b43legacy_dmaring *ring,
176423e3ce3SKalle Valo u16 offset, u32 value)
177423e3ce3SKalle Valo {
178423e3ce3SKalle Valo b43legacy_write32(ring->dev, ring->mmio_base + offset, value);
179423e3ce3SKalle Valo }
180423e3ce3SKalle Valo
181423e3ce3SKalle Valo
182423e3ce3SKalle Valo int b43legacy_dma_init(struct b43legacy_wldev *dev);
183423e3ce3SKalle Valo void b43legacy_dma_free(struct b43legacy_wldev *dev);
184423e3ce3SKalle Valo
185423e3ce3SKalle Valo void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev);
186423e3ce3SKalle Valo void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev);
187423e3ce3SKalle Valo
188423e3ce3SKalle Valo int b43legacy_dma_tx(struct b43legacy_wldev *dev,
189423e3ce3SKalle Valo struct sk_buff *skb);
190423e3ce3SKalle Valo void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
191423e3ce3SKalle Valo const struct b43legacy_txstatus *status);
192423e3ce3SKalle Valo
193423e3ce3SKalle Valo void b43legacy_dma_rx(struct b43legacy_dmaring *ring);
194423e3ce3SKalle Valo
195423e3ce3SKalle Valo #else /* CONFIG_B43LEGACY_DMA */
196423e3ce3SKalle Valo
197423e3ce3SKalle Valo
198423e3ce3SKalle Valo static inline
b43legacy_dma_init(struct b43legacy_wldev * dev)199423e3ce3SKalle Valo int b43legacy_dma_init(struct b43legacy_wldev *dev)
200423e3ce3SKalle Valo {
201423e3ce3SKalle Valo return 0;
202423e3ce3SKalle Valo }
203423e3ce3SKalle Valo static inline
b43legacy_dma_free(struct b43legacy_wldev * dev)204423e3ce3SKalle Valo void b43legacy_dma_free(struct b43legacy_wldev *dev)
205423e3ce3SKalle Valo {
206423e3ce3SKalle Valo }
207423e3ce3SKalle Valo static inline
b43legacy_dma_tx(struct b43legacy_wldev * dev,struct sk_buff * skb)208423e3ce3SKalle Valo int b43legacy_dma_tx(struct b43legacy_wldev *dev,
209423e3ce3SKalle Valo struct sk_buff *skb)
210423e3ce3SKalle Valo {
211423e3ce3SKalle Valo return 0;
212423e3ce3SKalle Valo }
213423e3ce3SKalle Valo static inline
b43legacy_dma_handle_txstatus(struct b43legacy_wldev * dev,const struct b43legacy_txstatus * status)214423e3ce3SKalle Valo void b43legacy_dma_handle_txstatus(struct b43legacy_wldev *dev,
215423e3ce3SKalle Valo const struct b43legacy_txstatus *status)
216423e3ce3SKalle Valo {
217423e3ce3SKalle Valo }
218423e3ce3SKalle Valo static inline
b43legacy_dma_rx(struct b43legacy_dmaring * ring)219423e3ce3SKalle Valo void b43legacy_dma_rx(struct b43legacy_dmaring *ring)
220423e3ce3SKalle Valo {
221423e3ce3SKalle Valo }
222423e3ce3SKalle Valo static inline
b43legacy_dma_tx_suspend(struct b43legacy_wldev * dev)223423e3ce3SKalle Valo void b43legacy_dma_tx_suspend(struct b43legacy_wldev *dev)
224423e3ce3SKalle Valo {
225423e3ce3SKalle Valo }
226423e3ce3SKalle Valo static inline
b43legacy_dma_tx_resume(struct b43legacy_wldev * dev)227423e3ce3SKalle Valo void b43legacy_dma_tx_resume(struct b43legacy_wldev *dev)
228423e3ce3SKalle Valo {
229423e3ce3SKalle Valo }
230423e3ce3SKalle Valo
231423e3ce3SKalle Valo #endif /* CONFIG_B43LEGACY_DMA */
232423e3ce3SKalle Valo #endif /* B43legacy_DMA_H_ */
233