1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
2423e3ce3SKalle Valo #ifndef B43legacy_H_
3423e3ce3SKalle Valo #define B43legacy_H_
4423e3ce3SKalle Valo
5423e3ce3SKalle Valo #include <linux/hw_random.h>
6423e3ce3SKalle Valo #include <linux/kernel.h>
7423e3ce3SKalle Valo #include <linux/spinlock.h>
8423e3ce3SKalle Valo #include <linux/interrupt.h>
9423e3ce3SKalle Valo #include <linux/stringify.h>
10423e3ce3SKalle Valo #include <linux/netdevice.h>
11423e3ce3SKalle Valo #include <linux/pci.h>
12423e3ce3SKalle Valo #include <linux/atomic.h>
13423e3ce3SKalle Valo #include <linux/io.h>
14423e3ce3SKalle Valo
15423e3ce3SKalle Valo #include <linux/ssb/ssb.h>
16423e3ce3SKalle Valo #include <linux/ssb/ssb_driver_chipcommon.h>
17423e3ce3SKalle Valo #include <linux/completion.h>
18423e3ce3SKalle Valo
19423e3ce3SKalle Valo #include <net/mac80211.h>
20423e3ce3SKalle Valo
21423e3ce3SKalle Valo #include "debugfs.h"
22423e3ce3SKalle Valo #include "leds.h"
23423e3ce3SKalle Valo #include "rfkill.h"
24423e3ce3SKalle Valo #include "phy.h"
25423e3ce3SKalle Valo
26423e3ce3SKalle Valo
27423e3ce3SKalle Valo #define B43legacy_IRQWAIT_MAX_RETRIES 20
28423e3ce3SKalle Valo
29423e3ce3SKalle Valo /* MMIO offsets */
30423e3ce3SKalle Valo #define B43legacy_MMIO_DMA0_REASON 0x20
31423e3ce3SKalle Valo #define B43legacy_MMIO_DMA0_IRQ_MASK 0x24
32423e3ce3SKalle Valo #define B43legacy_MMIO_DMA1_REASON 0x28
33423e3ce3SKalle Valo #define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C
34423e3ce3SKalle Valo #define B43legacy_MMIO_DMA2_REASON 0x30
35423e3ce3SKalle Valo #define B43legacy_MMIO_DMA2_IRQ_MASK 0x34
36423e3ce3SKalle Valo #define B43legacy_MMIO_DMA3_REASON 0x38
37423e3ce3SKalle Valo #define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C
38423e3ce3SKalle Valo #define B43legacy_MMIO_DMA4_REASON 0x40
39423e3ce3SKalle Valo #define B43legacy_MMIO_DMA4_IRQ_MASK 0x44
40423e3ce3SKalle Valo #define B43legacy_MMIO_DMA5_REASON 0x48
41423e3ce3SKalle Valo #define B43legacy_MMIO_DMA5_IRQ_MASK 0x4C
42423e3ce3SKalle Valo #define B43legacy_MMIO_MACCTL 0x120 /* MAC control */
43423e3ce3SKalle Valo #define B43legacy_MMIO_MACCMD 0x124 /* MAC command */
44423e3ce3SKalle Valo #define B43legacy_MMIO_GEN_IRQ_REASON 0x128
45423e3ce3SKalle Valo #define B43legacy_MMIO_GEN_IRQ_MASK 0x12C
46423e3ce3SKalle Valo #define B43legacy_MMIO_RAM_CONTROL 0x130
47423e3ce3SKalle Valo #define B43legacy_MMIO_RAM_DATA 0x134
48423e3ce3SKalle Valo #define B43legacy_MMIO_PS_STATUS 0x140
49423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_HWENABLED_HI 0x158
50423e3ce3SKalle Valo #define B43legacy_MMIO_SHM_CONTROL 0x160
51423e3ce3SKalle Valo #define B43legacy_MMIO_SHM_DATA 0x164
52423e3ce3SKalle Valo #define B43legacy_MMIO_SHM_DATA_UNALIGNED 0x166
53423e3ce3SKalle Valo #define B43legacy_MMIO_XMITSTAT_0 0x170
54423e3ce3SKalle Valo #define B43legacy_MMIO_XMITSTAT_1 0x174
55423e3ce3SKalle Valo #define B43legacy_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
56423e3ce3SKalle Valo #define B43legacy_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
57423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_CFP_REP 0x188
58423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_CFP_START 0x18C
59423e3ce3SKalle Valo /* 32-bit DMA */
60423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE0 0x200
61423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE1 0x220
62423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE2 0x240
63423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE3 0x260
64423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE4 0x280
65423e3ce3SKalle Valo #define B43legacy_MMIO_DMA32_BASE5 0x2A0
66423e3ce3SKalle Valo /* 64-bit DMA */
67423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE0 0x200
68423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE1 0x240
69423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE2 0x280
70423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE3 0x2C0
71423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE4 0x300
72423e3ce3SKalle Valo #define B43legacy_MMIO_DMA64_BASE5 0x340
73423e3ce3SKalle Valo /* PIO */
74423e3ce3SKalle Valo #define B43legacy_MMIO_PIO1_BASE 0x300
75423e3ce3SKalle Valo #define B43legacy_MMIO_PIO2_BASE 0x310
76423e3ce3SKalle Valo #define B43legacy_MMIO_PIO3_BASE 0x320
77423e3ce3SKalle Valo #define B43legacy_MMIO_PIO4_BASE 0x330
78423e3ce3SKalle Valo
79423e3ce3SKalle Valo #define B43legacy_MMIO_PHY_VER 0x3E0
80423e3ce3SKalle Valo #define B43legacy_MMIO_PHY_RADIO 0x3E2
81423e3ce3SKalle Valo #define B43legacy_MMIO_PHY0 0x3E6
82423e3ce3SKalle Valo #define B43legacy_MMIO_ANTENNA 0x3E8
83423e3ce3SKalle Valo #define B43legacy_MMIO_CHANNEL 0x3F0
84423e3ce3SKalle Valo #define B43legacy_MMIO_CHANNEL_EXT 0x3F4
85423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_CONTROL 0x3F6
86423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_DATA_HIGH 0x3F8
87423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_DATA_LOW 0x3FA
88423e3ce3SKalle Valo #define B43legacy_MMIO_PHY_CONTROL 0x3FC
89423e3ce3SKalle Valo #define B43legacy_MMIO_PHY_DATA 0x3FE
90423e3ce3SKalle Valo #define B43legacy_MMIO_MACFILTER_CONTROL 0x420
91423e3ce3SKalle Valo #define B43legacy_MMIO_MACFILTER_DATA 0x422
92423e3ce3SKalle Valo #define B43legacy_MMIO_RCMTA_COUNT 0x43C /* Receive Match Transmitter Addr */
93423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_HWENABLED_LO 0x49A
94423e3ce3SKalle Valo #define B43legacy_MMIO_GPIO_CONTROL 0x49C
95423e3ce3SKalle Valo #define B43legacy_MMIO_GPIO_MASK 0x49E
96423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_CFP_PRETBTT 0x612
97423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_0 0x632 /* core rev < 3 only */
98423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_1 0x634 /* core rev < 3 only */
99423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_2 0x636 /* core rev < 3 only */
100423e3ce3SKalle Valo #define B43legacy_MMIO_TSF_3 0x638 /* core rev < 3 only */
101423e3ce3SKalle Valo #define B43legacy_MMIO_RNG 0x65A
102423e3ce3SKalle Valo #define B43legacy_MMIO_POWERUP_DELAY 0x6A8
103423e3ce3SKalle Valo
104423e3ce3SKalle Valo /* SPROM boardflags_lo values */
105423e3ce3SKalle Valo #define B43legacy_BFL_PACTRL 0x0002
106423e3ce3SKalle Valo #define B43legacy_BFL_RSSI 0x0008
107423e3ce3SKalle Valo #define B43legacy_BFL_EXTLNA 0x1000
108423e3ce3SKalle Valo
109423e3ce3SKalle Valo /* GPIO register offset, in both ChipCommon and PCI core. */
110423e3ce3SKalle Valo #define B43legacy_GPIO_CONTROL 0x6c
111423e3ce3SKalle Valo
112423e3ce3SKalle Valo /* SHM Routing */
113423e3ce3SKalle Valo #define B43legacy_SHM_SHARED 0x0001
114423e3ce3SKalle Valo #define B43legacy_SHM_WIRELESS 0x0002
115423e3ce3SKalle Valo #define B43legacy_SHM_HW 0x0004
116423e3ce3SKalle Valo #define B43legacy_SHM_UCODE 0x0300
117423e3ce3SKalle Valo
118423e3ce3SKalle Valo /* SHM Routing modifiers */
119423e3ce3SKalle Valo #define B43legacy_SHM_AUTOINC_R 0x0200 /* Read Auto-increment */
120423e3ce3SKalle Valo #define B43legacy_SHM_AUTOINC_W 0x0100 /* Write Auto-increment */
121423e3ce3SKalle Valo #define B43legacy_SHM_AUTOINC_RW (B43legacy_SHM_AUTOINC_R | \
122423e3ce3SKalle Valo B43legacy_SHM_AUTOINC_W)
123423e3ce3SKalle Valo
124423e3ce3SKalle Valo /* Misc SHM_SHARED offsets */
125423e3ce3SKalle Valo #define B43legacy_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
126423e3ce3SKalle Valo #define B43legacy_SHM_SH_HOSTFLO 0x005E /* Hostflags ucode opts (low) */
127423e3ce3SKalle Valo #define B43legacy_SHM_SH_HOSTFHI 0x0060 /* Hostflags ucode opts (high) */
128423e3ce3SKalle Valo /* SHM_SHARED crypto engine */
129423e3ce3SKalle Valo #define B43legacy_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block */
130423e3ce3SKalle Valo /* SHM_SHARED beacon/AP variables */
131423e3ce3SKalle Valo #define B43legacy_SHM_SH_DTIMP 0x0012 /* DTIM period */
132423e3ce3SKalle Valo #define B43legacy_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
133423e3ce3SKalle Valo #define B43legacy_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
134423e3ce3SKalle Valo #define B43legacy_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
135423e3ce3SKalle Valo #define B43legacy_SHM_SH_TIMPOS 0x001E /* TIM position in beacon */
136423e3ce3SKalle Valo #define B43legacy_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word */
137423e3ce3SKalle Valo /* SHM_SHARED ACK/CTS control */
138423e3ce3SKalle Valo #define B43legacy_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word */
139423e3ce3SKalle Valo /* SHM_SHARED probe response variables */
140423e3ce3SKalle Valo #define B43legacy_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
141423e3ce3SKalle Valo #define B43legacy_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
142423e3ce3SKalle Valo #define B43legacy_SHM_SH_PRPHYCTL 0x0188 /* Probe Resp PHY TX control */
143423e3ce3SKalle Valo /* SHM_SHARED rate tables */
144423e3ce3SKalle Valo #define B43legacy_SHM_SH_OFDMDIRECT 0x0480 /* Pointer to OFDM direct map */
145423e3ce3SKalle Valo #define B43legacy_SHM_SH_OFDMBASIC 0x04A0 /* Pointer to OFDM basic rate map */
146423e3ce3SKalle Valo #define B43legacy_SHM_SH_CCKDIRECT 0x04C0 /* Pointer to CCK direct map */
147423e3ce3SKalle Valo #define B43legacy_SHM_SH_CCKBASIC 0x04E0 /* Pointer to CCK basic rate map */
148423e3ce3SKalle Valo /* SHM_SHARED microcode soft registers */
149423e3ce3SKalle Valo #define B43legacy_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
150423e3ce3SKalle Valo #define B43legacy_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
151423e3ce3SKalle Valo #define B43legacy_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
152423e3ce3SKalle Valo #define B43legacy_SHM_SH_UCODETIME 0x0006 /* Microcode time */
153423e3ce3SKalle Valo #define B43legacy_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
154423e3ce3SKalle Valo #define B43legacy_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
155423e3ce3SKalle Valo
156423e3ce3SKalle Valo #define B43legacy_UCODEFLAGS_OFFSET 0x005E
157423e3ce3SKalle Valo
158423e3ce3SKalle Valo /* Hardware Radio Enable masks */
159423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
160423e3ce3SKalle Valo #define B43legacy_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
161423e3ce3SKalle Valo
162423e3ce3SKalle Valo /* HostFlags. See b43legacy_hf_read/write() */
163423e3ce3SKalle Valo #define B43legacy_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
164423e3ce3SKalle Valo #define B43legacy_HF_GDCW 0x00000020 /* G-PHY DV cancel filter */
165423e3ce3SKalle Valo #define B43legacy_HF_OFDMPABOOST 0x00000040 /* Enable PA boost OFDM */
166423e3ce3SKalle Valo #define B43legacy_HF_EDCF 0x00000100 /* on if WME/MAC suspended */
167423e3ce3SKalle Valo
168423e3ce3SKalle Valo /* MacFilter offsets. */
169423e3ce3SKalle Valo #define B43legacy_MACFILTER_SELF 0x0000
170423e3ce3SKalle Valo #define B43legacy_MACFILTER_BSSID 0x0003
171423e3ce3SKalle Valo #define B43legacy_MACFILTER_MAC 0x0010
172423e3ce3SKalle Valo
173423e3ce3SKalle Valo /* PHYVersioning */
174423e3ce3SKalle Valo #define B43legacy_PHYTYPE_B 0x01
175423e3ce3SKalle Valo #define B43legacy_PHYTYPE_G 0x02
176423e3ce3SKalle Valo
177423e3ce3SKalle Valo /* PHYRegisters */
178423e3ce3SKalle Valo #define B43legacy_PHY_G_LO_CONTROL 0x0810
179423e3ce3SKalle Valo #define B43legacy_PHY_ILT_G_CTRL 0x0472
180423e3ce3SKalle Valo #define B43legacy_PHY_ILT_G_DATA1 0x0473
181423e3ce3SKalle Valo #define B43legacy_PHY_ILT_G_DATA2 0x0474
182423e3ce3SKalle Valo #define B43legacy_PHY_G_PCTL 0x0029
183423e3ce3SKalle Valo #define B43legacy_PHY_RADIO_BITFIELD 0x0401
184423e3ce3SKalle Valo #define B43legacy_PHY_G_CRS 0x0429
185423e3ce3SKalle Valo #define B43legacy_PHY_NRSSILT_CTRL 0x0803
186423e3ce3SKalle Valo #define B43legacy_PHY_NRSSILT_DATA 0x0804
187423e3ce3SKalle Valo
188423e3ce3SKalle Valo /* RadioRegisters */
189423e3ce3SKalle Valo #define B43legacy_RADIOCTL_ID 0x01
190423e3ce3SKalle Valo
191423e3ce3SKalle Valo /* MAC Control bitfield */
192423e3ce3SKalle Valo #define B43legacy_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
193423e3ce3SKalle Valo #define B43legacy_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
194423e3ce3SKalle Valo #define B43legacy_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
195423e3ce3SKalle Valo #define B43legacy_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
196423e3ce3SKalle Valo #define B43legacy_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
197423e3ce3SKalle Valo #define B43legacy_MACCTL_BE 0x00010000 /* Big Endian mode */
198423e3ce3SKalle Valo #define B43legacy_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
199423e3ce3SKalle Valo #define B43legacy_MACCTL_AP 0x00040000 /* AccessPoint mode */
200423e3ce3SKalle Valo #define B43legacy_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
201423e3ce3SKalle Valo #define B43legacy_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
202423e3ce3SKalle Valo #define B43legacy_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep bad PLCP frames */
203423e3ce3SKalle Valo #define B43legacy_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
204423e3ce3SKalle Valo #define B43legacy_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
205423e3ce3SKalle Valo #define B43legacy_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
206423e3ce3SKalle Valo #define B43legacy_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
207423e3ce3SKalle Valo #define B43legacy_MACCTL_AWAKE 0x04000000 /* Device is awake */
208423e3ce3SKalle Valo #define B43legacy_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
209423e3ce3SKalle Valo #define B43legacy_MACCTL_GMODE 0x80000000 /* G Mode */
210423e3ce3SKalle Valo
211423e3ce3SKalle Valo /* MAC Command bitfield */
212423e3ce3SKalle Valo #define B43legacy_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
213423e3ce3SKalle Valo #define B43legacy_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
214423e3ce3SKalle Valo #define B43legacy_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
215423e3ce3SKalle Valo #define B43legacy_MACCMD_CCA 0x00000008 /* Clear channel assessment */
216423e3ce3SKalle Valo #define B43legacy_MACCMD_BGNOISE 0x00000010 /* Background noise */
217423e3ce3SKalle Valo
218423e3ce3SKalle Valo /* 802.11 core specific TM State Low flags */
219423e3ce3SKalle Valo #define B43legacy_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
220423e3ce3SKalle Valo #define B43legacy_TMSLOW_PLLREFSEL 0x00200000 /* PLL Freq Ref Select */
221423e3ce3SKalle Valo #define B43legacy_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Ctrl Enbl */
222423e3ce3SKalle Valo #define B43legacy_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
223423e3ce3SKalle Valo #define B43legacy_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
224423e3ce3SKalle Valo
225423e3ce3SKalle Valo /* 802.11 core specific TM State High flags */
226423e3ce3SKalle Valo #define B43legacy_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available */
227423e3ce3SKalle Valo #define B43legacy_TMSHIGH_GPHY 0x00010000 /* G-PHY avail (rev >= 5) */
228423e3ce3SKalle Valo
229423e3ce3SKalle Valo #define B43legacy_UCODEFLAG_AUTODIV 0x0001
230423e3ce3SKalle Valo
231423e3ce3SKalle Valo /* Generic-Interrupt reasons. */
232423e3ce3SKalle Valo #define B43legacy_IRQ_MAC_SUSPENDED 0x00000001
233423e3ce3SKalle Valo #define B43legacy_IRQ_BEACON 0x00000002
234423e3ce3SKalle Valo #define B43legacy_IRQ_TBTT_INDI 0x00000004 /* Target Beacon Transmit Time */
235423e3ce3SKalle Valo #define B43legacy_IRQ_BEACON_TX_OK 0x00000008
236423e3ce3SKalle Valo #define B43legacy_IRQ_BEACON_CANCEL 0x00000010
237423e3ce3SKalle Valo #define B43legacy_IRQ_ATIM_END 0x00000020
238423e3ce3SKalle Valo #define B43legacy_IRQ_PMQ 0x00000040
239423e3ce3SKalle Valo #define B43legacy_IRQ_PIO_WORKAROUND 0x00000100
240423e3ce3SKalle Valo #define B43legacy_IRQ_MAC_TXERR 0x00000200
241423e3ce3SKalle Valo #define B43legacy_IRQ_PHY_TXERR 0x00000800
242423e3ce3SKalle Valo #define B43legacy_IRQ_PMEVENT 0x00001000
243423e3ce3SKalle Valo #define B43legacy_IRQ_TIMER0 0x00002000
244423e3ce3SKalle Valo #define B43legacy_IRQ_TIMER1 0x00004000
245423e3ce3SKalle Valo #define B43legacy_IRQ_DMA 0x00008000
246423e3ce3SKalle Valo #define B43legacy_IRQ_TXFIFO_FLUSH_OK 0x00010000
247423e3ce3SKalle Valo #define B43legacy_IRQ_CCA_MEASURE_OK 0x00020000
248423e3ce3SKalle Valo #define B43legacy_IRQ_NOISESAMPLE_OK 0x00040000
249423e3ce3SKalle Valo #define B43legacy_IRQ_UCODE_DEBUG 0x08000000
250423e3ce3SKalle Valo #define B43legacy_IRQ_RFKILL 0x10000000
251423e3ce3SKalle Valo #define B43legacy_IRQ_TX_OK 0x20000000
252423e3ce3SKalle Valo #define B43legacy_IRQ_PHY_G_CHANGED 0x40000000
253423e3ce3SKalle Valo #define B43legacy_IRQ_TIMEOUT 0x80000000
254423e3ce3SKalle Valo
255423e3ce3SKalle Valo #define B43legacy_IRQ_ALL 0xFFFFFFFF
256423e3ce3SKalle Valo #define B43legacy_IRQ_MASKTEMPLATE (B43legacy_IRQ_MAC_SUSPENDED | \
257423e3ce3SKalle Valo B43legacy_IRQ_TBTT_INDI | \
258423e3ce3SKalle Valo B43legacy_IRQ_ATIM_END | \
259423e3ce3SKalle Valo B43legacy_IRQ_PMQ | \
260423e3ce3SKalle Valo B43legacy_IRQ_MAC_TXERR | \
261423e3ce3SKalle Valo B43legacy_IRQ_PHY_TXERR | \
262423e3ce3SKalle Valo B43legacy_IRQ_DMA | \
263423e3ce3SKalle Valo B43legacy_IRQ_TXFIFO_FLUSH_OK | \
264423e3ce3SKalle Valo B43legacy_IRQ_NOISESAMPLE_OK | \
265423e3ce3SKalle Valo B43legacy_IRQ_UCODE_DEBUG | \
266423e3ce3SKalle Valo B43legacy_IRQ_RFKILL | \
267423e3ce3SKalle Valo B43legacy_IRQ_TX_OK)
268423e3ce3SKalle Valo
269423e3ce3SKalle Valo /* Device specific rate values.
270423e3ce3SKalle Valo * The actual values defined here are (rate_in_mbps * 2).
271423e3ce3SKalle Valo * Some code depends on this. Don't change it. */
272423e3ce3SKalle Valo #define B43legacy_CCK_RATE_1MB 2
273423e3ce3SKalle Valo #define B43legacy_CCK_RATE_2MB 4
274423e3ce3SKalle Valo #define B43legacy_CCK_RATE_5MB 11
275423e3ce3SKalle Valo #define B43legacy_CCK_RATE_11MB 22
276423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_6MB 12
277423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_9MB 18
278423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_12MB 24
279423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_18MB 36
280423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_24MB 48
281423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_36MB 72
282423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_48MB 96
283423e3ce3SKalle Valo #define B43legacy_OFDM_RATE_54MB 108
284423e3ce3SKalle Valo /* Convert a b43legacy rate value to a rate in 100kbps */
285423e3ce3SKalle Valo #define B43legacy_RATE_TO_100KBPS(rate) (((rate) * 10) / 2)
286423e3ce3SKalle Valo
287423e3ce3SKalle Valo
288423e3ce3SKalle Valo #define B43legacy_DEFAULT_SHORT_RETRY_LIMIT 7
289423e3ce3SKalle Valo #define B43legacy_DEFAULT_LONG_RETRY_LIMIT 4
290423e3ce3SKalle Valo
291423e3ce3SKalle Valo #define B43legacy_PHY_TX_BADNESS_LIMIT 1000
292423e3ce3SKalle Valo
293423e3ce3SKalle Valo /* Max size of a security key */
294423e3ce3SKalle Valo #define B43legacy_SEC_KEYSIZE 16
295423e3ce3SKalle Valo /* Security algorithms. */
296423e3ce3SKalle Valo enum {
297423e3ce3SKalle Valo B43legacy_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
298423e3ce3SKalle Valo B43legacy_SEC_ALGO_WEP40,
299423e3ce3SKalle Valo B43legacy_SEC_ALGO_TKIP,
300423e3ce3SKalle Valo B43legacy_SEC_ALGO_AES,
301423e3ce3SKalle Valo B43legacy_SEC_ALGO_WEP104,
302423e3ce3SKalle Valo B43legacy_SEC_ALGO_AES_LEGACY,
303423e3ce3SKalle Valo };
304423e3ce3SKalle Valo
305423e3ce3SKalle Valo /* Core Information Registers */
306423e3ce3SKalle Valo #define B43legacy_CIR_BASE 0xf00
307423e3ce3SKalle Valo #define B43legacy_CIR_SBTPSFLAG (B43legacy_CIR_BASE + 0x18)
308423e3ce3SKalle Valo #define B43legacy_CIR_SBIMSTATE (B43legacy_CIR_BASE + 0x90)
309423e3ce3SKalle Valo #define B43legacy_CIR_SBINTVEC (B43legacy_CIR_BASE + 0x94)
310423e3ce3SKalle Valo #define B43legacy_CIR_SBTMSTATELOW (B43legacy_CIR_BASE + 0x98)
311423e3ce3SKalle Valo #define B43legacy_CIR_SBTMSTATEHIGH (B43legacy_CIR_BASE + 0x9c)
312423e3ce3SKalle Valo #define B43legacy_CIR_SBIMCONFIGLOW (B43legacy_CIR_BASE + 0xa8)
313423e3ce3SKalle Valo #define B43legacy_CIR_SB_ID_HI (B43legacy_CIR_BASE + 0xfc)
314423e3ce3SKalle Valo
315423e3ce3SKalle Valo /* sbtmstatehigh state flags */
316423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_SERROR 0x00000001
317423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_BUSY 0x00000004
318423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_TIMEOUT 0x00000020
319423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_G_PHY_AVAIL 0x00010000
320423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_COREFLAGS 0x1FFF0000
321423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_DMA64BIT 0x10000000
322423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_GATEDCLK 0x20000000
323423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_BISTFAILED 0x40000000
324423e3ce3SKalle Valo #define B43legacy_SBTMSTATEHIGH_BISTCOMPLETE 0x80000000
325423e3ce3SKalle Valo
326423e3ce3SKalle Valo /* sbimstate flags */
327423e3ce3SKalle Valo #define B43legacy_SBIMSTATE_IB_ERROR 0x20000
328423e3ce3SKalle Valo #define B43legacy_SBIMSTATE_TIMEOUT 0x40000
329423e3ce3SKalle Valo
330423e3ce3SKalle Valo #define PFX KBUILD_MODNAME ": "
331423e3ce3SKalle Valo #ifdef assert
332423e3ce3SKalle Valo # undef assert
333423e3ce3SKalle Valo #endif
334423e3ce3SKalle Valo #ifdef CONFIG_B43LEGACY_DEBUG
335423e3ce3SKalle Valo # define B43legacy_WARN_ON(x) WARN_ON(x)
336423e3ce3SKalle Valo # define B43legacy_BUG_ON(expr) \
337423e3ce3SKalle Valo do { \
338423e3ce3SKalle Valo if (unlikely((expr))) { \
339423e3ce3SKalle Valo printk(KERN_INFO PFX "Test (%s) failed\n", \
340423e3ce3SKalle Valo #expr); \
341423e3ce3SKalle Valo BUG_ON(expr); \
342423e3ce3SKalle Valo } \
343423e3ce3SKalle Valo } while (0)
344423e3ce3SKalle Valo # define B43legacy_DEBUG 1
345423e3ce3SKalle Valo #else
346423e3ce3SKalle Valo /* This will evaluate the argument even if debugging is disabled. */
__b43legacy_warn_on_dummy(bool x)347423e3ce3SKalle Valo static inline bool __b43legacy_warn_on_dummy(bool x) { return x; }
348423e3ce3SKalle Valo # define B43legacy_WARN_ON(x) __b43legacy_warn_on_dummy(unlikely(!!(x)))
349423e3ce3SKalle Valo # define B43legacy_BUG_ON(x) do { /* nothing */ } while (0)
350423e3ce3SKalle Valo # define B43legacy_DEBUG 0
351423e3ce3SKalle Valo #endif
352423e3ce3SKalle Valo
353423e3ce3SKalle Valo
354423e3ce3SKalle Valo struct net_device;
355423e3ce3SKalle Valo struct pci_dev;
356423e3ce3SKalle Valo struct b43legacy_dmaring;
357423e3ce3SKalle Valo struct b43legacy_pioqueue;
358423e3ce3SKalle Valo
359423e3ce3SKalle Valo /* The firmware file header */
360423e3ce3SKalle Valo #define B43legacy_FW_TYPE_UCODE 'u'
361423e3ce3SKalle Valo #define B43legacy_FW_TYPE_PCM 'p'
362423e3ce3SKalle Valo #define B43legacy_FW_TYPE_IV 'i'
363423e3ce3SKalle Valo struct b43legacy_fw_header {
364423e3ce3SKalle Valo /* File type */
365423e3ce3SKalle Valo u8 type;
366423e3ce3SKalle Valo /* File format version */
367423e3ce3SKalle Valo u8 ver;
368423e3ce3SKalle Valo u8 __padding[2];
369423e3ce3SKalle Valo /* Size of the data. For ucode and PCM this is in bytes.
370423e3ce3SKalle Valo * For IV this is number-of-ivs. */
371423e3ce3SKalle Valo __be32 size;
372423e3ce3SKalle Valo } __packed;
373423e3ce3SKalle Valo
374423e3ce3SKalle Valo /* Initial Value file format */
375423e3ce3SKalle Valo #define B43legacy_IV_OFFSET_MASK 0x7FFF
376423e3ce3SKalle Valo #define B43legacy_IV_32BIT 0x8000
377423e3ce3SKalle Valo struct b43legacy_iv {
378423e3ce3SKalle Valo __be16 offset_size;
379423e3ce3SKalle Valo union {
380423e3ce3SKalle Valo __be16 d16;
381423e3ce3SKalle Valo __be32 d32;
382*212457ccSArnd Bergmann } __packed data;
383423e3ce3SKalle Valo } __packed;
384423e3ce3SKalle Valo
385423e3ce3SKalle Valo #define B43legacy_PHYMODE(phytype) (1 << (phytype))
386423e3ce3SKalle Valo #define B43legacy_PHYMODE_B B43legacy_PHYMODE \
387423e3ce3SKalle Valo ((B43legacy_PHYTYPE_B))
388423e3ce3SKalle Valo #define B43legacy_PHYMODE_G B43legacy_PHYMODE \
389423e3ce3SKalle Valo ((B43legacy_PHYTYPE_G))
390423e3ce3SKalle Valo
391423e3ce3SKalle Valo /* Value pair to measure the LocalOscillator. */
392423e3ce3SKalle Valo struct b43legacy_lopair {
393423e3ce3SKalle Valo s8 low;
394423e3ce3SKalle Valo s8 high;
395423e3ce3SKalle Valo u8 used:1;
396423e3ce3SKalle Valo };
397423e3ce3SKalle Valo #define B43legacy_LO_COUNT (14*4)
398423e3ce3SKalle Valo
399423e3ce3SKalle Valo struct b43legacy_phy {
400423e3ce3SKalle Valo /* Possible PHYMODEs on this PHY */
401423e3ce3SKalle Valo u8 possible_phymodes;
402423e3ce3SKalle Valo /* GMODE bit enabled in MACCTL? */
403423e3ce3SKalle Valo bool gmode;
404423e3ce3SKalle Valo
405423e3ce3SKalle Valo /* Analog Type */
406423e3ce3SKalle Valo u8 analog;
407423e3ce3SKalle Valo /* B43legacy_PHYTYPE_ */
408423e3ce3SKalle Valo u8 type;
409423e3ce3SKalle Valo /* PHY revision number. */
410423e3ce3SKalle Valo u8 rev;
411423e3ce3SKalle Valo
412423e3ce3SKalle Valo u16 antenna_diversity;
413423e3ce3SKalle Valo u16 savedpctlreg;
414423e3ce3SKalle Valo /* Radio versioning */
415423e3ce3SKalle Valo u16 radio_manuf; /* Radio manufacturer */
416423e3ce3SKalle Valo u16 radio_ver; /* Radio version */
417423e3ce3SKalle Valo u8 calibrated:1;
418423e3ce3SKalle Valo u8 radio_rev; /* Radio revision */
419423e3ce3SKalle Valo
420423e3ce3SKalle Valo bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
421423e3ce3SKalle Valo
422423e3ce3SKalle Valo /* ACI (adjacent channel interference) flags. */
423423e3ce3SKalle Valo bool aci_enable;
424423e3ce3SKalle Valo bool aci_wlan_automatic;
425423e3ce3SKalle Valo bool aci_hw_rssi;
426423e3ce3SKalle Valo
427423e3ce3SKalle Valo /* Radio switched on/off */
428423e3ce3SKalle Valo bool radio_on;
429423e3ce3SKalle Valo struct {
430423e3ce3SKalle Valo /* Values saved when turning the radio off.
431423e3ce3SKalle Valo * They are needed when turning it on again. */
432423e3ce3SKalle Valo bool valid;
433423e3ce3SKalle Valo u16 rfover;
434423e3ce3SKalle Valo u16 rfoverval;
435423e3ce3SKalle Valo } radio_off_context;
436423e3ce3SKalle Valo
437423e3ce3SKalle Valo u16 minlowsig[2];
438423e3ce3SKalle Valo u16 minlowsigpos[2];
439423e3ce3SKalle Valo
440423e3ce3SKalle Valo /* LO Measurement Data.
441423e3ce3SKalle Valo * Use b43legacy_get_lopair() to get a value.
442423e3ce3SKalle Valo */
443423e3ce3SKalle Valo struct b43legacy_lopair *_lo_pairs;
444423e3ce3SKalle Valo /* TSSI to dBm table in use */
445423e3ce3SKalle Valo const s8 *tssi2dbm;
446423e3ce3SKalle Valo /* idle TSSI value */
447423e3ce3SKalle Valo s8 idle_tssi;
448423e3ce3SKalle Valo /* Target idle TSSI */
449423e3ce3SKalle Valo int tgt_idle_tssi;
450423e3ce3SKalle Valo /* Current idle TSSI */
451423e3ce3SKalle Valo int cur_idle_tssi;
452423e3ce3SKalle Valo
453423e3ce3SKalle Valo /* LocalOscillator control values. */
454423e3ce3SKalle Valo struct b43legacy_txpower_lo_control *lo_control;
455423e3ce3SKalle Valo /* Values from b43legacy_calc_loopback_gain() */
456423e3ce3SKalle Valo s16 max_lb_gain; /* Maximum Loopback gain in hdB */
457423e3ce3SKalle Valo s16 trsw_rx_gain; /* TRSW RX gain in hdB */
458423e3ce3SKalle Valo s16 lna_lod_gain; /* LNA lod */
459423e3ce3SKalle Valo s16 lna_gain; /* LNA */
460423e3ce3SKalle Valo s16 pga_gain; /* PGA */
461423e3ce3SKalle Valo
462423e3ce3SKalle Valo /* Desired TX power level (in dBm). This is set by the user and
463423e3ce3SKalle Valo * adjusted in b43legacy_phy_xmitpower(). */
464423e3ce3SKalle Valo u8 power_level;
465423e3ce3SKalle Valo
466423e3ce3SKalle Valo /* Values from b43legacy_calc_loopback_gain() */
467423e3ce3SKalle Valo u16 loopback_gain[2];
468423e3ce3SKalle Valo
469423e3ce3SKalle Valo /* TX Power control values. */
470423e3ce3SKalle Valo /* B/G PHY */
471423e3ce3SKalle Valo struct {
472423e3ce3SKalle Valo /* Current Radio Attenuation for TXpower recalculation. */
473423e3ce3SKalle Valo u16 rfatt;
474423e3ce3SKalle Valo /* Current Baseband Attenuation for TXpower recalculation. */
475423e3ce3SKalle Valo u16 bbatt;
476423e3ce3SKalle Valo /* Current TXpower control value for TXpower recalculation. */
477423e3ce3SKalle Valo u16 txctl1;
478423e3ce3SKalle Valo u16 txctl2;
479423e3ce3SKalle Valo };
480423e3ce3SKalle Valo /* A PHY */
481423e3ce3SKalle Valo struct {
482423e3ce3SKalle Valo u16 txpwr_offset;
483423e3ce3SKalle Valo };
484423e3ce3SKalle Valo
485423e3ce3SKalle Valo /* Current Interference Mitigation mode */
486423e3ce3SKalle Valo int interfmode;
487423e3ce3SKalle Valo /* Stack of saved values from the Interference Mitigation code.
488423e3ce3SKalle Valo * Each value in the stack is laid out as follows:
489423e3ce3SKalle Valo * bit 0-11: offset
490423e3ce3SKalle Valo * bit 12-15: register ID
491423e3ce3SKalle Valo * bit 16-32: value
492423e3ce3SKalle Valo * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
493423e3ce3SKalle Valo */
494423e3ce3SKalle Valo #define B43legacy_INTERFSTACK_SIZE 26
495423e3ce3SKalle Valo u32 interfstack[B43legacy_INTERFSTACK_SIZE];
496423e3ce3SKalle Valo
497423e3ce3SKalle Valo /* Saved values from the NRSSI Slope calculation */
498423e3ce3SKalle Valo s16 nrssi[2];
499423e3ce3SKalle Valo s32 nrssislope;
500423e3ce3SKalle Valo /* In memory nrssi lookup table. */
501423e3ce3SKalle Valo s8 nrssi_lt[64];
502423e3ce3SKalle Valo
503423e3ce3SKalle Valo /* current channel */
504423e3ce3SKalle Valo u8 channel;
505423e3ce3SKalle Valo
506423e3ce3SKalle Valo u16 lofcal;
507423e3ce3SKalle Valo
508423e3ce3SKalle Valo u16 initval;
509423e3ce3SKalle Valo
510423e3ce3SKalle Valo /* PHY TX errors counter. */
511423e3ce3SKalle Valo atomic_t txerr_cnt;
512423e3ce3SKalle Valo
513423e3ce3SKalle Valo #if B43legacy_DEBUG
514423e3ce3SKalle Valo /* Manual TX-power control enabled? */
515423e3ce3SKalle Valo bool manual_txpower_control;
516423e3ce3SKalle Valo /* PHY registers locked by b43legacy_phy_lock()? */
517423e3ce3SKalle Valo bool phy_locked;
518423e3ce3SKalle Valo #endif /* B43legacy_DEBUG */
519423e3ce3SKalle Valo };
520423e3ce3SKalle Valo
521423e3ce3SKalle Valo /* Data structures for DMA transmission, per 80211 core. */
522423e3ce3SKalle Valo struct b43legacy_dma {
523423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring0;
524423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring1;
525423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring2;
526423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring3;
527423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring4;
528423e3ce3SKalle Valo struct b43legacy_dmaring *tx_ring5;
529423e3ce3SKalle Valo
530423e3ce3SKalle Valo struct b43legacy_dmaring *rx_ring0;
531423e3ce3SKalle Valo struct b43legacy_dmaring *rx_ring3; /* only on core.rev < 5 */
532423e3ce3SKalle Valo
533423e3ce3SKalle Valo u32 translation; /* Routing bits */
534423e3ce3SKalle Valo };
535423e3ce3SKalle Valo
536423e3ce3SKalle Valo /* Data structures for PIO transmission, per 80211 core. */
537423e3ce3SKalle Valo struct b43legacy_pio {
538423e3ce3SKalle Valo struct b43legacy_pioqueue *queue0;
539423e3ce3SKalle Valo struct b43legacy_pioqueue *queue1;
540423e3ce3SKalle Valo struct b43legacy_pioqueue *queue2;
541423e3ce3SKalle Valo struct b43legacy_pioqueue *queue3;
542423e3ce3SKalle Valo };
543423e3ce3SKalle Valo
544423e3ce3SKalle Valo /* Context information for a noise calculation (Link Quality). */
545423e3ce3SKalle Valo struct b43legacy_noise_calculation {
546423e3ce3SKalle Valo u8 channel_at_start;
547423e3ce3SKalle Valo bool calculation_running;
548423e3ce3SKalle Valo u8 nr_samples;
549423e3ce3SKalle Valo s8 samples[8][4];
550423e3ce3SKalle Valo };
551423e3ce3SKalle Valo
552423e3ce3SKalle Valo struct b43legacy_stats {
553423e3ce3SKalle Valo u8 link_noise;
554423e3ce3SKalle Valo /* Store the last TX/RX times here for updating the leds. */
555423e3ce3SKalle Valo unsigned long last_tx;
556423e3ce3SKalle Valo unsigned long last_rx;
557423e3ce3SKalle Valo };
558423e3ce3SKalle Valo
559423e3ce3SKalle Valo struct b43legacy_key {
560423e3ce3SKalle Valo void *keyconf;
561423e3ce3SKalle Valo bool enabled;
562423e3ce3SKalle Valo u8 algorithm;
563423e3ce3SKalle Valo };
564423e3ce3SKalle Valo
565423e3ce3SKalle Valo #define B43legacy_QOS_QUEUE_NUM 4
566423e3ce3SKalle Valo
567423e3ce3SKalle Valo struct b43legacy_wldev;
568423e3ce3SKalle Valo
569423e3ce3SKalle Valo /* QOS parameters for a queue. */
570423e3ce3SKalle Valo struct b43legacy_qos_params {
571423e3ce3SKalle Valo /* The QOS parameters */
572423e3ce3SKalle Valo struct ieee80211_tx_queue_params p;
573423e3ce3SKalle Valo };
574423e3ce3SKalle Valo
575423e3ce3SKalle Valo /* Data structure for the WLAN parts (802.11 cores) of the b43legacy chip. */
576423e3ce3SKalle Valo struct b43legacy_wl {
577423e3ce3SKalle Valo /* Pointer to the active wireless device on this chip */
578423e3ce3SKalle Valo struct b43legacy_wldev *current_dev;
579423e3ce3SKalle Valo /* Pointer to the ieee80211 hardware data structure */
580423e3ce3SKalle Valo struct ieee80211_hw *hw;
581423e3ce3SKalle Valo
582423e3ce3SKalle Valo spinlock_t irq_lock; /* locks IRQ */
583423e3ce3SKalle Valo struct mutex mutex; /* locks wireless core state */
584423e3ce3SKalle Valo spinlock_t leds_lock; /* lock for leds */
585423e3ce3SKalle Valo
586423e3ce3SKalle Valo /* firmware loading work */
587423e3ce3SKalle Valo struct work_struct firmware_load;
588423e3ce3SKalle Valo
589423e3ce3SKalle Valo /* We can only have one operating interface (802.11 core)
590423e3ce3SKalle Valo * at a time. General information about this interface follows.
591423e3ce3SKalle Valo */
592423e3ce3SKalle Valo
593423e3ce3SKalle Valo struct ieee80211_vif *vif;
594423e3ce3SKalle Valo /* MAC address (can be NULL). */
595423e3ce3SKalle Valo u8 mac_addr[ETH_ALEN];
596423e3ce3SKalle Valo /* Current BSSID (can be NULL). */
597423e3ce3SKalle Valo u8 bssid[ETH_ALEN];
598423e3ce3SKalle Valo /* Interface type. (IEEE80211_IF_TYPE_XXX) */
599423e3ce3SKalle Valo int if_type;
600423e3ce3SKalle Valo /* Is the card operating in AP, STA or IBSS mode? */
601423e3ce3SKalle Valo bool operating;
602423e3ce3SKalle Valo /* filter flags */
603423e3ce3SKalle Valo unsigned int filter_flags;
604423e3ce3SKalle Valo /* Stats about the wireless interface */
605423e3ce3SKalle Valo struct ieee80211_low_level_stats ieee_stats;
606423e3ce3SKalle Valo
607423e3ce3SKalle Valo #ifdef CONFIG_B43LEGACY_HWRNG
608423e3ce3SKalle Valo struct hwrng rng;
609423e3ce3SKalle Valo u8 rng_initialized;
610423e3ce3SKalle Valo char rng_name[30 + 1];
611423e3ce3SKalle Valo #endif
612423e3ce3SKalle Valo
613423e3ce3SKalle Valo /* List of all wireless devices on this chip */
614423e3ce3SKalle Valo struct list_head devlist;
615423e3ce3SKalle Valo u8 nr_devs;
616423e3ce3SKalle Valo
617423e3ce3SKalle Valo bool radiotap_enabled;
618423e3ce3SKalle Valo bool radio_enabled;
619423e3ce3SKalle Valo
620423e3ce3SKalle Valo /* The beacon we are currently using (AP or IBSS mode).
621423e3ce3SKalle Valo * This beacon stuff is protected by the irq_lock. */
622423e3ce3SKalle Valo struct sk_buff *current_beacon;
623423e3ce3SKalle Valo bool beacon0_uploaded;
624423e3ce3SKalle Valo bool beacon1_uploaded;
625423e3ce3SKalle Valo bool beacon_templates_virgin; /* Never wrote the templates? */
626423e3ce3SKalle Valo struct work_struct beacon_update_trigger;
627423e3ce3SKalle Valo /* The current QOS parameters for the 4 queues. */
628423e3ce3SKalle Valo struct b43legacy_qos_params qos_params[B43legacy_QOS_QUEUE_NUM];
629423e3ce3SKalle Valo
630423e3ce3SKalle Valo /* Packet transmit work */
631423e3ce3SKalle Valo struct work_struct tx_work;
632423e3ce3SKalle Valo
633423e3ce3SKalle Valo /* Queue of packets to be transmitted. */
634423e3ce3SKalle Valo struct sk_buff_head tx_queue[B43legacy_QOS_QUEUE_NUM];
635423e3ce3SKalle Valo
636423e3ce3SKalle Valo /* Flag that implement the queues stopping. */
637423e3ce3SKalle Valo bool tx_queue_stopped[B43legacy_QOS_QUEUE_NUM];
638423e3ce3SKalle Valo
639423e3ce3SKalle Valo };
640423e3ce3SKalle Valo
641423e3ce3SKalle Valo /* Pointers to the firmware data and meta information about it. */
642423e3ce3SKalle Valo struct b43legacy_firmware {
643423e3ce3SKalle Valo /* Microcode */
644423e3ce3SKalle Valo const struct firmware *ucode;
645423e3ce3SKalle Valo /* PCM code */
646423e3ce3SKalle Valo const struct firmware *pcm;
647423e3ce3SKalle Valo /* Initial MMIO values for the firmware */
648423e3ce3SKalle Valo const struct firmware *initvals;
649423e3ce3SKalle Valo /* Initial MMIO values for the firmware, band-specific */
650423e3ce3SKalle Valo const struct firmware *initvals_band;
651423e3ce3SKalle Valo /* Firmware revision */
652423e3ce3SKalle Valo u16 rev;
653423e3ce3SKalle Valo /* Firmware patchlevel */
654423e3ce3SKalle Valo u16 patch;
655423e3ce3SKalle Valo };
656423e3ce3SKalle Valo
657423e3ce3SKalle Valo /* Device (802.11 core) initialization status. */
658423e3ce3SKalle Valo enum {
659423e3ce3SKalle Valo B43legacy_STAT_UNINIT = 0, /* Uninitialized. */
660423e3ce3SKalle Valo B43legacy_STAT_INITIALIZED = 1, /* Initialized, not yet started. */
661423e3ce3SKalle Valo B43legacy_STAT_STARTED = 2, /* Up and running. */
662423e3ce3SKalle Valo };
663423e3ce3SKalle Valo #define b43legacy_status(wldev) atomic_read(&(wldev)->__init_status)
664423e3ce3SKalle Valo #define b43legacy_set_status(wldev, stat) do { \
665423e3ce3SKalle Valo atomic_set(&(wldev)->__init_status, (stat)); \
666423e3ce3SKalle Valo smp_wmb(); \
667423e3ce3SKalle Valo } while (0)
668423e3ce3SKalle Valo
669423e3ce3SKalle Valo /* *** --- HOW LOCKING WORKS IN B43legacy --- ***
670423e3ce3SKalle Valo *
671423e3ce3SKalle Valo * You should always acquire both, wl->mutex and wl->irq_lock unless:
672423e3ce3SKalle Valo * - You don't need to acquire wl->irq_lock, if the interface is stopped.
673423e3ce3SKalle Valo * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
674423e3ce3SKalle Valo * and packet TX path (and _ONLY_ there.)
675423e3ce3SKalle Valo */
676423e3ce3SKalle Valo
677423e3ce3SKalle Valo /* Data structure for one wireless device (802.11 core) */
678423e3ce3SKalle Valo struct b43legacy_wldev {
679423e3ce3SKalle Valo struct ssb_device *dev;
680423e3ce3SKalle Valo struct b43legacy_wl *wl;
681423e3ce3SKalle Valo
682423e3ce3SKalle Valo /* The device initialization status.
683423e3ce3SKalle Valo * Use b43legacy_status() to query. */
684423e3ce3SKalle Valo atomic_t __init_status;
685423e3ce3SKalle Valo /* Saved init status for handling suspend. */
686423e3ce3SKalle Valo int suspend_init_status;
687423e3ce3SKalle Valo
688423e3ce3SKalle Valo bool __using_pio; /* Using pio rather than dma. */
689423e3ce3SKalle Valo bool bad_frames_preempt;/* Use "Bad Frames Preemption". */
690423e3ce3SKalle Valo bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM). */
691423e3ce3SKalle Valo bool short_preamble; /* TRUE if using short preamble. */
692423e3ce3SKalle Valo bool radio_hw_enable; /* State of radio hardware enable bit. */
693423e3ce3SKalle Valo
694423e3ce3SKalle Valo /* PHY/Radio device. */
695423e3ce3SKalle Valo struct b43legacy_phy phy;
696423e3ce3SKalle Valo union {
697423e3ce3SKalle Valo /* DMA engines. */
698423e3ce3SKalle Valo struct b43legacy_dma dma;
699423e3ce3SKalle Valo /* PIO engines. */
700423e3ce3SKalle Valo struct b43legacy_pio pio;
701423e3ce3SKalle Valo };
702423e3ce3SKalle Valo
703423e3ce3SKalle Valo /* Various statistics about the physical device. */
704423e3ce3SKalle Valo struct b43legacy_stats stats;
705423e3ce3SKalle Valo
706423e3ce3SKalle Valo /* The device LEDs. */
707423e3ce3SKalle Valo struct b43legacy_led led_tx;
708423e3ce3SKalle Valo struct b43legacy_led led_rx;
709423e3ce3SKalle Valo struct b43legacy_led led_assoc;
710423e3ce3SKalle Valo struct b43legacy_led led_radio;
711423e3ce3SKalle Valo
712423e3ce3SKalle Valo /* Reason code of the last interrupt. */
713423e3ce3SKalle Valo u32 irq_reason;
714423e3ce3SKalle Valo u32 dma_reason[6];
715423e3ce3SKalle Valo /* The currently active generic-interrupt mask. */
716423e3ce3SKalle Valo u32 irq_mask;
717423e3ce3SKalle Valo /* Link Quality calculation context. */
718423e3ce3SKalle Valo struct b43legacy_noise_calculation noisecalc;
719423e3ce3SKalle Valo /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
720423e3ce3SKalle Valo int mac_suspended;
721423e3ce3SKalle Valo
722423e3ce3SKalle Valo /* Interrupt Service Routine tasklet (bottom-half) */
723423e3ce3SKalle Valo struct tasklet_struct isr_tasklet;
724423e3ce3SKalle Valo
725423e3ce3SKalle Valo /* Periodic tasks */
726423e3ce3SKalle Valo struct delayed_work periodic_work;
727423e3ce3SKalle Valo unsigned int periodic_state;
728423e3ce3SKalle Valo
729423e3ce3SKalle Valo struct work_struct restart_work;
730423e3ce3SKalle Valo
731423e3ce3SKalle Valo /* encryption/decryption */
732423e3ce3SKalle Valo u16 ktp; /* Key table pointer */
733423e3ce3SKalle Valo u8 max_nr_keys;
734423e3ce3SKalle Valo struct b43legacy_key key[58];
735423e3ce3SKalle Valo
736423e3ce3SKalle Valo /* Firmware data */
737423e3ce3SKalle Valo struct b43legacy_firmware fw;
738423e3ce3SKalle Valo const struct firmware *fwp; /* needed to pass fw pointer */
739423e3ce3SKalle Valo
740423e3ce3SKalle Valo /* completion struct for firmware loading */
741423e3ce3SKalle Valo struct completion fw_load_complete;
742423e3ce3SKalle Valo
743423e3ce3SKalle Valo /* Devicelist in struct b43legacy_wl (all 802.11 cores) */
744423e3ce3SKalle Valo struct list_head list;
745423e3ce3SKalle Valo
746423e3ce3SKalle Valo /* Debugging stuff follows. */
747423e3ce3SKalle Valo #ifdef CONFIG_B43LEGACY_DEBUG
748423e3ce3SKalle Valo struct b43legacy_dfsentry *dfsentry;
749423e3ce3SKalle Valo #endif
750423e3ce3SKalle Valo };
751423e3ce3SKalle Valo
752423e3ce3SKalle Valo
753423e3ce3SKalle Valo static inline
hw_to_b43legacy_wl(struct ieee80211_hw * hw)754423e3ce3SKalle Valo struct b43legacy_wl *hw_to_b43legacy_wl(struct ieee80211_hw *hw)
755423e3ce3SKalle Valo {
756423e3ce3SKalle Valo return hw->priv;
757423e3ce3SKalle Valo }
758423e3ce3SKalle Valo
759423e3ce3SKalle Valo /* Helper function, which returns a boolean.
760423e3ce3SKalle Valo * TRUE, if PIO is used; FALSE, if DMA is used.
761423e3ce3SKalle Valo */
762423e3ce3SKalle Valo #if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
763423e3ce3SKalle Valo static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)764423e3ce3SKalle Valo int b43legacy_using_pio(struct b43legacy_wldev *dev)
765423e3ce3SKalle Valo {
766423e3ce3SKalle Valo return dev->__using_pio;
767423e3ce3SKalle Valo }
768423e3ce3SKalle Valo #elif defined(CONFIG_B43LEGACY_DMA)
769423e3ce3SKalle Valo static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)770423e3ce3SKalle Valo int b43legacy_using_pio(struct b43legacy_wldev *dev)
771423e3ce3SKalle Valo {
772423e3ce3SKalle Valo return 0;
773423e3ce3SKalle Valo }
774423e3ce3SKalle Valo #elif defined(CONFIG_B43LEGACY_PIO)
775423e3ce3SKalle Valo static inline
b43legacy_using_pio(struct b43legacy_wldev * dev)776423e3ce3SKalle Valo int b43legacy_using_pio(struct b43legacy_wldev *dev)
777423e3ce3SKalle Valo {
778423e3ce3SKalle Valo return 1;
779423e3ce3SKalle Valo }
780423e3ce3SKalle Valo #else
781423e3ce3SKalle Valo # error "Using neither DMA nor PIO? Confused..."
782423e3ce3SKalle Valo #endif
783423e3ce3SKalle Valo
784423e3ce3SKalle Valo
785423e3ce3SKalle Valo static inline
dev_to_b43legacy_wldev(struct device * dev)786423e3ce3SKalle Valo struct b43legacy_wldev *dev_to_b43legacy_wldev(struct device *dev)
787423e3ce3SKalle Valo {
788423e3ce3SKalle Valo struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
789423e3ce3SKalle Valo return ssb_get_drvdata(ssb_dev);
790423e3ce3SKalle Valo }
791423e3ce3SKalle Valo
792423e3ce3SKalle Valo /* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
793423e3ce3SKalle Valo static inline
b43legacy_is_mode(struct b43legacy_wl * wl,int type)794423e3ce3SKalle Valo int b43legacy_is_mode(struct b43legacy_wl *wl, int type)
795423e3ce3SKalle Valo {
796423e3ce3SKalle Valo return (wl->operating &&
797423e3ce3SKalle Valo wl->if_type == type);
798423e3ce3SKalle Valo }
799423e3ce3SKalle Valo
800423e3ce3SKalle Valo static inline
is_bcm_board_vendor(struct b43legacy_wldev * dev)801423e3ce3SKalle Valo bool is_bcm_board_vendor(struct b43legacy_wldev *dev)
802423e3ce3SKalle Valo {
803423e3ce3SKalle Valo return (dev->dev->bus->boardinfo.vendor == PCI_VENDOR_ID_BROADCOM);
804423e3ce3SKalle Valo }
805423e3ce3SKalle Valo
806423e3ce3SKalle Valo static inline
b43legacy_read16(struct b43legacy_wldev * dev,u16 offset)807423e3ce3SKalle Valo u16 b43legacy_read16(struct b43legacy_wldev *dev, u16 offset)
808423e3ce3SKalle Valo {
809423e3ce3SKalle Valo return ssb_read16(dev->dev, offset);
810423e3ce3SKalle Valo }
811423e3ce3SKalle Valo
812423e3ce3SKalle Valo static inline
b43legacy_write16(struct b43legacy_wldev * dev,u16 offset,u16 value)813423e3ce3SKalle Valo void b43legacy_write16(struct b43legacy_wldev *dev, u16 offset, u16 value)
814423e3ce3SKalle Valo {
815423e3ce3SKalle Valo ssb_write16(dev->dev, offset, value);
816423e3ce3SKalle Valo }
817423e3ce3SKalle Valo
818423e3ce3SKalle Valo static inline
b43legacy_read32(struct b43legacy_wldev * dev,u16 offset)819423e3ce3SKalle Valo u32 b43legacy_read32(struct b43legacy_wldev *dev, u16 offset)
820423e3ce3SKalle Valo {
821423e3ce3SKalle Valo return ssb_read32(dev->dev, offset);
822423e3ce3SKalle Valo }
823423e3ce3SKalle Valo
824423e3ce3SKalle Valo static inline
b43legacy_write32(struct b43legacy_wldev * dev,u16 offset,u32 value)825423e3ce3SKalle Valo void b43legacy_write32(struct b43legacy_wldev *dev, u16 offset, u32 value)
826423e3ce3SKalle Valo {
827423e3ce3SKalle Valo ssb_write32(dev->dev, offset, value);
828423e3ce3SKalle Valo }
829423e3ce3SKalle Valo
830423e3ce3SKalle Valo static inline
b43legacy_get_lopair(struct b43legacy_phy * phy,u16 radio_attenuation,u16 baseband_attenuation)831423e3ce3SKalle Valo struct b43legacy_lopair *b43legacy_get_lopair(struct b43legacy_phy *phy,
832423e3ce3SKalle Valo u16 radio_attenuation,
833423e3ce3SKalle Valo u16 baseband_attenuation)
834423e3ce3SKalle Valo {
835423e3ce3SKalle Valo return phy->_lo_pairs + (radio_attenuation
836423e3ce3SKalle Valo + 14 * (baseband_attenuation / 2));
837423e3ce3SKalle Valo }
838423e3ce3SKalle Valo
839423e3ce3SKalle Valo
840423e3ce3SKalle Valo
841423e3ce3SKalle Valo /* Message printing */
842423e3ce3SKalle Valo __printf(2, 3)
843423e3ce3SKalle Valo void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...);
844423e3ce3SKalle Valo __printf(2, 3)
845423e3ce3SKalle Valo void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...);
846423e3ce3SKalle Valo __printf(2, 3)
847423e3ce3SKalle Valo void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...);
848423e3ce3SKalle Valo #if B43legacy_DEBUG
849423e3ce3SKalle Valo __printf(2, 3)
850423e3ce3SKalle Valo void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...);
851423e3ce3SKalle Valo #else /* DEBUG */
852423e3ce3SKalle Valo # define b43legacydbg(wl, fmt...) do { /* nothing */ } while (0)
853423e3ce3SKalle Valo #endif /* DEBUG */
854423e3ce3SKalle Valo
855423e3ce3SKalle Valo /* Macros for printing a value in Q5.2 format */
856423e3ce3SKalle Valo #define Q52_FMT "%u.%u"
857423e3ce3SKalle Valo #define Q52_ARG(q52) ((q52) / 4), (((q52) & 3) * 100 / 4)
858423e3ce3SKalle Valo
859423e3ce3SKalle Valo #endif /* B43legacy_H_ */
860