xref: /openbmc/linux/drivers/net/wireless/broadcom/b43/phy_ht.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
258619b14SKalle Valo #ifndef B43_PHY_HT_H_
358619b14SKalle Valo #define B43_PHY_HT_H_
458619b14SKalle Valo 
558619b14SKalle Valo #include "phy_common.h"
658619b14SKalle Valo 
758619b14SKalle Valo 
858619b14SKalle Valo #define B43_PHY_HT_BBCFG			0x001 /* BB config */
958619b14SKalle Valo #define  B43_PHY_HT_BBCFG_RSTCCA		0x4000 /* Reset CCA */
1058619b14SKalle Valo #define  B43_PHY_HT_BBCFG_RSTRX			0x8000 /* Reset RX */
1158619b14SKalle Valo #define B43_PHY_HT_BANDCTL			0x009 /* Band control */
1258619b14SKalle Valo #define  B43_PHY_HT_BANDCTL_5GHZ		0x0001 /* Use the 5GHz band */
1358619b14SKalle Valo #define B43_PHY_HT_TABLE_ADDR			0x072 /* Table address */
1458619b14SKalle Valo #define B43_PHY_HT_TABLE_DATALO			0x073 /* Table data low */
1558619b14SKalle Valo #define B43_PHY_HT_TABLE_DATAHI			0x074 /* Table data high */
1658619b14SKalle Valo #define B43_PHY_HT_CLASS_CTL			0x0B0 /* Classifier control */
1758619b14SKalle Valo #define  B43_PHY_HT_CLASS_CTL_CCK_EN		0x0001 /* CCK enable */
1858619b14SKalle Valo #define  B43_PHY_HT_CLASS_CTL_OFDM_EN		0x0002 /* OFDM enable */
1958619b14SKalle Valo #define  B43_PHY_HT_CLASS_CTL_WAITED_EN		0x0004 /* Waited enable */
2058619b14SKalle Valo #define B43_PHY_HT_IQLOCAL_CMDGCTL		0x0C2	/* I/Q LO cal command G control */
2158619b14SKalle Valo #define B43_PHY_HT_SAMP_CMD			0x0C3	/* Sample command */
2258619b14SKalle Valo #define  B43_PHY_HT_SAMP_CMD_STOP		0x0002	/* Stop */
2358619b14SKalle Valo #define B43_PHY_HT_SAMP_LOOP_CNT		0x0C4	/* Sample loop count */
2458619b14SKalle Valo #define B43_PHY_HT_SAMP_WAIT_CNT		0x0C5	/* Sample wait count */
2558619b14SKalle Valo #define B43_PHY_HT_SAMP_DEP_CNT			0x0C6	/* Sample depth count */
2658619b14SKalle Valo #define B43_PHY_HT_SAMP_STAT			0x0C7	/* Sample status */
2758619b14SKalle Valo #define B43_PHY_HT_EST_PWR_C1			0x118
2858619b14SKalle Valo #define B43_PHY_HT_EST_PWR_C2			0x119
2958619b14SKalle Valo #define B43_PHY_HT_EST_PWR_C3			0x11A
3058619b14SKalle Valo #define B43_PHY_HT_TSSIMODE			0x122	/* TSSI mode */
3158619b14SKalle Valo #define  B43_PHY_HT_TSSIMODE_EN			0x0001	/* TSSI enable */
3258619b14SKalle Valo #define  B43_PHY_HT_TSSIMODE_PDEN		0x0002	/* Power det enable */
3358619b14SKalle Valo #define B43_PHY_HT_BW1				0x1CE
3458619b14SKalle Valo #define B43_PHY_HT_BW2				0x1CF
3558619b14SKalle Valo #define B43_PHY_HT_BW3				0x1D0
3658619b14SKalle Valo #define B43_PHY_HT_BW4				0x1D1
3758619b14SKalle Valo #define B43_PHY_HT_BW5				0x1D2
3858619b14SKalle Valo #define B43_PHY_HT_BW6				0x1D3
3958619b14SKalle Valo #define B43_PHY_HT_TXPCTL_CMD_C1		0x1E7	/* TX power control command */
4058619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C1_INIT		0x007F	/* Init */
4158619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C1_COEFF		0x2000	/* Power control coefficients */
4258619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C1_HWPCTLEN	0x4000	/* Hardware TX power control enable */
4358619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C1_PCTLEN	0x8000	/* TX power control enable */
4458619b14SKalle Valo #define B43_PHY_HT_TXPCTL_N			0x1E8	/* TX power control N num */
4558619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_N_TSSID		0x00FF	/* N TSSI delay */
4658619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_N_TSSID_SHIFT	0
4758619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_N_NPTIL2		0x0700	/* N PT integer log2 */
4858619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_N_NPTIL2_SHIFT	8
4958619b14SKalle Valo #define B43_PHY_HT_TXPCTL_IDLE_TSSI		0x1E9	/* TX power control idle TSSI */
5058619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C1		0x003F
5158619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C1_SHIFT	0
5258619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C2		0x3F00
5358619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_C2_SHIFT	8
5458619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI_BINF	0x8000	/* Raw TSSI offset bin format */
5558619b14SKalle Valo #define B43_PHY_HT_TXPCTL_TARG_PWR		0x1EA	/* TX power control target power */
5658619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR_C1		0x00FF	/* Power 0 */
5758619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR_C1_SHIFT	0
5858619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR_C2		0xFF00	/* Power 1 */
5958619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR_C2_SHIFT	8
6058619b14SKalle Valo #define B43_PHY_HT_TX_PCTL_STATUS_C1		0x1ED
6158619b14SKalle Valo #define B43_PHY_HT_TX_PCTL_STATUS_C2		0x1EE
6258619b14SKalle Valo #define B43_PHY_HT_TXPCTL_CMD_C2		0x222
6358619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C2_INIT		0x007F
6458619b14SKalle Valo #define B43_PHY_HT_RSSI_C1			0x219
6558619b14SKalle Valo #define B43_PHY_HT_RSSI_C2			0x21A
6658619b14SKalle Valo #define B43_PHY_HT_RSSI_C3			0x21B
6758619b14SKalle Valo 
6858619b14SKalle Valo #define B43_PHY_HT_C1_CLIP1THRES		B43_PHY_OFDM(0x00E)
6958619b14SKalle Valo #define B43_PHY_HT_C2_CLIP1THRES		B43_PHY_OFDM(0x04E)
7058619b14SKalle Valo #define B43_PHY_HT_C3_CLIP1THRES		B43_PHY_OFDM(0x08E)
7158619b14SKalle Valo 
7258619b14SKalle Valo #define B43_PHY_HT_RF_SEQ_MODE			B43_PHY_EXTG(0x000)
7358619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_MODE_CA_OVER		0x0001	/* Core active override */
7458619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_MODE_TR_OVER		0x0002	/* Trigger override */
7558619b14SKalle Valo #define B43_PHY_HT_RF_SEQ_TRIG			B43_PHY_EXTG(0x003)
7658619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_RX2TX		0x0001 /* RX2TX */
7758619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_TX2RX		0x0002 /* TX2RX */
7858619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_UPGH		0x0004 /* Update gain H */
7958619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_UPGL		0x0008 /* Update gain L */
8058619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_UPGU		0x0010 /* Update gain U */
8158619b14SKalle Valo #define  B43_PHY_HT_RF_SEQ_TRIG_RST2RX		0x0020 /* Reset to RX */
8258619b14SKalle Valo #define B43_PHY_HT_RF_SEQ_STATUS		B43_PHY_EXTG(0x004)
8358619b14SKalle Valo /* Values for the status are the same as for the trigger */
8458619b14SKalle Valo 
8558619b14SKalle Valo #define B43_PHY_HT_RF_CTL_CMD			0x810
8658619b14SKalle Valo #define  B43_PHY_HT_RF_CTL_CMD_FORCE		0x0001
8758619b14SKalle Valo #define  B43_PHY_HT_RF_CTL_CMD_CHIP0_PU		0x0002
8858619b14SKalle Valo 
8958619b14SKalle Valo #define B43_PHY_HT_RF_CTL_INT_C1		B43_PHY_EXTG(0x04c)
9058619b14SKalle Valo #define B43_PHY_HT_RF_CTL_INT_C2		B43_PHY_EXTG(0x06c)
9158619b14SKalle Valo #define B43_PHY_HT_RF_CTL_INT_C3		B43_PHY_EXTG(0x08c)
9258619b14SKalle Valo 
9358619b14SKalle Valo #define B43_PHY_HT_AFE_C1_OVER			B43_PHY_EXTG(0x110)
9458619b14SKalle Valo #define B43_PHY_HT_AFE_C1			B43_PHY_EXTG(0x111)
9558619b14SKalle Valo #define B43_PHY_HT_AFE_C2_OVER			B43_PHY_EXTG(0x114)
9658619b14SKalle Valo #define B43_PHY_HT_AFE_C2			B43_PHY_EXTG(0x115)
9758619b14SKalle Valo #define B43_PHY_HT_AFE_C3_OVER			B43_PHY_EXTG(0x118)
9858619b14SKalle Valo #define B43_PHY_HT_AFE_C3			B43_PHY_EXTG(0x119)
9958619b14SKalle Valo 
10058619b14SKalle Valo #define B43_PHY_HT_TXPCTL_CMD_C3		B43_PHY_EXTG(0x164)
10158619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_CMD_C3_INIT		0x007F
10258619b14SKalle Valo #define B43_PHY_HT_TXPCTL_IDLE_TSSI2		B43_PHY_EXTG(0x165)	/* TX power control idle TSSI */
10358619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3	0x003F
10458619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_IDLE_TSSI2_C3_SHIFT	0
10558619b14SKalle Valo #define B43_PHY_HT_TXPCTL_TARG_PWR2		B43_PHY_EXTG(0x166)	/* TX power control target power */
10658619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR2_C3		0x00FF
10758619b14SKalle Valo #define  B43_PHY_HT_TXPCTL_TARG_PWR2_C3_SHIFT	0
10858619b14SKalle Valo #define B43_PHY_HT_TX_PCTL_STATUS_C3		B43_PHY_EXTG(0x169)
10958619b14SKalle Valo 
11058619b14SKalle Valo #define B43_PHY_B_BBCFG				B43_PHY_N_BMODE(0x001)
11158619b14SKalle Valo #define  B43_PHY_B_BBCFG_RSTCCA			0x4000 /* Reset CCA */
11258619b14SKalle Valo #define  B43_PHY_B_BBCFG_RSTRX			0x8000 /* Reset RX */
11358619b14SKalle Valo #define B43_PHY_HT_TEST				B43_PHY_N_BMODE(0x00A)
11458619b14SKalle Valo 
11558619b14SKalle Valo 
11658619b14SKalle Valo /* Values for PHY registers used on channel switching */
11758619b14SKalle Valo struct b43_phy_ht_channeltab_e_phy {
11858619b14SKalle Valo 	u16 bw1;
11958619b14SKalle Valo 	u16 bw2;
12058619b14SKalle Valo 	u16 bw3;
12158619b14SKalle Valo 	u16 bw4;
12258619b14SKalle Valo 	u16 bw5;
12358619b14SKalle Valo 	u16 bw6;
12458619b14SKalle Valo };
12558619b14SKalle Valo 
12658619b14SKalle Valo 
12758619b14SKalle Valo struct b43_phy_ht {
12858619b14SKalle Valo 	u16 rf_ctl_int_save[3];
12958619b14SKalle Valo 
13058619b14SKalle Valo 	bool tx_pwr_ctl;
13158619b14SKalle Valo 	u8 tx_pwr_idx[3];
13258619b14SKalle Valo 
13358619b14SKalle Valo 	s32 bb_mult_save[3];
13458619b14SKalle Valo 
13558619b14SKalle Valo 	u8 idle_tssi[3];
13658619b14SKalle Valo };
13758619b14SKalle Valo 
13858619b14SKalle Valo 
13958619b14SKalle Valo struct b43_phy_operations;
14058619b14SKalle Valo extern const struct b43_phy_operations b43_phyops_ht;
14158619b14SKalle Valo 
14258619b14SKalle Valo #endif /* B43_PHY_HT_H_ */
143