xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/recv.c (revision e60ac9c7a4c8776b2503892dfd01f1b4d651245d)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
18203c4805SLuis R. Rodriguez #include "ath9k.h"
19b622a720SLuis R. Rodriguez #include "ar9003_mac.h"
20203c4805SLuis R. Rodriguez 
211a04d59dSFelix Fietkau #define SKB_CB_ATHBUF(__skb)	(*((struct ath_rxbuf **)__skb->cb))
22b5c80475SFelix Fietkau 
23ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
24ededf1f8SVasanthakumar Thiagarajan {
25ededf1f8SVasanthakumar Thiagarajan 	return sc->ps_enabled &&
26ededf1f8SVasanthakumar Thiagarajan 	       (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
27ededf1f8SVasanthakumar Thiagarajan }
28ededf1f8SVasanthakumar Thiagarajan 
29203c4805SLuis R. Rodriguez /*
30203c4805SLuis R. Rodriguez  * Setup and link descriptors.
31203c4805SLuis R. Rodriguez  *
32203c4805SLuis R. Rodriguez  * 11N: we can no longer afford to self link the last descriptor.
33203c4805SLuis R. Rodriguez  * MAC acknowledges BA status as long as it copies frames to host
34203c4805SLuis R. Rodriguez  * buffer (or rx fifo). This can incorrectly acknowledge packets
35203c4805SLuis R. Rodriguez  * to a sender if last desc is self-linked.
36203c4805SLuis R. Rodriguez  */
377dd74f5fSFelix Fietkau static void ath_rx_buf_link(struct ath_softc *sc, struct ath_rxbuf *bf,
387dd74f5fSFelix Fietkau 			    bool flush)
39203c4805SLuis R. Rodriguez {
40203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
41cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
42203c4805SLuis R. Rodriguez 	struct ath_desc *ds;
43203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
44203c4805SLuis R. Rodriguez 
45203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
46203c4805SLuis R. Rodriguez 	ds->ds_link = 0; /* link to null */
47203c4805SLuis R. Rodriguez 	ds->ds_data = bf->bf_buf_addr;
48203c4805SLuis R. Rodriguez 
49203c4805SLuis R. Rodriguez 	/* virtual addr of the beginning of the buffer. */
50203c4805SLuis R. Rodriguez 	skb = bf->bf_mpdu;
519680e8a3SLuis R. Rodriguez 	BUG_ON(skb == NULL);
52203c4805SLuis R. Rodriguez 	ds->ds_vdata = skb->data;
53203c4805SLuis R. Rodriguez 
54cc861f74SLuis R. Rodriguez 	/*
55cc861f74SLuis R. Rodriguez 	 * setup rx descriptors. The rx_bufsize here tells the hardware
56203c4805SLuis R. Rodriguez 	 * how much data it can DMA to us and that we are prepared
57cc861f74SLuis R. Rodriguez 	 * to process
58cc861f74SLuis R. Rodriguez 	 */
59203c4805SLuis R. Rodriguez 	ath9k_hw_setuprxdesc(ah, ds,
60cc861f74SLuis R. Rodriguez 			     common->rx_bufsize,
61203c4805SLuis R. Rodriguez 			     0);
62203c4805SLuis R. Rodriguez 
637dd74f5fSFelix Fietkau 	if (sc->rx.rxlink)
64203c4805SLuis R. Rodriguez 		*sc->rx.rxlink = bf->bf_daddr;
657dd74f5fSFelix Fietkau 	else if (!flush)
667dd74f5fSFelix Fietkau 		ath9k_hw_putrxbuf(ah, bf->bf_daddr);
67203c4805SLuis R. Rodriguez 
68203c4805SLuis R. Rodriguez 	sc->rx.rxlink = &ds->ds_link;
69203c4805SLuis R. Rodriguez }
70203c4805SLuis R. Rodriguez 
717dd74f5fSFelix Fietkau static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_rxbuf *bf,
727dd74f5fSFelix Fietkau 			      bool flush)
73e96542e5SFelix Fietkau {
74e96542e5SFelix Fietkau 	if (sc->rx.buf_hold)
757dd74f5fSFelix Fietkau 		ath_rx_buf_link(sc, sc->rx.buf_hold, flush);
76e96542e5SFelix Fietkau 
77e96542e5SFelix Fietkau 	sc->rx.buf_hold = bf;
78e96542e5SFelix Fietkau }
79e96542e5SFelix Fietkau 
80203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
81203c4805SLuis R. Rodriguez {
82203c4805SLuis R. Rodriguez 	/* XXX block beacon interrupts */
83203c4805SLuis R. Rodriguez 	ath9k_hw_setantenna(sc->sc_ah, antenna);
84203c4805SLuis R. Rodriguez 	sc->rx.defant = antenna;
85203c4805SLuis R. Rodriguez 	sc->rx.rxotherant = 0;
86203c4805SLuis R. Rodriguez }
87203c4805SLuis R. Rodriguez 
88203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc)
89203c4805SLuis R. Rodriguez {
90203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
911510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
921510718dSLuis R. Rodriguez 
93203c4805SLuis R. Rodriguez 	u32 rfilt, mfilt[2];
94203c4805SLuis R. Rodriguez 
95203c4805SLuis R. Rodriguez 	/* configure rx filter */
96203c4805SLuis R. Rodriguez 	rfilt = ath_calcrxfilter(sc);
97203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, rfilt);
98203c4805SLuis R. Rodriguez 
99203c4805SLuis R. Rodriguez 	/* configure bssid mask */
10013b81559SLuis R. Rodriguez 	ath_hw_setbssidmask(common);
101203c4805SLuis R. Rodriguez 
102203c4805SLuis R. Rodriguez 	/* configure operational mode */
103203c4805SLuis R. Rodriguez 	ath9k_hw_setopmode(ah);
104203c4805SLuis R. Rodriguez 
105203c4805SLuis R. Rodriguez 	/* calculate and install multicast filter */
106203c4805SLuis R. Rodriguez 	mfilt[0] = mfilt[1] = ~0;
107203c4805SLuis R. Rodriguez 	ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
108203c4805SLuis R. Rodriguez }
109203c4805SLuis R. Rodriguez 
110b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc,
111b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
112b5c80475SFelix Fietkau {
113b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
114b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
115b5c80475SFelix Fietkau 	struct sk_buff *skb;
1161a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
117b5c80475SFelix Fietkau 
118b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
119b5c80475SFelix Fietkau 	if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
120b5c80475SFelix Fietkau 		return false;
121b5c80475SFelix Fietkau 
1221a04d59dSFelix Fietkau 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list);
123b5c80475SFelix Fietkau 	list_del_init(&bf->list);
124b5c80475SFelix Fietkau 
125b5c80475SFelix Fietkau 	skb = bf->bf_mpdu;
126b5c80475SFelix Fietkau 
127b5c80475SFelix Fietkau 	memset(skb->data, 0, ah->caps.rx_status_len);
128b5c80475SFelix Fietkau 	dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
129b5c80475SFelix Fietkau 				ah->caps.rx_status_len, DMA_TO_DEVICE);
130b5c80475SFelix Fietkau 
131b5c80475SFelix Fietkau 	SKB_CB_ATHBUF(skb) = bf;
132b5c80475SFelix Fietkau 	ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
13307236bf3SSujith Manoharan 	__skb_queue_tail(&rx_edma->rx_fifo, skb);
134b5c80475SFelix Fietkau 
135b5c80475SFelix Fietkau 	return true;
136b5c80475SFelix Fietkau }
137b5c80475SFelix Fietkau 
138b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc,
1397a897203SSujith Manoharan 				  enum ath9k_rx_qtype qtype)
140b5c80475SFelix Fietkau {
141b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1421a04d59dSFelix Fietkau 	struct ath_rxbuf *bf, *tbf;
143b5c80475SFelix Fietkau 
144b5c80475SFelix Fietkau 	if (list_empty(&sc->rx.rxbuf)) {
145d2182b69SJoe Perches 		ath_dbg(common, QUEUE, "No free rx buf available\n");
146b5c80475SFelix Fietkau 		return;
147b5c80475SFelix Fietkau 	}
148b5c80475SFelix Fietkau 
1496a01f0c0SMohammed Shafi Shajakhan 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list)
150b5c80475SFelix Fietkau 		if (!ath_rx_edma_buf_link(sc, qtype))
151b5c80475SFelix Fietkau 			break;
152b5c80475SFelix Fietkau 
153b5c80475SFelix Fietkau }
154b5c80475SFelix Fietkau 
155b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc,
156b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
157b5c80475SFelix Fietkau {
1581a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
159b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
160b5c80475SFelix Fietkau 	struct sk_buff *skb;
161b5c80475SFelix Fietkau 
162b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
163b5c80475SFelix Fietkau 
16407236bf3SSujith Manoharan 	while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
165b5c80475SFelix Fietkau 		bf = SKB_CB_ATHBUF(skb);
166b5c80475SFelix Fietkau 		BUG_ON(!bf);
167b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
168b5c80475SFelix Fietkau 	}
169b5c80475SFelix Fietkau }
170b5c80475SFelix Fietkau 
171b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc)
172b5c80475SFelix Fietkau {
173ba542385SMohammed Shafi Shajakhan 	struct ath_hw *ah = sc->sc_ah;
174ba542385SMohammed Shafi Shajakhan 	struct ath_common *common = ath9k_hw_common(ah);
1751a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
176b5c80475SFelix Fietkau 
177b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
178b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
179b5c80475SFelix Fietkau 
180b5c80475SFelix Fietkau 	list_for_each_entry(bf, &sc->rx.rxbuf, list) {
181ba542385SMohammed Shafi Shajakhan 		if (bf->bf_mpdu) {
182ba542385SMohammed Shafi Shajakhan 			dma_unmap_single(sc->dev, bf->bf_buf_addr,
183ba542385SMohammed Shafi Shajakhan 					common->rx_bufsize,
184ba542385SMohammed Shafi Shajakhan 					DMA_BIDIRECTIONAL);
185b5c80475SFelix Fietkau 			dev_kfree_skb_any(bf->bf_mpdu);
186ba542385SMohammed Shafi Shajakhan 			bf->bf_buf_addr = 0;
187ba542385SMohammed Shafi Shajakhan 			bf->bf_mpdu = NULL;
188ba542385SMohammed Shafi Shajakhan 		}
189b5c80475SFelix Fietkau 	}
190b5c80475SFelix Fietkau }
191b5c80475SFelix Fietkau 
192b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
193b5c80475SFelix Fietkau {
1945d07cca2SSujith Manoharan 	__skb_queue_head_init(&rx_edma->rx_fifo);
195b5c80475SFelix Fietkau 	rx_edma->rx_fifo_hwsize = size;
196b5c80475SFelix Fietkau }
197b5c80475SFelix Fietkau 
198b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
199b5c80475SFelix Fietkau {
200b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
201b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
202b5c80475SFelix Fietkau 	struct sk_buff *skb;
2031a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
204b5c80475SFelix Fietkau 	int error = 0, i;
205b5c80475SFelix Fietkau 	u32 size;
206b5c80475SFelix Fietkau 
207b5c80475SFelix Fietkau 	ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
208b5c80475SFelix Fietkau 				    ah->caps.rx_status_len);
209b5c80475SFelix Fietkau 
210b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
211b5c80475SFelix Fietkau 			       ah->caps.rx_lp_qdepth);
212b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
213b5c80475SFelix Fietkau 			       ah->caps.rx_hp_qdepth);
214b5c80475SFelix Fietkau 
2151a04d59dSFelix Fietkau 	size = sizeof(struct ath_rxbuf) * nbufs;
216b81950b1SFelix Fietkau 	bf = devm_kzalloc(sc->dev, size, GFP_KERNEL);
217b5c80475SFelix Fietkau 	if (!bf)
218b5c80475SFelix Fietkau 		return -ENOMEM;
219b5c80475SFelix Fietkau 
220b5c80475SFelix Fietkau 	INIT_LIST_HEAD(&sc->rx.rxbuf);
221b5c80475SFelix Fietkau 
222b5c80475SFelix Fietkau 	for (i = 0; i < nbufs; i++, bf++) {
223b5c80475SFelix Fietkau 		skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
224b5c80475SFelix Fietkau 		if (!skb) {
225b5c80475SFelix Fietkau 			error = -ENOMEM;
226b5c80475SFelix Fietkau 			goto rx_init_fail;
227b5c80475SFelix Fietkau 		}
228b5c80475SFelix Fietkau 
229b5c80475SFelix Fietkau 		memset(skb->data, 0, common->rx_bufsize);
230b5c80475SFelix Fietkau 		bf->bf_mpdu = skb;
231b5c80475SFelix Fietkau 
232b5c80475SFelix Fietkau 		bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
233b5c80475SFelix Fietkau 						 common->rx_bufsize,
234b5c80475SFelix Fietkau 						 DMA_BIDIRECTIONAL);
235b5c80475SFelix Fietkau 		if (unlikely(dma_mapping_error(sc->dev,
236b5c80475SFelix Fietkau 						bf->bf_buf_addr))) {
237b5c80475SFelix Fietkau 				dev_kfree_skb_any(skb);
238b5c80475SFelix Fietkau 				bf->bf_mpdu = NULL;
2396cf9e995SBen Greear 				bf->bf_buf_addr = 0;
2403800276aSJoe Perches 				ath_err(common,
241b5c80475SFelix Fietkau 					"dma_mapping_error() on RX init\n");
242b5c80475SFelix Fietkau 				error = -ENOMEM;
243b5c80475SFelix Fietkau 				goto rx_init_fail;
244b5c80475SFelix Fietkau 		}
245b5c80475SFelix Fietkau 
246b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
247b5c80475SFelix Fietkau 	}
248b5c80475SFelix Fietkau 
249b5c80475SFelix Fietkau 	return 0;
250b5c80475SFelix Fietkau 
251b5c80475SFelix Fietkau rx_init_fail:
252b5c80475SFelix Fietkau 	ath_rx_edma_cleanup(sc);
253b5c80475SFelix Fietkau 	return error;
254b5c80475SFelix Fietkau }
255b5c80475SFelix Fietkau 
256b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc)
257b5c80475SFelix Fietkau {
258b5c80475SFelix Fietkau 	ath9k_hw_rxena(sc->sc_ah);
2597a897203SSujith Manoharan 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP);
2607a897203SSujith Manoharan 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP);
261b5c80475SFelix Fietkau 	ath_opmode_init(sc);
262fbbcd146SFelix Fietkau 	ath9k_hw_startpcureceive(sc->sc_ah, sc->cur_chan->offchannel);
263b5c80475SFelix Fietkau }
264b5c80475SFelix Fietkau 
265b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc)
266b5c80475SFelix Fietkau {
267b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
268b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
269b5c80475SFelix Fietkau }
270b5c80475SFelix Fietkau 
271203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs)
272203c4805SLuis R. Rodriguez {
27327c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
274203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
2751a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
276203c4805SLuis R. Rodriguez 	int error = 0;
277203c4805SLuis R. Rodriguez 
2784bdd1e97SLuis R. Rodriguez 	spin_lock_init(&sc->sc_pcu_lock);
279203c4805SLuis R. Rodriguez 
2800d95521eSFelix Fietkau 	common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
2810d95521eSFelix Fietkau 			     sc->sc_ah->caps.rx_status_len;
2820d95521eSFelix Fietkau 
283e87f3d53SSujith Manoharan 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
284b5c80475SFelix Fietkau 		return ath_rx_edma_init(sc, nbufs);
285e87f3d53SSujith Manoharan 
286d2182b69SJoe Perches 	ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n",
287cc861f74SLuis R. Rodriguez 		common->cachelsz, common->rx_bufsize);
288203c4805SLuis R. Rodriguez 
289203c4805SLuis R. Rodriguez 	/* Initialize rx descriptors */
290203c4805SLuis R. Rodriguez 
291203c4805SLuis R. Rodriguez 	error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
2924adfcdedSVasanthakumar Thiagarajan 				  "rx", nbufs, 1, 0);
293203c4805SLuis R. Rodriguez 	if (error != 0) {
2943800276aSJoe Perches 		ath_err(common,
295b5c80475SFelix Fietkau 			"failed to allocate rx descriptors: %d\n",
296b5c80475SFelix Fietkau 			error);
297203c4805SLuis R. Rodriguez 		goto err;
298203c4805SLuis R. Rodriguez 	}
299203c4805SLuis R. Rodriguez 
300203c4805SLuis R. Rodriguez 	list_for_each_entry(bf, &sc->rx.rxbuf, list) {
301b5c80475SFelix Fietkau 		skb = ath_rxbuf_alloc(common, common->rx_bufsize,
302b5c80475SFelix Fietkau 				      GFP_KERNEL);
303203c4805SLuis R. Rodriguez 		if (skb == NULL) {
304203c4805SLuis R. Rodriguez 			error = -ENOMEM;
305203c4805SLuis R. Rodriguez 			goto err;
306203c4805SLuis R. Rodriguez 		}
307203c4805SLuis R. Rodriguez 
308203c4805SLuis R. Rodriguez 		bf->bf_mpdu = skb;
309203c4805SLuis R. Rodriguez 		bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
310cc861f74SLuis R. Rodriguez 						 common->rx_bufsize,
311203c4805SLuis R. Rodriguez 						 DMA_FROM_DEVICE);
312203c4805SLuis R. Rodriguez 		if (unlikely(dma_mapping_error(sc->dev,
313203c4805SLuis R. Rodriguez 					       bf->bf_buf_addr))) {
314203c4805SLuis R. Rodriguez 			dev_kfree_skb_any(skb);
315203c4805SLuis R. Rodriguez 			bf->bf_mpdu = NULL;
3166cf9e995SBen Greear 			bf->bf_buf_addr = 0;
3173800276aSJoe Perches 			ath_err(common,
318203c4805SLuis R. Rodriguez 				"dma_mapping_error() on RX init\n");
319203c4805SLuis R. Rodriguez 			error = -ENOMEM;
320203c4805SLuis R. Rodriguez 			goto err;
321203c4805SLuis R. Rodriguez 		}
322203c4805SLuis R. Rodriguez 	}
323203c4805SLuis R. Rodriguez 	sc->rx.rxlink = NULL;
324203c4805SLuis R. Rodriguez err:
325203c4805SLuis R. Rodriguez 	if (error)
326203c4805SLuis R. Rodriguez 		ath_rx_cleanup(sc);
327203c4805SLuis R. Rodriguez 
328203c4805SLuis R. Rodriguez 	return error;
329203c4805SLuis R. Rodriguez }
330203c4805SLuis R. Rodriguez 
331203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc)
332203c4805SLuis R. Rodriguez {
333cc861f74SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
334cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
335203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
3361a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
337203c4805SLuis R. Rodriguez 
338b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
339b5c80475SFelix Fietkau 		ath_rx_edma_cleanup(sc);
340b5c80475SFelix Fietkau 		return;
341e87f3d53SSujith Manoharan 	}
342e87f3d53SSujith Manoharan 
343203c4805SLuis R. Rodriguez 	list_for_each_entry(bf, &sc->rx.rxbuf, list) {
344203c4805SLuis R. Rodriguez 		skb = bf->bf_mpdu;
345203c4805SLuis R. Rodriguez 		if (skb) {
346203c4805SLuis R. Rodriguez 			dma_unmap_single(sc->dev, bf->bf_buf_addr,
347b5c80475SFelix Fietkau 					 common->rx_bufsize,
348b5c80475SFelix Fietkau 					 DMA_FROM_DEVICE);
349203c4805SLuis R. Rodriguez 			dev_kfree_skb(skb);
3506cf9e995SBen Greear 			bf->bf_buf_addr = 0;
3516cf9e995SBen Greear 			bf->bf_mpdu = NULL;
352203c4805SLuis R. Rodriguez 		}
353203c4805SLuis R. Rodriguez 	}
354203c4805SLuis R. Rodriguez }
355203c4805SLuis R. Rodriguez 
356203c4805SLuis R. Rodriguez /*
357203c4805SLuis R. Rodriguez  * Calculate the receive filter according to the
358203c4805SLuis R. Rodriguez  * operating mode and state:
359203c4805SLuis R. Rodriguez  *
360203c4805SLuis R. Rodriguez  * o always accept unicast, broadcast, and multicast traffic
361203c4805SLuis R. Rodriguez  * o maintain current state of phy error reception (the hal
362203c4805SLuis R. Rodriguez  *   may enable phy error frames for noise immunity work)
363203c4805SLuis R. Rodriguez  * o probe request frames are accepted only when operating in
364203c4805SLuis R. Rodriguez  *   hostap, adhoc, or monitor modes
365203c4805SLuis R. Rodriguez  * o enable promiscuous mode according to the interface state
366203c4805SLuis R. Rodriguez  * o accept beacons:
367203c4805SLuis R. Rodriguez  *   - when operating in adhoc mode so the 802.11 layer creates
368203c4805SLuis R. Rodriguez  *     node table entries for peers,
369203c4805SLuis R. Rodriguez  *   - when operating in station mode for collecting rssi data when
370203c4805SLuis R. Rodriguez  *     the station is otherwise quiet, or
371203c4805SLuis R. Rodriguez  *   - when operating as a repeater so we see repeater-sta beacons
372203c4805SLuis R. Rodriguez  *   - when scanning
373203c4805SLuis R. Rodriguez  */
374203c4805SLuis R. Rodriguez 
375203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc)
376203c4805SLuis R. Rodriguez {
37778b21949SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
378203c4805SLuis R. Rodriguez 	u32 rfilt;
379203c4805SLuis R. Rodriguez 
38089f927afSLuis R. Rodriguez 	if (config_enabled(CONFIG_ATH9K_TX99))
38189f927afSLuis R. Rodriguez 		return 0;
38289f927afSLuis R. Rodriguez 
383ac06697cSFelix Fietkau 	rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
384203c4805SLuis R. Rodriguez 		| ATH9K_RX_FILTER_MCAST;
385203c4805SLuis R. Rodriguez 
38673e4937dSZefir Kurtisi 	/* if operating on a DFS channel, enable radar pulse detection */
38773e4937dSZefir Kurtisi 	if (sc->hw->conf.radar_enabled)
38873e4937dSZefir Kurtisi 		rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR;
38973e4937dSZefir Kurtisi 
390fce34430SSujith Manoharan 	spin_lock_bh(&sc->chan_lock);
391fce34430SSujith Manoharan 
392fce34430SSujith Manoharan 	if (sc->cur_chan->rxfilter & FIF_PROBE_REQ)
393203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROBEREQ;
394203c4805SLuis R. Rodriguez 
3952e286947SFelix Fietkau 	if (sc->sc_ah->is_monitoring)
396203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROM;
397203c4805SLuis R. Rodriguez 
39835c273eaSLorenzo Bianconi 	if ((sc->cur_chan->rxfilter & FIF_CONTROL) ||
39935c273eaSLorenzo Bianconi 	    sc->sc_ah->dynack.enabled)
400203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_CONTROL;
401203c4805SLuis R. Rodriguez 
402203c4805SLuis R. Rodriguez 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
403ca529c93SSujith Manoharan 	    (sc->cur_chan->nvifs <= 1) &&
404fce34430SSujith Manoharan 	    !(sc->cur_chan->rxfilter & FIF_BCN_PRBRESP_PROMISC))
405203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MYBEACON;
406203c4805SLuis R. Rodriguez 	else
407203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_BEACON;
408203c4805SLuis R. Rodriguez 
409264bbec8SFelix Fietkau 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
410fce34430SSujith Manoharan 	    (sc->cur_chan->rxfilter & FIF_PSPOLL))
411203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PSPOLL;
412203c4805SLuis R. Rodriguez 
4133d1132d0SSujith Manoharan 	if (sc->cur_chandef.width != NL80211_CHAN_WIDTH_20_NOHT)
4147ea310beSSujith 		rfilt |= ATH9K_RX_FILTER_COMP_BAR;
4157ea310beSSujith 
416ca529c93SSujith Manoharan 	if (sc->cur_chan->nvifs > 1 || (sc->cur_chan->rxfilter & FIF_OTHER_BSS)) {
417a549459cSThomas Wagner 		/* This is needed for older chips */
418a549459cSThomas Wagner 		if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160)
4195eb6ba83SJavier Cardona 			rfilt |= ATH9K_RX_FILTER_PROM;
420203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
421203c4805SLuis R. Rodriguez 	}
422203c4805SLuis R. Rodriguez 
423ede6a5e7SMiaoqing Pan 	if (AR_SREV_9550(sc->sc_ah) || AR_SREV_9531(sc->sc_ah) ||
424ede6a5e7SMiaoqing Pan 	    AR_SREV_9561(sc->sc_ah))
425b3d7aa43SGabor Juhos 		rfilt |= ATH9K_RX_FILTER_4ADDRESS;
426b3d7aa43SGabor Juhos 
427499afaccSSujith Manoharan 	if (ath9k_is_chanctx_enabled() &&
42878b21949SFelix Fietkau 	    test_bit(ATH_OP_SCANNING, &common->op_flags))
42978b21949SFelix Fietkau 		rfilt |= ATH9K_RX_FILTER_BEACON;
43078b21949SFelix Fietkau 
431fce34430SSujith Manoharan 	spin_unlock_bh(&sc->chan_lock);
432fce34430SSujith Manoharan 
433203c4805SLuis R. Rodriguez 	return rfilt;
434203c4805SLuis R. Rodriguez 
435203c4805SLuis R. Rodriguez }
436203c4805SLuis R. Rodriguez 
43719ec477fSSujith Manoharan void ath_startrecv(struct ath_softc *sc)
438203c4805SLuis R. Rodriguez {
439203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
4401a04d59dSFelix Fietkau 	struct ath_rxbuf *bf, *tbf;
441203c4805SLuis R. Rodriguez 
442b5c80475SFelix Fietkau 	if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
443b5c80475SFelix Fietkau 		ath_edma_start_recv(sc);
44419ec477fSSujith Manoharan 		return;
445b5c80475SFelix Fietkau 	}
446b5c80475SFelix Fietkau 
447203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
448203c4805SLuis R. Rodriguez 		goto start_recv;
449203c4805SLuis R. Rodriguez 
450e96542e5SFelix Fietkau 	sc->rx.buf_hold = NULL;
451203c4805SLuis R. Rodriguez 	sc->rx.rxlink = NULL;
452203c4805SLuis R. Rodriguez 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
4537dd74f5fSFelix Fietkau 		ath_rx_buf_link(sc, bf, false);
454203c4805SLuis R. Rodriguez 	}
455203c4805SLuis R. Rodriguez 
456203c4805SLuis R. Rodriguez 	/* We could have deleted elements so the list may be empty now */
457203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
458203c4805SLuis R. Rodriguez 		goto start_recv;
459203c4805SLuis R. Rodriguez 
4601a04d59dSFelix Fietkau 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list);
461203c4805SLuis R. Rodriguez 	ath9k_hw_putrxbuf(ah, bf->bf_daddr);
462203c4805SLuis R. Rodriguez 	ath9k_hw_rxena(ah);
463203c4805SLuis R. Rodriguez 
464203c4805SLuis R. Rodriguez start_recv:
465203c4805SLuis R. Rodriguez 	ath_opmode_init(sc);
466fbbcd146SFelix Fietkau 	ath9k_hw_startpcureceive(ah, sc->cur_chan->offchannel);
467203c4805SLuis R. Rodriguez }
468203c4805SLuis R. Rodriguez 
4694b883f02SFelix Fietkau static void ath_flushrecv(struct ath_softc *sc)
4704b883f02SFelix Fietkau {
4714b883f02SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
4724b883f02SFelix Fietkau 		ath_rx_tasklet(sc, 1, true);
4734b883f02SFelix Fietkau 	ath_rx_tasklet(sc, 1, false);
4744b883f02SFelix Fietkau }
4754b883f02SFelix Fietkau 
476203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc)
477203c4805SLuis R. Rodriguez {
478203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
4795882da02SFelix Fietkau 	bool stopped, reset = false;
480203c4805SLuis R. Rodriguez 
481d47844a0SFelix Fietkau 	ath9k_hw_abortpcurecv(ah);
482203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, 0);
4835882da02SFelix Fietkau 	stopped = ath9k_hw_stopdmarecv(ah, &reset);
484b5c80475SFelix Fietkau 
4854b883f02SFelix Fietkau 	ath_flushrecv(sc);
4864b883f02SFelix Fietkau 
487b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
488b5c80475SFelix Fietkau 		ath_edma_stop_recv(sc);
489b5c80475SFelix Fietkau 	else
490203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
491203c4805SLuis R. Rodriguez 
492d584747bSRajkumar Manoharan 	if (!(ah->ah_flags & AH_UNPLUGGED) &&
493d584747bSRajkumar Manoharan 	    unlikely(!stopped)) {
494*e60ac9c7SFelix Fietkau 		ath_dbg(ath9k_hw_common(sc->sc_ah), RESET,
495*e60ac9c7SFelix Fietkau 			"Failed to stop Rx DMA\n");
496*e60ac9c7SFelix Fietkau 		RESET_STAT_INC(sc, RESET_RX_DMA_ERROR);
497d7fd1b50SBen Greear 	}
4982232d31bSFelix Fietkau 	return stopped && !reset;
499203c4805SLuis R. Rodriguez }
500203c4805SLuis R. Rodriguez 
501cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
502cc65965cSJouni Malinen {
503cc65965cSJouni Malinen 	/* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
504cc65965cSJouni Malinen 	struct ieee80211_mgmt *mgmt;
505cc65965cSJouni Malinen 	u8 *pos, *end, id, elen;
506cc65965cSJouni Malinen 	struct ieee80211_tim_ie *tim;
507cc65965cSJouni Malinen 
508cc65965cSJouni Malinen 	mgmt = (struct ieee80211_mgmt *)skb->data;
509cc65965cSJouni Malinen 	pos = mgmt->u.beacon.variable;
510cc65965cSJouni Malinen 	end = skb->data + skb->len;
511cc65965cSJouni Malinen 
512cc65965cSJouni Malinen 	while (pos + 2 < end) {
513cc65965cSJouni Malinen 		id = *pos++;
514cc65965cSJouni Malinen 		elen = *pos++;
515cc65965cSJouni Malinen 		if (pos + elen > end)
516cc65965cSJouni Malinen 			break;
517cc65965cSJouni Malinen 
518cc65965cSJouni Malinen 		if (id == WLAN_EID_TIM) {
519cc65965cSJouni Malinen 			if (elen < sizeof(*tim))
520cc65965cSJouni Malinen 				break;
521cc65965cSJouni Malinen 			tim = (struct ieee80211_tim_ie *) pos;
522cc65965cSJouni Malinen 			if (tim->dtim_count != 0)
523cc65965cSJouni Malinen 				break;
524cc65965cSJouni Malinen 			return tim->bitmap_ctrl & 0x01;
525cc65965cSJouni Malinen 		}
526cc65965cSJouni Malinen 
527cc65965cSJouni Malinen 		pos += elen;
528cc65965cSJouni Malinen 	}
529cc65965cSJouni Malinen 
530cc65965cSJouni Malinen 	return false;
531cc65965cSJouni Malinen }
532cc65965cSJouni Malinen 
533cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
534cc65965cSJouni Malinen {
5351510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
53648bf43faSSujith Manoharan 	bool skip_beacon = false;
537cc65965cSJouni Malinen 
538cc65965cSJouni Malinen 	if (skb->len < 24 + 8 + 2 + 2)
539cc65965cSJouni Malinen 		return;
540cc65965cSJouni Malinen 
5411b04b930SSujith 	sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
542293dc5dfSGabor Juhos 
5431b04b930SSujith 	if (sc->ps_flags & PS_BEACON_SYNC) {
5441b04b930SSujith 		sc->ps_flags &= ~PS_BEACON_SYNC;
545d2182b69SJoe Perches 		ath_dbg(common, PS,
5461a6404a1SSujith Manoharan 			"Reconfigure beacon timers based on synchronized timestamp\n");
54748bf43faSSujith Manoharan 
548853854d6SSujith Manoharan #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
54948bf43faSSujith Manoharan 		if (ath9k_is_chanctx_enabled()) {
55048bf43faSSujith Manoharan 			if (sc->cur_chan == &sc->offchannel.chan)
55148bf43faSSujith Manoharan 				skip_beacon = true;
55248bf43faSSujith Manoharan 		}
553853854d6SSujith Manoharan #endif
55448bf43faSSujith Manoharan 
55548bf43faSSujith Manoharan 		if (!skip_beacon &&
55648bf43faSSujith Manoharan 		    !(WARN_ON_ONCE(sc->cur_chan->beacon.beacon_interval == 0)))
557ef4ad633SSujith Manoharan 			ath9k_set_beacon(sc);
558c7dd40c9SSujith Manoharan 
559c7dd40c9SSujith Manoharan 		ath9k_p2p_beacon_sync(sc);
560ccdfeab6SJouni Malinen 	}
561ccdfeab6SJouni Malinen 
562cc65965cSJouni Malinen 	if (ath_beacon_dtim_pending_cab(skb)) {
563cc65965cSJouni Malinen 		/*
564cc65965cSJouni Malinen 		 * Remain awake waiting for buffered broadcast/multicast
56558f5fffdSGabor Juhos 		 * frames. If the last broadcast/multicast frame is not
56658f5fffdSGabor Juhos 		 * received properly, the next beacon frame will work as
56758f5fffdSGabor Juhos 		 * a backup trigger for returning into NETWORK SLEEP state,
56858f5fffdSGabor Juhos 		 * so we are waiting for it as well.
569cc65965cSJouni Malinen 		 */
570d2182b69SJoe Perches 		ath_dbg(common, PS,
571226afe68SJoe Perches 			"Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
5721b04b930SSujith 		sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
573cc65965cSJouni Malinen 		return;
574cc65965cSJouni Malinen 	}
575cc65965cSJouni Malinen 
5761b04b930SSujith 	if (sc->ps_flags & PS_WAIT_FOR_CAB) {
577cc65965cSJouni Malinen 		/*
578cc65965cSJouni Malinen 		 * This can happen if a broadcast frame is dropped or the AP
579cc65965cSJouni Malinen 		 * fails to send a frame indicating that all CAB frames have
580cc65965cSJouni Malinen 		 * been delivered.
581cc65965cSJouni Malinen 		 */
5821b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_CAB;
583d2182b69SJoe Perches 		ath_dbg(common, PS, "PS wait for CAB frames timed out\n");
584cc65965cSJouni Malinen 	}
585cc65965cSJouni Malinen }
586cc65965cSJouni Malinen 
587f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
588cc65965cSJouni Malinen {
589cc65965cSJouni Malinen 	struct ieee80211_hdr *hdr;
590c46917bbSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
591cc65965cSJouni Malinen 
592cc65965cSJouni Malinen 	hdr = (struct ieee80211_hdr *)skb->data;
593cc65965cSJouni Malinen 
594cc65965cSJouni Malinen 	/* Process Beacon and CAB receive in PS state */
595ededf1f8SVasanthakumar Thiagarajan 	if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
59607c15a3fSSujith Manoharan 	    && mybeacon) {
597cc65965cSJouni Malinen 		ath_rx_ps_beacon(sc, skb);
59807c15a3fSSujith Manoharan 	} else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
599cc65965cSJouni Malinen 		   (ieee80211_is_data(hdr->frame_control) ||
600cc65965cSJouni Malinen 		    ieee80211_is_action(hdr->frame_control)) &&
601cc65965cSJouni Malinen 		   is_multicast_ether_addr(hdr->addr1) &&
602cc65965cSJouni Malinen 		   !ieee80211_has_moredata(hdr->frame_control)) {
603cc65965cSJouni Malinen 		/*
604cc65965cSJouni Malinen 		 * No more broadcast/multicast frames to be received at this
605cc65965cSJouni Malinen 		 * point.
606cc65965cSJouni Malinen 		 */
6073fac6dfdSSenthil Balasubramanian 		sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
608d2182b69SJoe Perches 		ath_dbg(common, PS,
609c46917bbSLuis R. Rodriguez 			"All PS CAB frames received, back to sleep\n");
6101b04b930SSujith 	} else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
6119a23f9caSJouni Malinen 		   !is_multicast_ether_addr(hdr->addr1) &&
6129a23f9caSJouni Malinen 		   !ieee80211_has_morefrags(hdr->frame_control)) {
6131b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
614d2182b69SJoe Perches 		ath_dbg(common, PS,
615226afe68SJoe Perches 			"Going back to sleep after having received PS-Poll data (0x%lx)\n",
6161b04b930SSujith 			sc->ps_flags & (PS_WAIT_FOR_BEACON |
6171b04b930SSujith 					PS_WAIT_FOR_CAB |
6181b04b930SSujith 					PS_WAIT_FOR_PSPOLL_DATA |
6191b04b930SSujith 					PS_WAIT_FOR_TX_ACK));
620cc65965cSJouni Malinen 	}
621cc65965cSJouni Malinen }
622cc65965cSJouni Malinen 
623b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc,
6243a2923e8SFelix Fietkau 				 enum ath9k_rx_qtype qtype,
6253a2923e8SFelix Fietkau 				 struct ath_rx_status *rs,
6261a04d59dSFelix Fietkau 				 struct ath_rxbuf **dest)
627203c4805SLuis R. Rodriguez {
628b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
629203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
63027c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
631b5c80475SFelix Fietkau 	struct sk_buff *skb;
6321a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
633b5c80475SFelix Fietkau 	int ret;
634203c4805SLuis R. Rodriguez 
635b5c80475SFelix Fietkau 	skb = skb_peek(&rx_edma->rx_fifo);
636b5c80475SFelix Fietkau 	if (!skb)
637b5c80475SFelix Fietkau 		return false;
638203c4805SLuis R. Rodriguez 
639b5c80475SFelix Fietkau 	bf = SKB_CB_ATHBUF(skb);
640b5c80475SFelix Fietkau 	BUG_ON(!bf);
641b5c80475SFelix Fietkau 
642ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
643b5c80475SFelix Fietkau 				common->rx_bufsize, DMA_FROM_DEVICE);
644b5c80475SFelix Fietkau 
6453a2923e8SFelix Fietkau 	ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data);
646ce9426d1SMing Lei 	if (ret == -EINPROGRESS) {
647ce9426d1SMing Lei 		/*let device gain the buffer again*/
648ce9426d1SMing Lei 		dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
649ce9426d1SMing Lei 				common->rx_bufsize, DMA_FROM_DEVICE);
650b5c80475SFelix Fietkau 		return false;
651ce9426d1SMing Lei 	}
652b5c80475SFelix Fietkau 
653b5c80475SFelix Fietkau 	__skb_unlink(skb, &rx_edma->rx_fifo);
654b5c80475SFelix Fietkau 	if (ret == -EINVAL) {
655b5c80475SFelix Fietkau 		/* corrupt descriptor, skip this one and the following one */
656b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
657b5c80475SFelix Fietkau 		ath_rx_edma_buf_link(sc, qtype);
658b5c80475SFelix Fietkau 
6593a2923e8SFelix Fietkau 		skb = skb_peek(&rx_edma->rx_fifo);
6603a2923e8SFelix Fietkau 		if (skb) {
661b5c80475SFelix Fietkau 			bf = SKB_CB_ATHBUF(skb);
662b5c80475SFelix Fietkau 			BUG_ON(!bf);
663b5c80475SFelix Fietkau 
664b5c80475SFelix Fietkau 			__skb_unlink(skb, &rx_edma->rx_fifo);
665b5c80475SFelix Fietkau 			list_add_tail(&bf->list, &sc->rx.rxbuf);
666b5c80475SFelix Fietkau 			ath_rx_edma_buf_link(sc, qtype);
667b5c80475SFelix Fietkau 		}
6686bb51c70STom Hughes 
6696bb51c70STom Hughes 		bf = NULL;
6703a2923e8SFelix Fietkau 	}
671b5c80475SFelix Fietkau 
6723a2923e8SFelix Fietkau 	*dest = bf;
673b5c80475SFelix Fietkau 	return true;
674b5c80475SFelix Fietkau }
675b5c80475SFelix Fietkau 
6761a04d59dSFelix Fietkau static struct ath_rxbuf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
677b5c80475SFelix Fietkau 						struct ath_rx_status *rs,
678b5c80475SFelix Fietkau 						enum ath9k_rx_qtype qtype)
679b5c80475SFelix Fietkau {
6801a04d59dSFelix Fietkau 	struct ath_rxbuf *bf = NULL;
681b5c80475SFelix Fietkau 
6823a2923e8SFelix Fietkau 	while (ath_edma_get_buffers(sc, qtype, rs, &bf)) {
6833a2923e8SFelix Fietkau 		if (!bf)
6843a2923e8SFelix Fietkau 			continue;
685b5c80475SFelix Fietkau 
686b5c80475SFelix Fietkau 		return bf;
687b5c80475SFelix Fietkau 	}
6883a2923e8SFelix Fietkau 	return NULL;
6893a2923e8SFelix Fietkau }
690b5c80475SFelix Fietkau 
6911a04d59dSFelix Fietkau static struct ath_rxbuf *ath_get_next_rx_buf(struct ath_softc *sc,
692b5c80475SFelix Fietkau 					   struct ath_rx_status *rs)
693b5c80475SFelix Fietkau {
694b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
695b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
696b5c80475SFelix Fietkau 	struct ath_desc *ds;
6971a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
698b5c80475SFelix Fietkau 	int ret;
699203c4805SLuis R. Rodriguez 
700203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf)) {
701203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
702b5c80475SFelix Fietkau 		return NULL;
703203c4805SLuis R. Rodriguez 	}
704203c4805SLuis R. Rodriguez 
7051a04d59dSFelix Fietkau 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list);
706e96542e5SFelix Fietkau 	if (bf == sc->rx.buf_hold)
707e96542e5SFelix Fietkau 		return NULL;
708e96542e5SFelix Fietkau 
709203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
710203c4805SLuis R. Rodriguez 
711203c4805SLuis R. Rodriguez 	/*
712203c4805SLuis R. Rodriguez 	 * Must provide the virtual address of the current
713203c4805SLuis R. Rodriguez 	 * descriptor, the physical address, and the virtual
714203c4805SLuis R. Rodriguez 	 * address of the next descriptor in the h/w chain.
715203c4805SLuis R. Rodriguez 	 * This allows the HAL to look ahead to see if the
716203c4805SLuis R. Rodriguez 	 * hardware is done with a descriptor by checking the
717203c4805SLuis R. Rodriguez 	 * done bit in the following descriptor and the address
718203c4805SLuis R. Rodriguez 	 * of the current descriptor the DMA engine is working
719203c4805SLuis R. Rodriguez 	 * on.  All this is necessary because of our use of
720203c4805SLuis R. Rodriguez 	 * a self-linked list to avoid rx overruns.
721203c4805SLuis R. Rodriguez 	 */
7223de21116SRajkumar Manoharan 	ret = ath9k_hw_rxprocdesc(ah, ds, rs);
723b5c80475SFelix Fietkau 	if (ret == -EINPROGRESS) {
72429bffa96SFelix Fietkau 		struct ath_rx_status trs;
7251a04d59dSFelix Fietkau 		struct ath_rxbuf *tbf;
726203c4805SLuis R. Rodriguez 		struct ath_desc *tds;
727203c4805SLuis R. Rodriguez 
72829bffa96SFelix Fietkau 		memset(&trs, 0, sizeof(trs));
729203c4805SLuis R. Rodriguez 		if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
730203c4805SLuis R. Rodriguez 			sc->rx.rxlink = NULL;
731b5c80475SFelix Fietkau 			return NULL;
732203c4805SLuis R. Rodriguez 		}
733203c4805SLuis R. Rodriguez 
7341a04d59dSFelix Fietkau 		tbf = list_entry(bf->list.next, struct ath_rxbuf, list);
735203c4805SLuis R. Rodriguez 
736203c4805SLuis R. Rodriguez 		/*
737203c4805SLuis R. Rodriguez 		 * On some hardware the descriptor status words could
738203c4805SLuis R. Rodriguez 		 * get corrupted, including the done bit. Because of
739203c4805SLuis R. Rodriguez 		 * this, check if the next descriptor's done bit is
740203c4805SLuis R. Rodriguez 		 * set or not.
741203c4805SLuis R. Rodriguez 		 *
742203c4805SLuis R. Rodriguez 		 * If the next descriptor's done bit is set, the current
743203c4805SLuis R. Rodriguez 		 * descriptor has been corrupted. Force s/w to discard
744203c4805SLuis R. Rodriguez 		 * this descriptor and continue...
745203c4805SLuis R. Rodriguez 		 */
746203c4805SLuis R. Rodriguez 
747203c4805SLuis R. Rodriguez 		tds = tbf->bf_desc;
7483de21116SRajkumar Manoharan 		ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
749b5c80475SFelix Fietkau 		if (ret == -EINPROGRESS)
750b5c80475SFelix Fietkau 			return NULL;
751723e7113SFelix Fietkau 
752723e7113SFelix Fietkau 		/*
753b7b146c9SFelix Fietkau 		 * Re-check previous descriptor, in case it has been filled
754b7b146c9SFelix Fietkau 		 * in the mean time.
755b7b146c9SFelix Fietkau 		 */
756b7b146c9SFelix Fietkau 		ret = ath9k_hw_rxprocdesc(ah, ds, rs);
757b7b146c9SFelix Fietkau 		if (ret == -EINPROGRESS) {
758b7b146c9SFelix Fietkau 			/*
759723e7113SFelix Fietkau 			 * mark descriptor as zero-length and set the 'more'
760723e7113SFelix Fietkau 			 * flag to ensure that both buffers get discarded
761723e7113SFelix Fietkau 			 */
762723e7113SFelix Fietkau 			rs->rs_datalen = 0;
763723e7113SFelix Fietkau 			rs->rs_more = true;
764203c4805SLuis R. Rodriguez 		}
765b7b146c9SFelix Fietkau 	}
766203c4805SLuis R. Rodriguez 
767a3dc48e8SFelix Fietkau 	list_del(&bf->list);
768b5c80475SFelix Fietkau 	if (!bf->bf_mpdu)
769b5c80475SFelix Fietkau 		return bf;
770203c4805SLuis R. Rodriguez 
771203c4805SLuis R. Rodriguez 	/*
772203c4805SLuis R. Rodriguez 	 * Synchronize the DMA transfer with CPU before
773203c4805SLuis R. Rodriguez 	 * 1. accessing the frame
774203c4805SLuis R. Rodriguez 	 * 2. requeueing the same buffer to h/w
775203c4805SLuis R. Rodriguez 	 */
776ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
777cc861f74SLuis R. Rodriguez 			common->rx_bufsize,
778203c4805SLuis R. Rodriguez 			DMA_FROM_DEVICE);
779203c4805SLuis R. Rodriguez 
780b5c80475SFelix Fietkau 	return bf;
781b5c80475SFelix Fietkau }
782b5c80475SFelix Fietkau 
783e0dd1a96SSujith Manoharan static void ath9k_process_tsf(struct ath_rx_status *rs,
784e0dd1a96SSujith Manoharan 			      struct ieee80211_rx_status *rxs,
785e0dd1a96SSujith Manoharan 			      u64 tsf)
786e0dd1a96SSujith Manoharan {
787e0dd1a96SSujith Manoharan 	u32 tsf_lower = tsf & 0xffffffff;
788e0dd1a96SSujith Manoharan 
789e0dd1a96SSujith Manoharan 	rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp;
790e0dd1a96SSujith Manoharan 	if (rs->rs_tstamp > tsf_lower &&
791e0dd1a96SSujith Manoharan 	    unlikely(rs->rs_tstamp - tsf_lower > 0x10000000))
792e0dd1a96SSujith Manoharan 		rxs->mactime -= 0x100000000ULL;
793e0dd1a96SSujith Manoharan 
794e0dd1a96SSujith Manoharan 	if (rs->rs_tstamp < tsf_lower &&
795e0dd1a96SSujith Manoharan 	    unlikely(tsf_lower - rs->rs_tstamp > 0x10000000))
796e0dd1a96SSujith Manoharan 		rxs->mactime += 0x100000000ULL;
797e0dd1a96SSujith Manoharan }
798e0dd1a96SSujith Manoharan 
799d435700fSSujith /*
800d435700fSSujith  * For Decrypt or Demic errors, we only mark packet status here and always push
801d435700fSSujith  * up the frame up to let mac80211 handle the actual error case, be it no
802d435700fSSujith  * decryption key or real decryption error. This let us keep statistics there.
803d435700fSSujith  */
804723e7113SFelix Fietkau static int ath9k_rx_skb_preprocess(struct ath_softc *sc,
8056f38482eSSujith Manoharan 				   struct sk_buff *skb,
806d435700fSSujith 				   struct ath_rx_status *rx_stats,
807d435700fSSujith 				   struct ieee80211_rx_status *rx_status,
808e0dd1a96SSujith Manoharan 				   bool *decrypt_error, u64 tsf)
809d435700fSSujith {
810723e7113SFelix Fietkau 	struct ieee80211_hw *hw = sc->hw;
811723e7113SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
812723e7113SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
8136f38482eSSujith Manoharan 	struct ieee80211_hdr *hdr;
814723e7113SFelix Fietkau 	bool discard_current = sc->rx.discard_next;
815723e7113SFelix Fietkau 
8165871d2d7SSujith Manoharan 	/*
8175871d2d7SSujith Manoharan 	 * Discard corrupt descriptors which are marked in
8185871d2d7SSujith Manoharan 	 * ath_get_next_rx_buf().
8195871d2d7SSujith Manoharan 	 */
820723e7113SFelix Fietkau 	if (discard_current)
821b7b146c9SFelix Fietkau 		goto corrupt;
822b7b146c9SFelix Fietkau 
823b7b146c9SFelix Fietkau 	sc->rx.discard_next = false;
824f749b946SFelix Fietkau 
825d435700fSSujith 	/*
8265871d2d7SSujith Manoharan 	 * Discard zero-length packets.
8275871d2d7SSujith Manoharan 	 */
8285871d2d7SSujith Manoharan 	if (!rx_stats->rs_datalen) {
8295871d2d7SSujith Manoharan 		RX_STAT_INC(rx_len_err);
830b7b146c9SFelix Fietkau 		goto corrupt;
8315871d2d7SSujith Manoharan 	}
8325871d2d7SSujith Manoharan 
8335871d2d7SSujith Manoharan 	/*
8345871d2d7SSujith Manoharan 	 * rs_status follows rs_datalen so if rs_datalen is too large
8355871d2d7SSujith Manoharan 	 * we can take a hint that hardware corrupted it, so ignore
8365871d2d7SSujith Manoharan 	 * those frames.
8375871d2d7SSujith Manoharan 	 */
8385871d2d7SSujith Manoharan 	if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) {
8395871d2d7SSujith Manoharan 		RX_STAT_INC(rx_len_err);
840b7b146c9SFelix Fietkau 		goto corrupt;
8415871d2d7SSujith Manoharan 	}
8425871d2d7SSujith Manoharan 
8434a470647SSujith Manoharan 	/* Only use status info from the last fragment */
8444a470647SSujith Manoharan 	if (rx_stats->rs_more)
8454a470647SSujith Manoharan 		return 0;
8464a470647SSujith Manoharan 
847b0925595SSujith Manoharan 	/*
848b0925595SSujith Manoharan 	 * Return immediately if the RX descriptor has been marked
849b0925595SSujith Manoharan 	 * as corrupt based on the various error bits.
850b0925595SSujith Manoharan 	 *
851b0925595SSujith Manoharan 	 * This is different from the other corrupt descriptor
852b0925595SSujith Manoharan 	 * condition handled above.
853b0925595SSujith Manoharan 	 */
854b7b146c9SFelix Fietkau 	if (rx_stats->rs_status & ATH9K_RXERR_CORRUPT_DESC)
855b7b146c9SFelix Fietkau 		goto corrupt;
856b0925595SSujith Manoharan 
8576f38482eSSujith Manoharan 	hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len);
8586f38482eSSujith Manoharan 
859e0dd1a96SSujith Manoharan 	ath9k_process_tsf(rx_stats, rx_status, tsf);
8605e85a32aSSujith Manoharan 	ath_debug_stat_rx(sc, rx_stats);
861e0dd1a96SSujith Manoharan 
8625871d2d7SSujith Manoharan 	/*
8636b87d71cSSujith Manoharan 	 * Process PHY errors and return so that the packet
8646b87d71cSSujith Manoharan 	 * can be dropped.
8656b87d71cSSujith Manoharan 	 */
8666b87d71cSSujith Manoharan 	if (rx_stats->rs_status & ATH9K_RXERR_PHY) {
8676b87d71cSSujith Manoharan 		ath9k_dfs_process_phyerr(sc, hdr, rx_stats, rx_status->mactime);
86867dc74f1SOleksij Rempel 		if (ath_cmn_process_fft(&sc->spec_priv, hdr, rx_stats, rx_status->mactime))
8696b87d71cSSujith Manoharan 			RX_STAT_INC(rx_spectral);
8706b87d71cSSujith Manoharan 
871b7b146c9SFelix Fietkau 		return -EINVAL;
8726b87d71cSSujith Manoharan 	}
8736b87d71cSSujith Manoharan 
8746b87d71cSSujith Manoharan 	/*
875d435700fSSujith 	 * everything but the rate is checked here, the rate check is done
876d435700fSSujith 	 * separately to avoid doing two lookups for a rate for each frame.
877d435700fSSujith 	 */
878fce34430SSujith Manoharan 	spin_lock_bh(&sc->chan_lock);
879fce34430SSujith Manoharan 	if (!ath9k_cmn_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error,
880fce34430SSujith Manoharan 				 sc->cur_chan->rxfilter)) {
881fce34430SSujith Manoharan 		spin_unlock_bh(&sc->chan_lock);
882b7b146c9SFelix Fietkau 		return -EINVAL;
883fce34430SSujith Manoharan 	}
884fce34430SSujith Manoharan 	spin_unlock_bh(&sc->chan_lock);
885d435700fSSujith 
8861cc47a5bSOleksij Rempel 	if (ath_is_mybeacon(common, hdr)) {
8871cc47a5bSOleksij Rempel 		RX_STAT_INC(rx_beacons);
8881cc47a5bSOleksij Rempel 		rx_stats->is_mybeacon = true;
8891cc47a5bSOleksij Rempel 	}
8906f38482eSSujith Manoharan 
891ff9a93f2SSujith Manoharan 	/*
892ff9a93f2SSujith Manoharan 	 * This shouldn't happen, but have a safety check anyway.
893ff9a93f2SSujith Manoharan 	 */
894b7b146c9SFelix Fietkau 	if (WARN_ON(!ah->curchan))
895b7b146c9SFelix Fietkau 		return -EINVAL;
896ff9a93f2SSujith Manoharan 
89712746036SOleksij Rempel 	if (ath9k_cmn_process_rate(common, hw, rx_stats, rx_status)) {
89812746036SOleksij Rempel 		/*
89912746036SOleksij Rempel 		 * No valid hardware bitrate found -- we should not get here
90012746036SOleksij Rempel 		 * because hardware has already validated this frame as OK.
90112746036SOleksij Rempel 		 */
90212746036SOleksij Rempel 		ath_dbg(common, ANY, "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
90312746036SOleksij Rempel 			rx_stats->rs_rate);
90412746036SOleksij Rempel 		RX_STAT_INC(rx_rate_err);
905b7b146c9SFelix Fietkau 		return -EINVAL;
9067c5c73cdSSujith Manoharan 	}
907d435700fSSujith 
90827babf9fSSujith Manoharan 	if (ath9k_is_chanctx_enabled()) {
90970b06dacSSujith Manoharan 		if (rx_stats->is_mybeacon)
910a2b28601SSujith Manoharan 			ath_chanctx_beacon_recv_ev(sc,
91127babf9fSSujith Manoharan 					   ATH_CHANCTX_EVENT_BEACON_RECEIVED);
91227babf9fSSujith Manoharan 	}
91358b57375SFelix Fietkau 
91432efb0ccSOleksij Rempel 	ath9k_cmn_process_rssi(common, hw, rx_stats, rx_status);
91574a97755SSujith Manoharan 
916ff9a93f2SSujith Manoharan 	rx_status->band = ah->curchan->chan->band;
917ff9a93f2SSujith Manoharan 	rx_status->freq = ah->curchan->chan->center_freq;
918d435700fSSujith 	rx_status->antenna = rx_stats->rs_antenna;
91996d21371SThomas Pedersen 	rx_status->flag |= RX_FLAG_MACTIME_END;
920d435700fSSujith 
921a5525d9cSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
922a5525d9cSSujith Manoharan 	if (ieee80211_is_data_present(hdr->frame_control) &&
923a5525d9cSSujith Manoharan 	    !ieee80211_is_qos_nullfunc(hdr->frame_control))
924a5525d9cSSujith Manoharan 		sc->rx.num_pkts++;
925a5525d9cSSujith Manoharan #endif
926a5525d9cSSujith Manoharan 
927b7b146c9SFelix Fietkau 	return 0;
928b7b146c9SFelix Fietkau 
929b7b146c9SFelix Fietkau corrupt:
930b7b146c9SFelix Fietkau 	sc->rx.discard_next = rx_stats->rs_more;
931b7b146c9SFelix Fietkau 	return -EINVAL;
932d435700fSSujith }
933d435700fSSujith 
934c3124df7SSujith Manoharan /*
935c3124df7SSujith Manoharan  * Run the LNA combining algorithm only in these cases:
936c3124df7SSujith Manoharan  *
937c3124df7SSujith Manoharan  * Standalone WLAN cards with both LNA/Antenna diversity
938c3124df7SSujith Manoharan  * enabled in the EEPROM.
939c3124df7SSujith Manoharan  *
940c3124df7SSujith Manoharan  * WLAN+BT cards which are in the supported card list
941c3124df7SSujith Manoharan  * in ath_pci_id_table and the user has loaded the
942c3124df7SSujith Manoharan  * driver with "bt_ant_diversity" set to true.
943c3124df7SSujith Manoharan  */
944c3124df7SSujith Manoharan static void ath9k_antenna_check(struct ath_softc *sc,
945c3124df7SSujith Manoharan 				struct ath_rx_status *rs)
946c3124df7SSujith Manoharan {
947c3124df7SSujith Manoharan 	struct ath_hw *ah = sc->sc_ah;
948c3124df7SSujith Manoharan 	struct ath9k_hw_capabilities *pCap = &ah->caps;
949c3124df7SSujith Manoharan 	struct ath_common *common = ath9k_hw_common(ah);
950c3124df7SSujith Manoharan 
951c3124df7SSujith Manoharan 	if (!(ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB))
952c3124df7SSujith Manoharan 		return;
953c3124df7SSujith Manoharan 
954c3124df7SSujith Manoharan 	/*
955c3124df7SSujith Manoharan 	 * Change the default rx antenna if rx diversity
956c3124df7SSujith Manoharan 	 * chooses the other antenna 3 times in a row.
957c3124df7SSujith Manoharan 	 */
958c3124df7SSujith Manoharan 	if (sc->rx.defant != rs->rs_antenna) {
959c3124df7SSujith Manoharan 		if (++sc->rx.rxotherant >= 3)
960c3124df7SSujith Manoharan 			ath_setdefantenna(sc, rs->rs_antenna);
961c3124df7SSujith Manoharan 	} else {
962c3124df7SSujith Manoharan 		sc->rx.rxotherant = 0;
963c3124df7SSujith Manoharan 	}
964c3124df7SSujith Manoharan 
965c3124df7SSujith Manoharan 	if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) {
966c3124df7SSujith Manoharan 		if (common->bt_ant_diversity)
967c3124df7SSujith Manoharan 			ath_ant_comb_scan(sc, rs);
968c3124df7SSujith Manoharan 	} else {
969c3124df7SSujith Manoharan 		ath_ant_comb_scan(sc, rs);
970c3124df7SSujith Manoharan 	}
971c3124df7SSujith Manoharan }
972c3124df7SSujith Manoharan 
97321fbbca3SChristian Lamparter static void ath9k_apply_ampdu_details(struct ath_softc *sc,
97421fbbca3SChristian Lamparter 	struct ath_rx_status *rs, struct ieee80211_rx_status *rxs)
97521fbbca3SChristian Lamparter {
97621fbbca3SChristian Lamparter 	if (rs->rs_isaggr) {
97721fbbca3SChristian Lamparter 		rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN;
97821fbbca3SChristian Lamparter 
97921fbbca3SChristian Lamparter 		rxs->ampdu_reference = sc->rx.ampdu_ref;
98021fbbca3SChristian Lamparter 
98121fbbca3SChristian Lamparter 		if (!rs->rs_moreaggr) {
98221fbbca3SChristian Lamparter 			rxs->flag |= RX_FLAG_AMPDU_IS_LAST;
98321fbbca3SChristian Lamparter 			sc->rx.ampdu_ref++;
98421fbbca3SChristian Lamparter 		}
98521fbbca3SChristian Lamparter 
98621fbbca3SChristian Lamparter 		if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE)
98721fbbca3SChristian Lamparter 			rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR;
98821fbbca3SChristian Lamparter 	}
98921fbbca3SChristian Lamparter }
99021fbbca3SChristian Lamparter 
991b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
992b5c80475SFelix Fietkau {
9931a04d59dSFelix Fietkau 	struct ath_rxbuf *bf;
9940d95521eSFelix Fietkau 	struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
995b5c80475SFelix Fietkau 	struct ieee80211_rx_status *rxs;
996b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
997b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
9987545daf4SFelix Fietkau 	struct ieee80211_hw *hw = sc->hw;
999b5c80475SFelix Fietkau 	int retval;
1000b5c80475SFelix Fietkau 	struct ath_rx_status rs;
1001b5c80475SFelix Fietkau 	enum ath9k_rx_qtype qtype;
1002b5c80475SFelix Fietkau 	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1003b5c80475SFelix Fietkau 	int dma_type;
1004a6d2055bSFelix Fietkau 	u64 tsf = 0;
10058ab2cd09SLuis R. Rodriguez 	unsigned long flags;
10062e1cd495SFelix Fietkau 	dma_addr_t new_buf_addr;
1007c82552c5STim Harvey 	unsigned int budget = 512;
1008982e0395SLorenzo Bianconi 	struct ieee80211_hdr *hdr;
1009b5c80475SFelix Fietkau 
1010b5c80475SFelix Fietkau 	if (edma)
1011b5c80475SFelix Fietkau 		dma_type = DMA_BIDIRECTIONAL;
101256824223SMing Lei 	else
101356824223SMing Lei 		dma_type = DMA_FROM_DEVICE;
1014b5c80475SFelix Fietkau 
1015b5c80475SFelix Fietkau 	qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
1016b5c80475SFelix Fietkau 
1017a6d2055bSFelix Fietkau 	tsf = ath9k_hw_gettsf64(ah);
1018a6d2055bSFelix Fietkau 
1019b5c80475SFelix Fietkau 	do {
1020e1352fdeSLorenzo Bianconi 		bool decrypt_error = false;
1021b5c80475SFelix Fietkau 
1022b5c80475SFelix Fietkau 		memset(&rs, 0, sizeof(rs));
1023b5c80475SFelix Fietkau 		if (edma)
1024b5c80475SFelix Fietkau 			bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1025b5c80475SFelix Fietkau 		else
1026b5c80475SFelix Fietkau 			bf = ath_get_next_rx_buf(sc, &rs);
1027b5c80475SFelix Fietkau 
1028b5c80475SFelix Fietkau 		if (!bf)
1029b5c80475SFelix Fietkau 			break;
1030b5c80475SFelix Fietkau 
1031b5c80475SFelix Fietkau 		skb = bf->bf_mpdu;
1032b5c80475SFelix Fietkau 		if (!skb)
1033b5c80475SFelix Fietkau 			continue;
1034b5c80475SFelix Fietkau 
10350d95521eSFelix Fietkau 		/*
10360d95521eSFelix Fietkau 		 * Take frame header from the first fragment and RX status from
10370d95521eSFelix Fietkau 		 * the last one.
10380d95521eSFelix Fietkau 		 */
10390d95521eSFelix Fietkau 		if (sc->rx.frag)
10400d95521eSFelix Fietkau 			hdr_skb = sc->rx.frag;
10410d95521eSFelix Fietkau 		else
10420d95521eSFelix Fietkau 			hdr_skb = skb;
10430d95521eSFelix Fietkau 
1044f6307ddaSSujith Manoharan 		rxs = IEEE80211_SKB_RXCB(hdr_skb);
1045ffb1c56aSAshok Nagarajan 		memset(rxs, 0, sizeof(struct ieee80211_rx_status));
1046ffb1c56aSAshok Nagarajan 
10476f38482eSSujith Manoharan 		retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs,
1048e0dd1a96SSujith Manoharan 						 &decrypt_error, tsf);
104983c76570SZefir Kurtisi 		if (retval)
105083c76570SZefir Kurtisi 			goto requeue_drop_frag;
105183c76570SZefir Kurtisi 
1052203c4805SLuis R. Rodriguez 		/* Ensure we always have an skb to requeue once we are done
1053203c4805SLuis R. Rodriguez 		 * processing the current buffer's skb */
1054cc861f74SLuis R. Rodriguez 		requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
1055203c4805SLuis R. Rodriguez 
1056203c4805SLuis R. Rodriguez 		/* If there is no memory we ignore the current RX'd frame,
1057203c4805SLuis R. Rodriguez 		 * tell hardware it can give us a new frame using the old
1058203c4805SLuis R. Rodriguez 		 * skb and put it at the tail of the sc->rx.rxbuf list for
1059203c4805SLuis R. Rodriguez 		 * processing. */
106015072189SBen Greear 		if (!requeue_skb) {
106115072189SBen Greear 			RX_STAT_INC(rx_oom_err);
10620d95521eSFelix Fietkau 			goto requeue_drop_frag;
106315072189SBen Greear 		}
1064203c4805SLuis R. Rodriguez 
10652e1cd495SFelix Fietkau 		/* We will now give hardware our shiny new allocated skb */
10662e1cd495SFelix Fietkau 		new_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
10672e1cd495SFelix Fietkau 					      common->rx_bufsize, dma_type);
10682e1cd495SFelix Fietkau 		if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) {
10692e1cd495SFelix Fietkau 			dev_kfree_skb_any(requeue_skb);
10702e1cd495SFelix Fietkau 			goto requeue_drop_frag;
10712e1cd495SFelix Fietkau 		}
10722e1cd495SFelix Fietkau 
1073203c4805SLuis R. Rodriguez 		/* Unmap the frame */
1074203c4805SLuis R. Rodriguez 		dma_unmap_single(sc->dev, bf->bf_buf_addr,
10752e1cd495SFelix Fietkau 				 common->rx_bufsize, dma_type);
1076203c4805SLuis R. Rodriguez 
1077176f0e84SSujith Manoharan 		bf->bf_mpdu = requeue_skb;
1078176f0e84SSujith Manoharan 		bf->bf_buf_addr = new_buf_addr;
1079176f0e84SSujith Manoharan 
1080b5c80475SFelix Fietkau 		skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1081b5c80475SFelix Fietkau 		if (ah->caps.rx_status_len)
1082b5c80475SFelix Fietkau 			skb_pull(skb, ah->caps.rx_status_len);
1083203c4805SLuis R. Rodriguez 
10840d95521eSFelix Fietkau 		if (!rs.rs_more)
10855a078fcbSOleksij Rempel 			ath9k_cmn_rx_skb_postprocess(common, hdr_skb, &rs,
1086c9b14170SLuis R. Rodriguez 						     rxs, decrypt_error);
1087203c4805SLuis R. Rodriguez 
10880d95521eSFelix Fietkau 		if (rs.rs_more) {
108915072189SBen Greear 			RX_STAT_INC(rx_frags);
10900d95521eSFelix Fietkau 			/*
10910d95521eSFelix Fietkau 			 * rs_more indicates chained descriptors which can be
10920d95521eSFelix Fietkau 			 * used to link buffers together for a sort of
10930d95521eSFelix Fietkau 			 * scatter-gather operation.
10940d95521eSFelix Fietkau 			 */
10950d95521eSFelix Fietkau 			if (sc->rx.frag) {
10960d95521eSFelix Fietkau 				/* too many fragments - cannot handle frame */
10970d95521eSFelix Fietkau 				dev_kfree_skb_any(sc->rx.frag);
10980d95521eSFelix Fietkau 				dev_kfree_skb_any(skb);
109915072189SBen Greear 				RX_STAT_INC(rx_too_many_frags_err);
11000d95521eSFelix Fietkau 				skb = NULL;
11010d95521eSFelix Fietkau 			}
11020d95521eSFelix Fietkau 			sc->rx.frag = skb;
11030d95521eSFelix Fietkau 			goto requeue;
11040d95521eSFelix Fietkau 		}
11050d95521eSFelix Fietkau 
11060d95521eSFelix Fietkau 		if (sc->rx.frag) {
11070d95521eSFelix Fietkau 			int space = skb->len - skb_tailroom(hdr_skb);
11080d95521eSFelix Fietkau 
11090d95521eSFelix Fietkau 			if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
11100d95521eSFelix Fietkau 				dev_kfree_skb(skb);
111115072189SBen Greear 				RX_STAT_INC(rx_oom_err);
11120d95521eSFelix Fietkau 				goto requeue_drop_frag;
11130d95521eSFelix Fietkau 			}
11140d95521eSFelix Fietkau 
1115b5447ff9SEric Dumazet 			sc->rx.frag = NULL;
1116b5447ff9SEric Dumazet 
11170d95521eSFelix Fietkau 			skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
11180d95521eSFelix Fietkau 						  skb->len);
11190d95521eSFelix Fietkau 			dev_kfree_skb_any(skb);
11200d95521eSFelix Fietkau 			skb = hdr_skb;
11210d95521eSFelix Fietkau 		}
11220d95521eSFelix Fietkau 
112366760eacSFelix Fietkau 		if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
112466760eacSFelix Fietkau 			skb_trim(skb, skb->len - 8);
112566760eacSFelix Fietkau 
11268ab2cd09SLuis R. Rodriguez 		spin_lock_irqsave(&sc->sc_pm_lock, flags);
1127aaef24b4SMohammed Shafi Shajakhan 		if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
11281b04b930SSujith 				     PS_WAIT_FOR_CAB |
1129aaef24b4SMohammed Shafi Shajakhan 				     PS_WAIT_FOR_PSPOLL_DATA)) ||
1130cedc7e3dSMohammed Shafi Shajakhan 		    ath9k_check_auto_sleep(sc))
1131f73c604cSRajkumar Manoharan 			ath_rx_ps(sc, skb, rs.is_mybeacon);
11328ab2cd09SLuis R. Rodriguez 		spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1133cc65965cSJouni Malinen 
1134c3124df7SSujith Manoharan 		ath9k_antenna_check(sc, &rs);
113521fbbca3SChristian Lamparter 		ath9k_apply_ampdu_details(sc, &rs, rxs);
1136350e2dcbSSujith Manoharan 		ath_debug_rate_stats(sc, &rs, skb);
113721fbbca3SChristian Lamparter 
1138982e0395SLorenzo Bianconi 		hdr = (struct ieee80211_hdr *)skb->data;
1139982e0395SLorenzo Bianconi 		if (ieee80211_is_ack(hdr->frame_control))
1140982e0395SLorenzo Bianconi 			ath_dynack_sample_ack_ts(sc->sc_ah, skb, rs.rs_tstamp);
1141982e0395SLorenzo Bianconi 
11427545daf4SFelix Fietkau 		ieee80211_rx(hw, skb);
1143cc65965cSJouni Malinen 
11440d95521eSFelix Fietkau requeue_drop_frag:
11450d95521eSFelix Fietkau 		if (sc->rx.frag) {
11460d95521eSFelix Fietkau 			dev_kfree_skb_any(sc->rx.frag);
11470d95521eSFelix Fietkau 			sc->rx.frag = NULL;
11480d95521eSFelix Fietkau 		}
1149203c4805SLuis R. Rodriguez requeue:
1150b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
1151a3dc48e8SFelix Fietkau 
11527dd74f5fSFelix Fietkau 		if (!edma) {
11537dd74f5fSFelix Fietkau 			ath_rx_buf_relink(sc, bf, flush);
11543a758134STim Harvey 			if (!flush)
115595294973SFelix Fietkau 				ath9k_hw_rxena(ah);
11567dd74f5fSFelix Fietkau 		} else if (!flush) {
11577dd74f5fSFelix Fietkau 			ath_rx_edma_buf_link(sc, qtype);
1158b5c80475SFelix Fietkau 		}
1159c82552c5STim Harvey 
1160c82552c5STim Harvey 		if (!budget--)
1161c82552c5STim Harvey 			break;
1162203c4805SLuis R. Rodriguez 	} while (1);
1163203c4805SLuis R. Rodriguez 
116429ab0b36SRajkumar Manoharan 	if (!(ah->imask & ATH9K_INT_RXEOL)) {
116529ab0b36SRajkumar Manoharan 		ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
116672d874c6SFelix Fietkau 		ath9k_hw_set_interrupts(ah);
116729ab0b36SRajkumar Manoharan 	}
116829ab0b36SRajkumar Manoharan 
1169203c4805SLuis R. Rodriguez 	return 0;
1170203c4805SLuis R. Rodriguez }
1171