1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 211a04d59dSFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_rxbuf **)__skb->cb)) 22b5c80475SFelix Fietkau 23ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 24ededf1f8SVasanthakumar Thiagarajan { 25ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 26ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 27ededf1f8SVasanthakumar Thiagarajan } 28ededf1f8SVasanthakumar Thiagarajan 29203c4805SLuis R. Rodriguez /* 30203c4805SLuis R. Rodriguez * Setup and link descriptors. 31203c4805SLuis R. Rodriguez * 32203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 33203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 34203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 35203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 36203c4805SLuis R. Rodriguez */ 377dd74f5fSFelix Fietkau static void ath_rx_buf_link(struct ath_softc *sc, struct ath_rxbuf *bf, 387dd74f5fSFelix Fietkau bool flush) 39203c4805SLuis R. Rodriguez { 40203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 41cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 42203c4805SLuis R. Rodriguez struct ath_desc *ds; 43203c4805SLuis R. Rodriguez struct sk_buff *skb; 44203c4805SLuis R. Rodriguez 45203c4805SLuis R. Rodriguez ds = bf->bf_desc; 46203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 47203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 48203c4805SLuis R. Rodriguez 49203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 50203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 519680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 52203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 53203c4805SLuis R. Rodriguez 54cc861f74SLuis R. Rodriguez /* 55cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 56203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 57cc861f74SLuis R. Rodriguez * to process 58cc861f74SLuis R. Rodriguez */ 59203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 60cc861f74SLuis R. Rodriguez common->rx_bufsize, 61203c4805SLuis R. Rodriguez 0); 62203c4805SLuis R. Rodriguez 637dd74f5fSFelix Fietkau if (sc->rx.rxlink) 64203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 657dd74f5fSFelix Fietkau else if (!flush) 667dd74f5fSFelix Fietkau ath9k_hw_putrxbuf(ah, bf->bf_daddr); 67203c4805SLuis R. Rodriguez 68203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 69203c4805SLuis R. Rodriguez } 70203c4805SLuis R. Rodriguez 717dd74f5fSFelix Fietkau static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_rxbuf *bf, 727dd74f5fSFelix Fietkau bool flush) 73e96542e5SFelix Fietkau { 74e96542e5SFelix Fietkau if (sc->rx.buf_hold) 757dd74f5fSFelix Fietkau ath_rx_buf_link(sc, sc->rx.buf_hold, flush); 76e96542e5SFelix Fietkau 77e96542e5SFelix Fietkau sc->rx.buf_hold = bf; 78e96542e5SFelix Fietkau } 79e96542e5SFelix Fietkau 80203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 81203c4805SLuis R. Rodriguez { 82203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 83203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 84203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 85203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 86203c4805SLuis R. Rodriguez } 87203c4805SLuis R. Rodriguez 88203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 89203c4805SLuis R. Rodriguez { 90203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 911510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 921510718dSLuis R. Rodriguez 93203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 94203c4805SLuis R. Rodriguez 95203c4805SLuis R. Rodriguez /* configure rx filter */ 96203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 97203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez /* configure bssid mask */ 10013b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 101203c4805SLuis R. Rodriguez 102203c4805SLuis R. Rodriguez /* configure operational mode */ 103203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 104203c4805SLuis R. Rodriguez 105203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 106203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 107203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 108203c4805SLuis R. Rodriguez } 109203c4805SLuis R. Rodriguez 110b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 111b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 112b5c80475SFelix Fietkau { 113b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 114b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 115b5c80475SFelix Fietkau struct sk_buff *skb; 1161a04d59dSFelix Fietkau struct ath_rxbuf *bf; 117b5c80475SFelix Fietkau 118b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 119b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 120b5c80475SFelix Fietkau return false; 121b5c80475SFelix Fietkau 1221a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 123b5c80475SFelix Fietkau list_del_init(&bf->list); 124b5c80475SFelix Fietkau 125b5c80475SFelix Fietkau skb = bf->bf_mpdu; 126b5c80475SFelix Fietkau 127b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 128b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 129b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 130b5c80475SFelix Fietkau 131b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 132b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 13307236bf3SSujith Manoharan __skb_queue_tail(&rx_edma->rx_fifo, skb); 134b5c80475SFelix Fietkau 135b5c80475SFelix Fietkau return true; 136b5c80475SFelix Fietkau } 137b5c80475SFelix Fietkau 138b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 1397a897203SSujith Manoharan enum ath9k_rx_qtype qtype) 140b5c80475SFelix Fietkau { 141b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1421a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 143b5c80475SFelix Fietkau 144b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 145d2182b69SJoe Perches ath_dbg(common, QUEUE, "No free rx buf available\n"); 146b5c80475SFelix Fietkau return; 147b5c80475SFelix Fietkau } 148b5c80475SFelix Fietkau 1496a01f0c0SMohammed Shafi Shajakhan list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) 150b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 151b5c80475SFelix Fietkau break; 152b5c80475SFelix Fietkau 153b5c80475SFelix Fietkau } 154b5c80475SFelix Fietkau 155b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 156b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 157b5c80475SFelix Fietkau { 1581a04d59dSFelix Fietkau struct ath_rxbuf *bf; 159b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 160b5c80475SFelix Fietkau struct sk_buff *skb; 161b5c80475SFelix Fietkau 162b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 163b5c80475SFelix Fietkau 16407236bf3SSujith Manoharan while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 165b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 166b5c80475SFelix Fietkau BUG_ON(!bf); 167b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 168b5c80475SFelix Fietkau } 169b5c80475SFelix Fietkau } 170b5c80475SFelix Fietkau 171b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 172b5c80475SFelix Fietkau { 173ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 174ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 1751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 176b5c80475SFelix Fietkau 177b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 178b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 179b5c80475SFelix Fietkau 180b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 181ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 182ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 183ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 184ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 185b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 186ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 187ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 188ba542385SMohammed Shafi Shajakhan } 189b5c80475SFelix Fietkau } 190b5c80475SFelix Fietkau } 191b5c80475SFelix Fietkau 192b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 193b5c80475SFelix Fietkau { 1945d07cca2SSujith Manoharan __skb_queue_head_init(&rx_edma->rx_fifo); 195b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 196b5c80475SFelix Fietkau } 197b5c80475SFelix Fietkau 198b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 199b5c80475SFelix Fietkau { 200b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 201b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 202b5c80475SFelix Fietkau struct sk_buff *skb; 2031a04d59dSFelix Fietkau struct ath_rxbuf *bf; 204b5c80475SFelix Fietkau int error = 0, i; 205b5c80475SFelix Fietkau u32 size; 206b5c80475SFelix Fietkau 207b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 208b5c80475SFelix Fietkau ah->caps.rx_status_len); 209b5c80475SFelix Fietkau 210b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 211b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 212b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 213b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 214b5c80475SFelix Fietkau 2151a04d59dSFelix Fietkau size = sizeof(struct ath_rxbuf) * nbufs; 216b81950b1SFelix Fietkau bf = devm_kzalloc(sc->dev, size, GFP_KERNEL); 217b5c80475SFelix Fietkau if (!bf) 218b5c80475SFelix Fietkau return -ENOMEM; 219b5c80475SFelix Fietkau 220b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 221b5c80475SFelix Fietkau 222b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 223b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 224b5c80475SFelix Fietkau if (!skb) { 225b5c80475SFelix Fietkau error = -ENOMEM; 226b5c80475SFelix Fietkau goto rx_init_fail; 227b5c80475SFelix Fietkau } 228b5c80475SFelix Fietkau 229b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 230b5c80475SFelix Fietkau bf->bf_mpdu = skb; 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 233b5c80475SFelix Fietkau common->rx_bufsize, 234b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 235b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 236b5c80475SFelix Fietkau bf->bf_buf_addr))) { 237b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 238b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2396cf9e995SBen Greear bf->bf_buf_addr = 0; 2403800276aSJoe Perches ath_err(common, 241b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 242b5c80475SFelix Fietkau error = -ENOMEM; 243b5c80475SFelix Fietkau goto rx_init_fail; 244b5c80475SFelix Fietkau } 245b5c80475SFelix Fietkau 246b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 247b5c80475SFelix Fietkau } 248b5c80475SFelix Fietkau 249b5c80475SFelix Fietkau return 0; 250b5c80475SFelix Fietkau 251b5c80475SFelix Fietkau rx_init_fail: 252b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 253b5c80475SFelix Fietkau return error; 254b5c80475SFelix Fietkau } 255b5c80475SFelix Fietkau 256b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 257b5c80475SFelix Fietkau { 258b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 2597a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP); 2607a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP); 261b5c80475SFelix Fietkau ath_opmode_init(sc); 262fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(sc->sc_ah, sc->cur_chan->offchannel); 263b5c80475SFelix Fietkau } 264b5c80475SFelix Fietkau 265b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 266b5c80475SFelix Fietkau { 267b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 268b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 272203c4805SLuis R. Rodriguez { 27327c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 274203c4805SLuis R. Rodriguez struct sk_buff *skb; 2751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 276203c4805SLuis R. Rodriguez int error = 0; 277203c4805SLuis R. Rodriguez 2784bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 279203c4805SLuis R. Rodriguez 2800d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 2810d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 2820d95521eSFelix Fietkau 283e87f3d53SSujith Manoharan if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 284b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 285e87f3d53SSujith Manoharan 286d2182b69SJoe Perches ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n", 287cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 288203c4805SLuis R. Rodriguez 289203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 290203c4805SLuis R. Rodriguez 291203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 2924adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 293203c4805SLuis R. Rodriguez if (error != 0) { 2943800276aSJoe Perches ath_err(common, 295b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 296b5c80475SFelix Fietkau error); 297203c4805SLuis R. Rodriguez goto err; 298203c4805SLuis R. Rodriguez } 299203c4805SLuis R. Rodriguez 300203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 301b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 302b5c80475SFelix Fietkau GFP_KERNEL); 303203c4805SLuis R. Rodriguez if (skb == NULL) { 304203c4805SLuis R. Rodriguez error = -ENOMEM; 305203c4805SLuis R. Rodriguez goto err; 306203c4805SLuis R. Rodriguez } 307203c4805SLuis R. Rodriguez 308203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 309203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 310cc861f74SLuis R. Rodriguez common->rx_bufsize, 311203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 312203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 313203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 314203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 315203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3166cf9e995SBen Greear bf->bf_buf_addr = 0; 3173800276aSJoe Perches ath_err(common, 318203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 319203c4805SLuis R. Rodriguez error = -ENOMEM; 320203c4805SLuis R. Rodriguez goto err; 321203c4805SLuis R. Rodriguez } 322203c4805SLuis R. Rodriguez } 323203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 324203c4805SLuis R. Rodriguez err: 325203c4805SLuis R. Rodriguez if (error) 326203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 327203c4805SLuis R. Rodriguez 328203c4805SLuis R. Rodriguez return error; 329203c4805SLuis R. Rodriguez } 330203c4805SLuis R. Rodriguez 331203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 332203c4805SLuis R. Rodriguez { 333cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 334cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 335203c4805SLuis R. Rodriguez struct sk_buff *skb; 3361a04d59dSFelix Fietkau struct ath_rxbuf *bf; 337203c4805SLuis R. Rodriguez 338b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 339b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 340b5c80475SFelix Fietkau return; 341e87f3d53SSujith Manoharan } 342e87f3d53SSujith Manoharan 343203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 344203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 345203c4805SLuis R. Rodriguez if (skb) { 346203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 347b5c80475SFelix Fietkau common->rx_bufsize, 348b5c80475SFelix Fietkau DMA_FROM_DEVICE); 349203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 3506cf9e995SBen Greear bf->bf_buf_addr = 0; 3516cf9e995SBen Greear bf->bf_mpdu = NULL; 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez } 354203c4805SLuis R. Rodriguez } 355203c4805SLuis R. Rodriguez 356203c4805SLuis R. Rodriguez /* 357203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 358203c4805SLuis R. Rodriguez * operating mode and state: 359203c4805SLuis R. Rodriguez * 360203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 361203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 362203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 363203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 364203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 365203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 366203c4805SLuis R. Rodriguez * o accept beacons: 367203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 368203c4805SLuis R. Rodriguez * node table entries for peers, 369203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 370203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 371203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 372203c4805SLuis R. Rodriguez * - when scanning 373203c4805SLuis R. Rodriguez */ 374203c4805SLuis R. Rodriguez 375203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 376203c4805SLuis R. Rodriguez { 37778b21949SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 378203c4805SLuis R. Rodriguez u32 rfilt; 379203c4805SLuis R. Rodriguez 38089f927afSLuis R. Rodriguez if (config_enabled(CONFIG_ATH9K_TX99)) 38189f927afSLuis R. Rodriguez return 0; 38289f927afSLuis R. Rodriguez 383ac06697cSFelix Fietkau rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 384203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 385203c4805SLuis R. Rodriguez 38673e4937dSZefir Kurtisi /* if operating on a DFS channel, enable radar pulse detection */ 38773e4937dSZefir Kurtisi if (sc->hw->conf.radar_enabled) 38873e4937dSZefir Kurtisi rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR; 38973e4937dSZefir Kurtisi 3909c1d8e4aSJouni Malinen if (sc->rx.rxfilter & FIF_PROBE_REQ) 391203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 392203c4805SLuis R. Rodriguez 393203c4805SLuis R. Rodriguez /* 394203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 395203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 396203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 397203c4805SLuis R. Rodriguez */ 3982e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 399203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 400203c4805SLuis R. Rodriguez 401203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 402203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 403203c4805SLuis R. Rodriguez 404203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 405cfda6695SBen Greear (sc->nvifs <= 1) && 406203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 407203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 408203c4805SLuis R. Rodriguez else 409203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 410203c4805SLuis R. Rodriguez 411264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 41266afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 413203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 414203c4805SLuis R. Rodriguez 4157ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4167ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4177ea310beSSujith 4187545daf4SFelix Fietkau if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 419a549459cSThomas Wagner /* This is needed for older chips */ 420a549459cSThomas Wagner if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160) 4215eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 422203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 423203c4805SLuis R. Rodriguez } 424203c4805SLuis R. Rodriguez 4252c323058SSujith Manoharan if (AR_SREV_9550(sc->sc_ah) || AR_SREV_9531(sc->sc_ah)) 426b3d7aa43SGabor Juhos rfilt |= ATH9K_RX_FILTER_4ADDRESS; 427b3d7aa43SGabor Juhos 42878b21949SFelix Fietkau if (ath9k_use_chanctx && 42978b21949SFelix Fietkau test_bit(ATH_OP_SCANNING, &common->op_flags)) 43078b21949SFelix Fietkau rfilt |= ATH9K_RX_FILTER_BEACON; 43178b21949SFelix Fietkau 432203c4805SLuis R. Rodriguez return rfilt; 433203c4805SLuis R. Rodriguez 434203c4805SLuis R. Rodriguez } 435203c4805SLuis R. Rodriguez 436203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 437203c4805SLuis R. Rodriguez { 438203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4391a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 440203c4805SLuis R. Rodriguez 441b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 442b5c80475SFelix Fietkau ath_edma_start_recv(sc); 443b5c80475SFelix Fietkau return 0; 444b5c80475SFelix Fietkau } 445b5c80475SFelix Fietkau 446203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 447203c4805SLuis R. Rodriguez goto start_recv; 448203c4805SLuis R. Rodriguez 449e96542e5SFelix Fietkau sc->rx.buf_hold = NULL; 450203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 451203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 4527dd74f5fSFelix Fietkau ath_rx_buf_link(sc, bf, false); 453203c4805SLuis R. Rodriguez } 454203c4805SLuis R. Rodriguez 455203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 456203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 457203c4805SLuis R. Rodriguez goto start_recv; 458203c4805SLuis R. Rodriguez 4591a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 460203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 461203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 462203c4805SLuis R. Rodriguez 463203c4805SLuis R. Rodriguez start_recv: 464203c4805SLuis R. Rodriguez ath_opmode_init(sc); 465fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(ah, sc->cur_chan->offchannel); 466203c4805SLuis R. Rodriguez 467203c4805SLuis R. Rodriguez return 0; 468203c4805SLuis R. Rodriguez } 469203c4805SLuis R. Rodriguez 4704b883f02SFelix Fietkau static void ath_flushrecv(struct ath_softc *sc) 4714b883f02SFelix Fietkau { 4724b883f02SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 4734b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, true); 4744b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, false); 4754b883f02SFelix Fietkau } 4764b883f02SFelix Fietkau 477203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 478203c4805SLuis R. Rodriguez { 479203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4805882da02SFelix Fietkau bool stopped, reset = false; 481203c4805SLuis R. Rodriguez 482d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 483203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 4845882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 485b5c80475SFelix Fietkau 4864b883f02SFelix Fietkau ath_flushrecv(sc); 4874b883f02SFelix Fietkau 488b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 489b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 490b5c80475SFelix Fietkau else 491203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 492203c4805SLuis R. Rodriguez 493d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 494d584747bSRajkumar Manoharan unlikely(!stopped)) { 495d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 496d7fd1b50SBen Greear "Could not stop RX, we could be " 49778a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 498d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 499d7fd1b50SBen Greear } 5002232d31bSFelix Fietkau return stopped && !reset; 501203c4805SLuis R. Rodriguez } 502203c4805SLuis R. Rodriguez 503cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 504cc65965cSJouni Malinen { 505cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 506cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 507cc65965cSJouni Malinen u8 *pos, *end, id, elen; 508cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 509cc65965cSJouni Malinen 510cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 511cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 512cc65965cSJouni Malinen end = skb->data + skb->len; 513cc65965cSJouni Malinen 514cc65965cSJouni Malinen while (pos + 2 < end) { 515cc65965cSJouni Malinen id = *pos++; 516cc65965cSJouni Malinen elen = *pos++; 517cc65965cSJouni Malinen if (pos + elen > end) 518cc65965cSJouni Malinen break; 519cc65965cSJouni Malinen 520cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 521cc65965cSJouni Malinen if (elen < sizeof(*tim)) 522cc65965cSJouni Malinen break; 523cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 524cc65965cSJouni Malinen if (tim->dtim_count != 0) 525cc65965cSJouni Malinen break; 526cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 527cc65965cSJouni Malinen } 528cc65965cSJouni Malinen 529cc65965cSJouni Malinen pos += elen; 530cc65965cSJouni Malinen } 531cc65965cSJouni Malinen 532cc65965cSJouni Malinen return false; 533cc65965cSJouni Malinen } 534cc65965cSJouni Malinen 535cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 536cc65965cSJouni Malinen { 5371510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 538cc65965cSJouni Malinen 539cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 540cc65965cSJouni Malinen return; 541cc65965cSJouni Malinen 5421b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 543293dc5dfSGabor Juhos 5441b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5451b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 546d2182b69SJoe Perches ath_dbg(common, PS, 5471a6404a1SSujith Manoharan "Reconfigure beacon timers based on synchronized timestamp\n"); 548ca900ac9SRajkumar Manoharan if (!(WARN_ON_ONCE(sc->cur_chan->beacon.beacon_interval == 0))) 549ef4ad633SSujith Manoharan ath9k_set_beacon(sc); 550*c7dd40c9SSujith Manoharan 551*c7dd40c9SSujith Manoharan ath9k_p2p_beacon_sync(sc); 552ccdfeab6SJouni Malinen } 553ccdfeab6SJouni Malinen 554cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 555cc65965cSJouni Malinen /* 556cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 55758f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 55858f5fffdSGabor Juhos * received properly, the next beacon frame will work as 55958f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 56058f5fffdSGabor Juhos * so we are waiting for it as well. 561cc65965cSJouni Malinen */ 562d2182b69SJoe Perches ath_dbg(common, PS, 563226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 5641b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 565cc65965cSJouni Malinen return; 566cc65965cSJouni Malinen } 567cc65965cSJouni Malinen 5681b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 569cc65965cSJouni Malinen /* 570cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 571cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 572cc65965cSJouni Malinen * been delivered. 573cc65965cSJouni Malinen */ 5741b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 575d2182b69SJoe Perches ath_dbg(common, PS, "PS wait for CAB frames timed out\n"); 576cc65965cSJouni Malinen } 577cc65965cSJouni Malinen } 578cc65965cSJouni Malinen 579f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon) 580cc65965cSJouni Malinen { 581cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 582c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 583cc65965cSJouni Malinen 584cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 585cc65965cSJouni Malinen 586cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 587ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 58807c15a3fSSujith Manoharan && mybeacon) { 589cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 59007c15a3fSSujith Manoharan } else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 591cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 592cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 593cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 594cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 595cc65965cSJouni Malinen /* 596cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 597cc65965cSJouni Malinen * point. 598cc65965cSJouni Malinen */ 5993fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 600d2182b69SJoe Perches ath_dbg(common, PS, 601c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6021b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6039a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6049a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6051b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 606d2182b69SJoe Perches ath_dbg(common, PS, 607226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6081b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6091b04b930SSujith PS_WAIT_FOR_CAB | 6101b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6111b04b930SSujith PS_WAIT_FOR_TX_ACK)); 612cc65965cSJouni Malinen } 613cc65965cSJouni Malinen } 614cc65965cSJouni Malinen 615b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 6163a2923e8SFelix Fietkau enum ath9k_rx_qtype qtype, 6173a2923e8SFelix Fietkau struct ath_rx_status *rs, 6181a04d59dSFelix Fietkau struct ath_rxbuf **dest) 619203c4805SLuis R. Rodriguez { 620b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 621203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 62227c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 623b5c80475SFelix Fietkau struct sk_buff *skb; 6241a04d59dSFelix Fietkau struct ath_rxbuf *bf; 625b5c80475SFelix Fietkau int ret; 626203c4805SLuis R. Rodriguez 627b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 628b5c80475SFelix Fietkau if (!skb) 629b5c80475SFelix Fietkau return false; 630203c4805SLuis R. Rodriguez 631b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 632b5c80475SFelix Fietkau BUG_ON(!bf); 633b5c80475SFelix Fietkau 634ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 635b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 636b5c80475SFelix Fietkau 6373a2923e8SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data); 638ce9426d1SMing Lei if (ret == -EINPROGRESS) { 639ce9426d1SMing Lei /*let device gain the buffer again*/ 640ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 641ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 642b5c80475SFelix Fietkau return false; 643ce9426d1SMing Lei } 644b5c80475SFelix Fietkau 645b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 646b5c80475SFelix Fietkau if (ret == -EINVAL) { 647b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 648b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 649b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 650b5c80475SFelix Fietkau 6513a2923e8SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 6523a2923e8SFelix Fietkau if (skb) { 653b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 654b5c80475SFelix Fietkau BUG_ON(!bf); 655b5c80475SFelix Fietkau 656b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 657b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 658b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 659b5c80475SFelix Fietkau } 6606bb51c70STom Hughes 6616bb51c70STom Hughes bf = NULL; 6623a2923e8SFelix Fietkau } 663b5c80475SFelix Fietkau 6643a2923e8SFelix Fietkau *dest = bf; 665b5c80475SFelix Fietkau return true; 666b5c80475SFelix Fietkau } 667b5c80475SFelix Fietkau 6681a04d59dSFelix Fietkau static struct ath_rxbuf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 669b5c80475SFelix Fietkau struct ath_rx_status *rs, 670b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 671b5c80475SFelix Fietkau { 6721a04d59dSFelix Fietkau struct ath_rxbuf *bf = NULL; 673b5c80475SFelix Fietkau 6743a2923e8SFelix Fietkau while (ath_edma_get_buffers(sc, qtype, rs, &bf)) { 6753a2923e8SFelix Fietkau if (!bf) 6763a2923e8SFelix Fietkau continue; 677b5c80475SFelix Fietkau 678b5c80475SFelix Fietkau return bf; 679b5c80475SFelix Fietkau } 6803a2923e8SFelix Fietkau return NULL; 6813a2923e8SFelix Fietkau } 682b5c80475SFelix Fietkau 6831a04d59dSFelix Fietkau static struct ath_rxbuf *ath_get_next_rx_buf(struct ath_softc *sc, 684b5c80475SFelix Fietkau struct ath_rx_status *rs) 685b5c80475SFelix Fietkau { 686b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 687b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 688b5c80475SFelix Fietkau struct ath_desc *ds; 6891a04d59dSFelix Fietkau struct ath_rxbuf *bf; 690b5c80475SFelix Fietkau int ret; 691203c4805SLuis R. Rodriguez 692203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 693203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 694b5c80475SFelix Fietkau return NULL; 695203c4805SLuis R. Rodriguez } 696203c4805SLuis R. Rodriguez 6971a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 698e96542e5SFelix Fietkau if (bf == sc->rx.buf_hold) 699e96542e5SFelix Fietkau return NULL; 700e96542e5SFelix Fietkau 701203c4805SLuis R. Rodriguez ds = bf->bf_desc; 702203c4805SLuis R. Rodriguez 703203c4805SLuis R. Rodriguez /* 704203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 705203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 706203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 707203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 708203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 709203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 710203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 711203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 712203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 713203c4805SLuis R. Rodriguez */ 7143de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, ds, rs); 715b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 71629bffa96SFelix Fietkau struct ath_rx_status trs; 7171a04d59dSFelix Fietkau struct ath_rxbuf *tbf; 718203c4805SLuis R. Rodriguez struct ath_desc *tds; 719203c4805SLuis R. Rodriguez 72029bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 721203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 722203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 723b5c80475SFelix Fietkau return NULL; 724203c4805SLuis R. Rodriguez } 725203c4805SLuis R. Rodriguez 7261a04d59dSFelix Fietkau tbf = list_entry(bf->list.next, struct ath_rxbuf, list); 727203c4805SLuis R. Rodriguez 728203c4805SLuis R. Rodriguez /* 729203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 730203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 731203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 732203c4805SLuis R. Rodriguez * set or not. 733203c4805SLuis R. Rodriguez * 734203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 735203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 736203c4805SLuis R. Rodriguez * this descriptor and continue... 737203c4805SLuis R. Rodriguez */ 738203c4805SLuis R. Rodriguez 739203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 7403de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, tds, &trs); 741b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 742b5c80475SFelix Fietkau return NULL; 743723e7113SFelix Fietkau 744723e7113SFelix Fietkau /* 745b7b146c9SFelix Fietkau * Re-check previous descriptor, in case it has been filled 746b7b146c9SFelix Fietkau * in the mean time. 747b7b146c9SFelix Fietkau */ 748b7b146c9SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs); 749b7b146c9SFelix Fietkau if (ret == -EINPROGRESS) { 750b7b146c9SFelix Fietkau /* 751723e7113SFelix Fietkau * mark descriptor as zero-length and set the 'more' 752723e7113SFelix Fietkau * flag to ensure that both buffers get discarded 753723e7113SFelix Fietkau */ 754723e7113SFelix Fietkau rs->rs_datalen = 0; 755723e7113SFelix Fietkau rs->rs_more = true; 756203c4805SLuis R. Rodriguez } 757b7b146c9SFelix Fietkau } 758203c4805SLuis R. Rodriguez 759a3dc48e8SFelix Fietkau list_del(&bf->list); 760b5c80475SFelix Fietkau if (!bf->bf_mpdu) 761b5c80475SFelix Fietkau return bf; 762203c4805SLuis R. Rodriguez 763203c4805SLuis R. Rodriguez /* 764203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 765203c4805SLuis R. Rodriguez * 1. accessing the frame 766203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 767203c4805SLuis R. Rodriguez */ 768ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 769cc861f74SLuis R. Rodriguez common->rx_bufsize, 770203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 771203c4805SLuis R. Rodriguez 772b5c80475SFelix Fietkau return bf; 773b5c80475SFelix Fietkau } 774b5c80475SFelix Fietkau 775e0dd1a96SSujith Manoharan static void ath9k_process_tsf(struct ath_rx_status *rs, 776e0dd1a96SSujith Manoharan struct ieee80211_rx_status *rxs, 777e0dd1a96SSujith Manoharan u64 tsf) 778e0dd1a96SSujith Manoharan { 779e0dd1a96SSujith Manoharan u32 tsf_lower = tsf & 0xffffffff; 780e0dd1a96SSujith Manoharan 781e0dd1a96SSujith Manoharan rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp; 782e0dd1a96SSujith Manoharan if (rs->rs_tstamp > tsf_lower && 783e0dd1a96SSujith Manoharan unlikely(rs->rs_tstamp - tsf_lower > 0x10000000)) 784e0dd1a96SSujith Manoharan rxs->mactime -= 0x100000000ULL; 785e0dd1a96SSujith Manoharan 786e0dd1a96SSujith Manoharan if (rs->rs_tstamp < tsf_lower && 787e0dd1a96SSujith Manoharan unlikely(tsf_lower - rs->rs_tstamp > 0x10000000)) 788e0dd1a96SSujith Manoharan rxs->mactime += 0x100000000ULL; 789e0dd1a96SSujith Manoharan } 790e0dd1a96SSujith Manoharan 791d435700fSSujith /* 792d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 793d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 794d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 795d435700fSSujith */ 796723e7113SFelix Fietkau static int ath9k_rx_skb_preprocess(struct ath_softc *sc, 7976f38482eSSujith Manoharan struct sk_buff *skb, 798d435700fSSujith struct ath_rx_status *rx_stats, 799d435700fSSujith struct ieee80211_rx_status *rx_status, 800e0dd1a96SSujith Manoharan bool *decrypt_error, u64 tsf) 801d435700fSSujith { 802723e7113SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 803723e7113SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 804723e7113SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 8056f38482eSSujith Manoharan struct ieee80211_hdr *hdr; 806723e7113SFelix Fietkau bool discard_current = sc->rx.discard_next; 807723e7113SFelix Fietkau 8085871d2d7SSujith Manoharan /* 8095871d2d7SSujith Manoharan * Discard corrupt descriptors which are marked in 8105871d2d7SSujith Manoharan * ath_get_next_rx_buf(). 8115871d2d7SSujith Manoharan */ 812723e7113SFelix Fietkau if (discard_current) 813b7b146c9SFelix Fietkau goto corrupt; 814b7b146c9SFelix Fietkau 815b7b146c9SFelix Fietkau sc->rx.discard_next = false; 816f749b946SFelix Fietkau 817d435700fSSujith /* 8185871d2d7SSujith Manoharan * Discard zero-length packets. 8195871d2d7SSujith Manoharan */ 8205871d2d7SSujith Manoharan if (!rx_stats->rs_datalen) { 8215871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 822b7b146c9SFelix Fietkau goto corrupt; 8235871d2d7SSujith Manoharan } 8245871d2d7SSujith Manoharan 8255871d2d7SSujith Manoharan /* 8265871d2d7SSujith Manoharan * rs_status follows rs_datalen so if rs_datalen is too large 8275871d2d7SSujith Manoharan * we can take a hint that hardware corrupted it, so ignore 8285871d2d7SSujith Manoharan * those frames. 8295871d2d7SSujith Manoharan */ 8305871d2d7SSujith Manoharan if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) { 8315871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 832b7b146c9SFelix Fietkau goto corrupt; 8335871d2d7SSujith Manoharan } 8345871d2d7SSujith Manoharan 8354a470647SSujith Manoharan /* Only use status info from the last fragment */ 8364a470647SSujith Manoharan if (rx_stats->rs_more) 8374a470647SSujith Manoharan return 0; 8384a470647SSujith Manoharan 839b0925595SSujith Manoharan /* 840b0925595SSujith Manoharan * Return immediately if the RX descriptor has been marked 841b0925595SSujith Manoharan * as corrupt based on the various error bits. 842b0925595SSujith Manoharan * 843b0925595SSujith Manoharan * This is different from the other corrupt descriptor 844b0925595SSujith Manoharan * condition handled above. 845b0925595SSujith Manoharan */ 846b7b146c9SFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CORRUPT_DESC) 847b7b146c9SFelix Fietkau goto corrupt; 848b0925595SSujith Manoharan 8496f38482eSSujith Manoharan hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len); 8506f38482eSSujith Manoharan 851e0dd1a96SSujith Manoharan ath9k_process_tsf(rx_stats, rx_status, tsf); 8525e85a32aSSujith Manoharan ath_debug_stat_rx(sc, rx_stats); 853e0dd1a96SSujith Manoharan 8545871d2d7SSujith Manoharan /* 8556b87d71cSSujith Manoharan * Process PHY errors and return so that the packet 8566b87d71cSSujith Manoharan * can be dropped. 8576b87d71cSSujith Manoharan */ 8586b87d71cSSujith Manoharan if (rx_stats->rs_status & ATH9K_RXERR_PHY) { 8596b87d71cSSujith Manoharan ath9k_dfs_process_phyerr(sc, hdr, rx_stats, rx_status->mactime); 8606b87d71cSSujith Manoharan if (ath_process_fft(sc, hdr, rx_stats, rx_status->mactime)) 8616b87d71cSSujith Manoharan RX_STAT_INC(rx_spectral); 8626b87d71cSSujith Manoharan 863b7b146c9SFelix Fietkau return -EINVAL; 8646b87d71cSSujith Manoharan } 8656b87d71cSSujith Manoharan 8666b87d71cSSujith Manoharan /* 867d435700fSSujith * everything but the rate is checked here, the rate check is done 868d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 869d435700fSSujith */ 870f3b6a488SJohn W. Linville if (!ath9k_cmn_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error, sc->rx.rxfilter)) 871b7b146c9SFelix Fietkau return -EINVAL; 872d435700fSSujith 8731cc47a5bSOleksij Rempel if (ath_is_mybeacon(common, hdr)) { 8741cc47a5bSOleksij Rempel RX_STAT_INC(rx_beacons); 8751cc47a5bSOleksij Rempel rx_stats->is_mybeacon = true; 8761cc47a5bSOleksij Rempel } 8776f38482eSSujith Manoharan 878ff9a93f2SSujith Manoharan /* 879ff9a93f2SSujith Manoharan * This shouldn't happen, but have a safety check anyway. 880ff9a93f2SSujith Manoharan */ 881b7b146c9SFelix Fietkau if (WARN_ON(!ah->curchan)) 882b7b146c9SFelix Fietkau return -EINVAL; 883ff9a93f2SSujith Manoharan 88412746036SOleksij Rempel if (ath9k_cmn_process_rate(common, hw, rx_stats, rx_status)) { 88512746036SOleksij Rempel /* 88612746036SOleksij Rempel * No valid hardware bitrate found -- we should not get here 88712746036SOleksij Rempel * because hardware has already validated this frame as OK. 88812746036SOleksij Rempel */ 88912746036SOleksij Rempel ath_dbg(common, ANY, "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 89012746036SOleksij Rempel rx_stats->rs_rate); 89112746036SOleksij Rempel RX_STAT_INC(rx_rate_err); 892b7b146c9SFelix Fietkau return -EINVAL; 8937c5c73cdSSujith Manoharan } 894d435700fSSujith 89558b57375SFelix Fietkau if (rx_stats->is_mybeacon) { 89658b57375SFelix Fietkau sc->sched.next_tbtt = rx_stats->rs_tstamp; 89758b57375SFelix Fietkau ath_chanctx_event(sc, NULL, ATH_CHANCTX_EVENT_BEACON_RECEIVED); 89858b57375SFelix Fietkau } 89958b57375SFelix Fietkau 90032efb0ccSOleksij Rempel ath9k_cmn_process_rssi(common, hw, rx_stats, rx_status); 90174a97755SSujith Manoharan 902ff9a93f2SSujith Manoharan rx_status->band = ah->curchan->chan->band; 903ff9a93f2SSujith Manoharan rx_status->freq = ah->curchan->chan->center_freq; 904d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 90596d21371SThomas Pedersen rx_status->flag |= RX_FLAG_MACTIME_END; 906d435700fSSujith 907a5525d9cSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 908a5525d9cSSujith Manoharan if (ieee80211_is_data_present(hdr->frame_control) && 909a5525d9cSSujith Manoharan !ieee80211_is_qos_nullfunc(hdr->frame_control)) 910a5525d9cSSujith Manoharan sc->rx.num_pkts++; 911a5525d9cSSujith Manoharan #endif 912a5525d9cSSujith Manoharan 913b7b146c9SFelix Fietkau return 0; 914b7b146c9SFelix Fietkau 915b7b146c9SFelix Fietkau corrupt: 916b7b146c9SFelix Fietkau sc->rx.discard_next = rx_stats->rs_more; 917b7b146c9SFelix Fietkau return -EINVAL; 918d435700fSSujith } 919d435700fSSujith 920c3124df7SSujith Manoharan /* 921c3124df7SSujith Manoharan * Run the LNA combining algorithm only in these cases: 922c3124df7SSujith Manoharan * 923c3124df7SSujith Manoharan * Standalone WLAN cards with both LNA/Antenna diversity 924c3124df7SSujith Manoharan * enabled in the EEPROM. 925c3124df7SSujith Manoharan * 926c3124df7SSujith Manoharan * WLAN+BT cards which are in the supported card list 927c3124df7SSujith Manoharan * in ath_pci_id_table and the user has loaded the 928c3124df7SSujith Manoharan * driver with "bt_ant_diversity" set to true. 929c3124df7SSujith Manoharan */ 930c3124df7SSujith Manoharan static void ath9k_antenna_check(struct ath_softc *sc, 931c3124df7SSujith Manoharan struct ath_rx_status *rs) 932c3124df7SSujith Manoharan { 933c3124df7SSujith Manoharan struct ath_hw *ah = sc->sc_ah; 934c3124df7SSujith Manoharan struct ath9k_hw_capabilities *pCap = &ah->caps; 935c3124df7SSujith Manoharan struct ath_common *common = ath9k_hw_common(ah); 936c3124df7SSujith Manoharan 937c3124df7SSujith Manoharan if (!(ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)) 938c3124df7SSujith Manoharan return; 939c3124df7SSujith Manoharan 940c3124df7SSujith Manoharan /* 941c3124df7SSujith Manoharan * Change the default rx antenna if rx diversity 942c3124df7SSujith Manoharan * chooses the other antenna 3 times in a row. 943c3124df7SSujith Manoharan */ 944c3124df7SSujith Manoharan if (sc->rx.defant != rs->rs_antenna) { 945c3124df7SSujith Manoharan if (++sc->rx.rxotherant >= 3) 946c3124df7SSujith Manoharan ath_setdefantenna(sc, rs->rs_antenna); 947c3124df7SSujith Manoharan } else { 948c3124df7SSujith Manoharan sc->rx.rxotherant = 0; 949c3124df7SSujith Manoharan } 950c3124df7SSujith Manoharan 951c3124df7SSujith Manoharan if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) { 952c3124df7SSujith Manoharan if (common->bt_ant_diversity) 953c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 954c3124df7SSujith Manoharan } else { 955c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 956c3124df7SSujith Manoharan } 957c3124df7SSujith Manoharan } 958c3124df7SSujith Manoharan 95921fbbca3SChristian Lamparter static void ath9k_apply_ampdu_details(struct ath_softc *sc, 96021fbbca3SChristian Lamparter struct ath_rx_status *rs, struct ieee80211_rx_status *rxs) 96121fbbca3SChristian Lamparter { 96221fbbca3SChristian Lamparter if (rs->rs_isaggr) { 96321fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN; 96421fbbca3SChristian Lamparter 96521fbbca3SChristian Lamparter rxs->ampdu_reference = sc->rx.ampdu_ref; 96621fbbca3SChristian Lamparter 96721fbbca3SChristian Lamparter if (!rs->rs_moreaggr) { 96821fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_IS_LAST; 96921fbbca3SChristian Lamparter sc->rx.ampdu_ref++; 97021fbbca3SChristian Lamparter } 97121fbbca3SChristian Lamparter 97221fbbca3SChristian Lamparter if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE) 97321fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR; 97421fbbca3SChristian Lamparter } 97521fbbca3SChristian Lamparter } 97621fbbca3SChristian Lamparter 977b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 978b5c80475SFelix Fietkau { 9791a04d59dSFelix Fietkau struct ath_rxbuf *bf; 9800d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 981b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 982b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 983b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 9847545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 985b5c80475SFelix Fietkau int retval; 986b5c80475SFelix Fietkau struct ath_rx_status rs; 987b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 988b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 989b5c80475SFelix Fietkau int dma_type; 990a6d2055bSFelix Fietkau u64 tsf = 0; 9918ab2cd09SLuis R. Rodriguez unsigned long flags; 9922e1cd495SFelix Fietkau dma_addr_t new_buf_addr; 993c82552c5STim Harvey unsigned int budget = 512; 994b5c80475SFelix Fietkau 995b5c80475SFelix Fietkau if (edma) 996b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 99756824223SMing Lei else 99856824223SMing Lei dma_type = DMA_FROM_DEVICE; 999b5c80475SFelix Fietkau 1000b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1001b5c80475SFelix Fietkau 1002a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1003a6d2055bSFelix Fietkau 1004b5c80475SFelix Fietkau do { 1005e1352fdeSLorenzo Bianconi bool decrypt_error = false; 1006b5c80475SFelix Fietkau 1007b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1008b5c80475SFelix Fietkau if (edma) 1009b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1010b5c80475SFelix Fietkau else 1011b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1012b5c80475SFelix Fietkau 1013b5c80475SFelix Fietkau if (!bf) 1014b5c80475SFelix Fietkau break; 1015b5c80475SFelix Fietkau 1016b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1017b5c80475SFelix Fietkau if (!skb) 1018b5c80475SFelix Fietkau continue; 1019b5c80475SFelix Fietkau 10200d95521eSFelix Fietkau /* 10210d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 10220d95521eSFelix Fietkau * the last one. 10230d95521eSFelix Fietkau */ 10240d95521eSFelix Fietkau if (sc->rx.frag) 10250d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 10260d95521eSFelix Fietkau else 10270d95521eSFelix Fietkau hdr_skb = skb; 10280d95521eSFelix Fietkau 1029f6307ddaSSujith Manoharan rxs = IEEE80211_SKB_RXCB(hdr_skb); 1030ffb1c56aSAshok Nagarajan memset(rxs, 0, sizeof(struct ieee80211_rx_status)); 1031ffb1c56aSAshok Nagarajan 10326f38482eSSujith Manoharan retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs, 1033e0dd1a96SSujith Manoharan &decrypt_error, tsf); 103483c76570SZefir Kurtisi if (retval) 103583c76570SZefir Kurtisi goto requeue_drop_frag; 103683c76570SZefir Kurtisi 1037203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1038203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1039cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1040203c4805SLuis R. Rodriguez 1041203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1042203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1043203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1044203c4805SLuis R. Rodriguez * processing. */ 104515072189SBen Greear if (!requeue_skb) { 104615072189SBen Greear RX_STAT_INC(rx_oom_err); 10470d95521eSFelix Fietkau goto requeue_drop_frag; 104815072189SBen Greear } 1049203c4805SLuis R. Rodriguez 10502e1cd495SFelix Fietkau /* We will now give hardware our shiny new allocated skb */ 10512e1cd495SFelix Fietkau new_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 10522e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 10532e1cd495SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) { 10542e1cd495SFelix Fietkau dev_kfree_skb_any(requeue_skb); 10552e1cd495SFelix Fietkau goto requeue_drop_frag; 10562e1cd495SFelix Fietkau } 10572e1cd495SFelix Fietkau 1058203c4805SLuis R. Rodriguez /* Unmap the frame */ 1059203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 10602e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 1061203c4805SLuis R. Rodriguez 1062176f0e84SSujith Manoharan bf->bf_mpdu = requeue_skb; 1063176f0e84SSujith Manoharan bf->bf_buf_addr = new_buf_addr; 1064176f0e84SSujith Manoharan 1065b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1066b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1067b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1068203c4805SLuis R. Rodriguez 10690d95521eSFelix Fietkau if (!rs.rs_more) 10705a078fcbSOleksij Rempel ath9k_cmn_rx_skb_postprocess(common, hdr_skb, &rs, 1071c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1072203c4805SLuis R. Rodriguez 10730d95521eSFelix Fietkau if (rs.rs_more) { 107415072189SBen Greear RX_STAT_INC(rx_frags); 10750d95521eSFelix Fietkau /* 10760d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 10770d95521eSFelix Fietkau * used to link buffers together for a sort of 10780d95521eSFelix Fietkau * scatter-gather operation. 10790d95521eSFelix Fietkau */ 10800d95521eSFelix Fietkau if (sc->rx.frag) { 10810d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 10820d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 10830d95521eSFelix Fietkau dev_kfree_skb_any(skb); 108415072189SBen Greear RX_STAT_INC(rx_too_many_frags_err); 10850d95521eSFelix Fietkau skb = NULL; 10860d95521eSFelix Fietkau } 10870d95521eSFelix Fietkau sc->rx.frag = skb; 10880d95521eSFelix Fietkau goto requeue; 10890d95521eSFelix Fietkau } 10900d95521eSFelix Fietkau 10910d95521eSFelix Fietkau if (sc->rx.frag) { 10920d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 10930d95521eSFelix Fietkau 10940d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 10950d95521eSFelix Fietkau dev_kfree_skb(skb); 109615072189SBen Greear RX_STAT_INC(rx_oom_err); 10970d95521eSFelix Fietkau goto requeue_drop_frag; 10980d95521eSFelix Fietkau } 10990d95521eSFelix Fietkau 1100b5447ff9SEric Dumazet sc->rx.frag = NULL; 1101b5447ff9SEric Dumazet 11020d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 11030d95521eSFelix Fietkau skb->len); 11040d95521eSFelix Fietkau dev_kfree_skb_any(skb); 11050d95521eSFelix Fietkau skb = hdr_skb; 11060d95521eSFelix Fietkau } 11070d95521eSFelix Fietkau 110866760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 110966760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 111066760eacSFelix Fietkau 11118ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1112aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 11131b04b930SSujith PS_WAIT_FOR_CAB | 1114aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1115cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1116f73c604cSRajkumar Manoharan ath_rx_ps(sc, skb, rs.is_mybeacon); 11178ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1118cc65965cSJouni Malinen 1119c3124df7SSujith Manoharan ath9k_antenna_check(sc, &rs); 112021fbbca3SChristian Lamparter ath9k_apply_ampdu_details(sc, &rs, rxs); 1121350e2dcbSSujith Manoharan ath_debug_rate_stats(sc, &rs, skb); 112221fbbca3SChristian Lamparter 11237545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1124cc65965cSJouni Malinen 11250d95521eSFelix Fietkau requeue_drop_frag: 11260d95521eSFelix Fietkau if (sc->rx.frag) { 11270d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 11280d95521eSFelix Fietkau sc->rx.frag = NULL; 11290d95521eSFelix Fietkau } 1130203c4805SLuis R. Rodriguez requeue: 1131b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1132a3dc48e8SFelix Fietkau 11337dd74f5fSFelix Fietkau if (!edma) { 11347dd74f5fSFelix Fietkau ath_rx_buf_relink(sc, bf, flush); 11353a758134STim Harvey if (!flush) 113695294973SFelix Fietkau ath9k_hw_rxena(ah); 11377dd74f5fSFelix Fietkau } else if (!flush) { 11387dd74f5fSFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1139b5c80475SFelix Fietkau } 1140c82552c5STim Harvey 1141c82552c5STim Harvey if (!budget--) 1142c82552c5STim Harvey break; 1143203c4805SLuis R. Rodriguez } while (1); 1144203c4805SLuis R. Rodriguez 114529ab0b36SRajkumar Manoharan if (!(ah->imask & ATH9K_INT_RXEOL)) { 114629ab0b36SRajkumar Manoharan ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 114772d874c6SFelix Fietkau ath9k_hw_set_interrupts(ah); 114829ab0b36SRajkumar Manoharan } 114929ab0b36SRajkumar Manoharan 1150203c4805SLuis R. Rodriguez return 0; 1151203c4805SLuis R. Rodriguez } 1152