1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 21b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb)) 22b5c80475SFelix Fietkau 23102885a5SVasanthakumar Thiagarajan static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta, 24102885a5SVasanthakumar Thiagarajan int mindelta, int main_rssi_avg, 25102885a5SVasanthakumar Thiagarajan int alt_rssi_avg, int pkt_count) 26102885a5SVasanthakumar Thiagarajan { 27102885a5SVasanthakumar Thiagarajan return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 28102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + maxdelta)) || 29102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50); 30102885a5SVasanthakumar Thiagarajan } 31102885a5SVasanthakumar Thiagarajan 32b85c5734SMohammed Shafi Shajakhan static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio, 33b85c5734SMohammed Shafi Shajakhan int curr_main_set, int curr_alt_set, 34b85c5734SMohammed Shafi Shajakhan int alt_rssi_avg, int main_rssi_avg) 35b85c5734SMohammed Shafi Shajakhan { 36b85c5734SMohammed Shafi Shajakhan bool result = false; 37b85c5734SMohammed Shafi Shajakhan switch (div_group) { 38b85c5734SMohammed Shafi Shajakhan case 0: 39b85c5734SMohammed Shafi Shajakhan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 40b85c5734SMohammed Shafi Shajakhan result = true; 41b85c5734SMohammed Shafi Shajakhan break; 42b85c5734SMohammed Shafi Shajakhan case 1: 4366ce235aSGabor Juhos case 2: 44b85c5734SMohammed Shafi Shajakhan if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) && 45b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) && 46b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 5))) || 47b85c5734SMohammed Shafi Shajakhan ((curr_main_set == ATH_ANT_DIV_COMB_LNA1) && 48b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) && 49b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 2)))) && 50b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= 4)) 51b85c5734SMohammed Shafi Shajakhan result = true; 52b85c5734SMohammed Shafi Shajakhan else 53b85c5734SMohammed Shafi Shajakhan result = false; 54b85c5734SMohammed Shafi Shajakhan break; 55b85c5734SMohammed Shafi Shajakhan } 56b85c5734SMohammed Shafi Shajakhan 57b85c5734SMohammed Shafi Shajakhan return result; 58b85c5734SMohammed Shafi Shajakhan } 59b85c5734SMohammed Shafi Shajakhan 60ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 61ededf1f8SVasanthakumar Thiagarajan { 62ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 63ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 64ededf1f8SVasanthakumar Thiagarajan } 65ededf1f8SVasanthakumar Thiagarajan 66203c4805SLuis R. Rodriguez /* 67203c4805SLuis R. Rodriguez * Setup and link descriptors. 68203c4805SLuis R. Rodriguez * 69203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 70203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 71203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 72203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 73203c4805SLuis R. Rodriguez */ 74203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf) 75203c4805SLuis R. Rodriguez { 76203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 77cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 78203c4805SLuis R. Rodriguez struct ath_desc *ds; 79203c4805SLuis R. Rodriguez struct sk_buff *skb; 80203c4805SLuis R. Rodriguez 81203c4805SLuis R. Rodriguez ATH_RXBUF_RESET(bf); 82203c4805SLuis R. Rodriguez 83203c4805SLuis R. Rodriguez ds = bf->bf_desc; 84203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 85203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 86203c4805SLuis R. Rodriguez 87203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 88203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 899680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 90203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 91203c4805SLuis R. Rodriguez 92cc861f74SLuis R. Rodriguez /* 93cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 94203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 95cc861f74SLuis R. Rodriguez * to process 96cc861f74SLuis R. Rodriguez */ 97203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 98cc861f74SLuis R. Rodriguez common->rx_bufsize, 99203c4805SLuis R. Rodriguez 0); 100203c4805SLuis R. Rodriguez 101203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 102203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 103203c4805SLuis R. Rodriguez else 104203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 105203c4805SLuis R. Rodriguez 106203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 107203c4805SLuis R. Rodriguez } 108203c4805SLuis R. Rodriguez 109203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 110203c4805SLuis R. Rodriguez { 111203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 112203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 113203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 114203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 115203c4805SLuis R. Rodriguez } 116203c4805SLuis R. Rodriguez 117203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 118203c4805SLuis R. Rodriguez { 119203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 1201510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 1211510718dSLuis R. Rodriguez 122203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 123203c4805SLuis R. Rodriguez 124203c4805SLuis R. Rodriguez /* configure rx filter */ 125203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 126203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 127203c4805SLuis R. Rodriguez 128203c4805SLuis R. Rodriguez /* configure bssid mask */ 12913b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 130203c4805SLuis R. Rodriguez 131203c4805SLuis R. Rodriguez /* configure operational mode */ 132203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 133203c4805SLuis R. Rodriguez 134203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 135203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 136203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 137203c4805SLuis R. Rodriguez } 138203c4805SLuis R. Rodriguez 139b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 140b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 141b5c80475SFelix Fietkau { 142b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 143b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 144b5c80475SFelix Fietkau struct sk_buff *skb; 145b5c80475SFelix Fietkau struct ath_buf *bf; 146b5c80475SFelix Fietkau 147b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 148b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 149b5c80475SFelix Fietkau return false; 150b5c80475SFelix Fietkau 151b5c80475SFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 152b5c80475SFelix Fietkau list_del_init(&bf->list); 153b5c80475SFelix Fietkau 154b5c80475SFelix Fietkau skb = bf->bf_mpdu; 155b5c80475SFelix Fietkau 156b5c80475SFelix Fietkau ATH_RXBUF_RESET(bf); 157b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 158b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 159b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 160b5c80475SFelix Fietkau 161b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 162b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 163b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_fifo, skb); 164b5c80475SFelix Fietkau 165b5c80475SFelix Fietkau return true; 166b5c80475SFelix Fietkau } 167b5c80475SFelix Fietkau 168b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 169b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype, int size) 170b5c80475SFelix Fietkau { 171b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 172b5c80475SFelix Fietkau u32 nbuf = 0; 173b5c80475SFelix Fietkau 174b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 175226afe68SJoe Perches ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n"); 176b5c80475SFelix Fietkau return; 177b5c80475SFelix Fietkau } 178b5c80475SFelix Fietkau 179b5c80475SFelix Fietkau while (!list_empty(&sc->rx.rxbuf)) { 180b5c80475SFelix Fietkau nbuf++; 181b5c80475SFelix Fietkau 182b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 183b5c80475SFelix Fietkau break; 184b5c80475SFelix Fietkau 185b5c80475SFelix Fietkau if (nbuf >= size) 186b5c80475SFelix Fietkau break; 187b5c80475SFelix Fietkau } 188b5c80475SFelix Fietkau } 189b5c80475SFelix Fietkau 190b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 191b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 192b5c80475SFelix Fietkau { 193b5c80475SFelix Fietkau struct ath_buf *bf; 194b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 195b5c80475SFelix Fietkau struct sk_buff *skb; 196b5c80475SFelix Fietkau 197b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 198b5c80475SFelix Fietkau 199b5c80475SFelix Fietkau while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 200b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 201b5c80475SFelix Fietkau BUG_ON(!bf); 202b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 203b5c80475SFelix Fietkau } 204b5c80475SFelix Fietkau } 205b5c80475SFelix Fietkau 206b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 207b5c80475SFelix Fietkau { 208*ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 209*ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 210b5c80475SFelix Fietkau struct ath_buf *bf; 211b5c80475SFelix Fietkau 212b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 213b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 214b5c80475SFelix Fietkau 215b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 216*ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 217*ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 218*ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 219*ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 220b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 221*ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 222*ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 223*ba542385SMohammed Shafi Shajakhan } 224b5c80475SFelix Fietkau } 225b5c80475SFelix Fietkau 226b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 227b5c80475SFelix Fietkau 228b5c80475SFelix Fietkau kfree(sc->rx.rx_bufptr); 229b5c80475SFelix Fietkau sc->rx.rx_bufptr = NULL; 230b5c80475SFelix Fietkau } 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 233b5c80475SFelix Fietkau { 234b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_fifo); 235b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_buffers); 236b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 237b5c80475SFelix Fietkau } 238b5c80475SFelix Fietkau 239b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 240b5c80475SFelix Fietkau { 241b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 242b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 243b5c80475SFelix Fietkau struct sk_buff *skb; 244b5c80475SFelix Fietkau struct ath_buf *bf; 245b5c80475SFelix Fietkau int error = 0, i; 246b5c80475SFelix Fietkau u32 size; 247b5c80475SFelix Fietkau 248b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 249b5c80475SFelix Fietkau ah->caps.rx_status_len); 250b5c80475SFelix Fietkau 251b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 252b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 253b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 254b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 255b5c80475SFelix Fietkau 256b5c80475SFelix Fietkau size = sizeof(struct ath_buf) * nbufs; 257b5c80475SFelix Fietkau bf = kzalloc(size, GFP_KERNEL); 258b5c80475SFelix Fietkau if (!bf) 259b5c80475SFelix Fietkau return -ENOMEM; 260b5c80475SFelix Fietkau 261b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 262b5c80475SFelix Fietkau sc->rx.rx_bufptr = bf; 263b5c80475SFelix Fietkau 264b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 265b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 266b5c80475SFelix Fietkau if (!skb) { 267b5c80475SFelix Fietkau error = -ENOMEM; 268b5c80475SFelix Fietkau goto rx_init_fail; 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 272b5c80475SFelix Fietkau bf->bf_mpdu = skb; 273b5c80475SFelix Fietkau 274b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 275b5c80475SFelix Fietkau common->rx_bufsize, 276b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 277b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 278b5c80475SFelix Fietkau bf->bf_buf_addr))) { 279b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 280b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2816cf9e995SBen Greear bf->bf_buf_addr = 0; 2823800276aSJoe Perches ath_err(common, 283b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 284b5c80475SFelix Fietkau error = -ENOMEM; 285b5c80475SFelix Fietkau goto rx_init_fail; 286b5c80475SFelix Fietkau } 287b5c80475SFelix Fietkau 288b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 289b5c80475SFelix Fietkau } 290b5c80475SFelix Fietkau 291b5c80475SFelix Fietkau return 0; 292b5c80475SFelix Fietkau 293b5c80475SFelix Fietkau rx_init_fail: 294b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 295b5c80475SFelix Fietkau return error; 296b5c80475SFelix Fietkau } 297b5c80475SFelix Fietkau 298b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 299b5c80475SFelix Fietkau { 300b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 301b5c80475SFelix Fietkau 302b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 303b5c80475SFelix Fietkau 304b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP, 305b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize); 306b5c80475SFelix Fietkau 307b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP, 308b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize); 309b5c80475SFelix Fietkau 310b5c80475SFelix Fietkau ath_opmode_init(sc); 311b5c80475SFelix Fietkau 31248a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 3137583c550SLuis R. Rodriguez 3147583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 315b5c80475SFelix Fietkau } 316b5c80475SFelix Fietkau 317b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 318b5c80475SFelix Fietkau { 319b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 320b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 321b5c80475SFelix Fietkau } 322b5c80475SFelix Fietkau 323203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 324203c4805SLuis R. Rodriguez { 32527c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 326203c4805SLuis R. Rodriguez struct sk_buff *skb; 327203c4805SLuis R. Rodriguez struct ath_buf *bf; 328203c4805SLuis R. Rodriguez int error = 0; 329203c4805SLuis R. Rodriguez 3304bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 331203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 332203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxbuflock); 333203c4805SLuis R. Rodriguez 3340d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 3350d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 3360d95521eSFelix Fietkau 337b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 338b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 339b5c80475SFelix Fietkau } else { 340226afe68SJoe Perches ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n", 341cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 342203c4805SLuis R. Rodriguez 343203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 344203c4805SLuis R. Rodriguez 345203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 3464adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 347203c4805SLuis R. Rodriguez if (error != 0) { 3483800276aSJoe Perches ath_err(common, 349b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 350b5c80475SFelix Fietkau error); 351203c4805SLuis R. Rodriguez goto err; 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez 354203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 355b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 356b5c80475SFelix Fietkau GFP_KERNEL); 357203c4805SLuis R. Rodriguez if (skb == NULL) { 358203c4805SLuis R. Rodriguez error = -ENOMEM; 359203c4805SLuis R. Rodriguez goto err; 360203c4805SLuis R. Rodriguez } 361203c4805SLuis R. Rodriguez 362203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 363203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 364cc861f74SLuis R. Rodriguez common->rx_bufsize, 365203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 366203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 367203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 368203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 369203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3706cf9e995SBen Greear bf->bf_buf_addr = 0; 3713800276aSJoe Perches ath_err(common, 372203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 373203c4805SLuis R. Rodriguez error = -ENOMEM; 374203c4805SLuis R. Rodriguez goto err; 375203c4805SLuis R. Rodriguez } 376203c4805SLuis R. Rodriguez } 377203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 378b5c80475SFelix Fietkau } 379203c4805SLuis R. Rodriguez 380203c4805SLuis R. Rodriguez err: 381203c4805SLuis R. Rodriguez if (error) 382203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 383203c4805SLuis R. Rodriguez 384203c4805SLuis R. Rodriguez return error; 385203c4805SLuis R. Rodriguez } 386203c4805SLuis R. Rodriguez 387203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 388203c4805SLuis R. Rodriguez { 389cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 390cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 391203c4805SLuis R. Rodriguez struct sk_buff *skb; 392203c4805SLuis R. Rodriguez struct ath_buf *bf; 393203c4805SLuis R. Rodriguez 394b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 395b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 396b5c80475SFelix Fietkau return; 397b5c80475SFelix Fietkau } else { 398203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 399203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 400203c4805SLuis R. Rodriguez if (skb) { 401203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 402b5c80475SFelix Fietkau common->rx_bufsize, 403b5c80475SFelix Fietkau DMA_FROM_DEVICE); 404203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 4056cf9e995SBen Greear bf->bf_buf_addr = 0; 4066cf9e995SBen Greear bf->bf_mpdu = NULL; 407203c4805SLuis R. Rodriguez } 408203c4805SLuis R. Rodriguez } 409203c4805SLuis R. Rodriguez 410203c4805SLuis R. Rodriguez if (sc->rx.rxdma.dd_desc_len != 0) 411203c4805SLuis R. Rodriguez ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf); 412203c4805SLuis R. Rodriguez } 413b5c80475SFelix Fietkau } 414203c4805SLuis R. Rodriguez 415203c4805SLuis R. Rodriguez /* 416203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 417203c4805SLuis R. Rodriguez * operating mode and state: 418203c4805SLuis R. Rodriguez * 419203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 420203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 421203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 422203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 423203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 424203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 425203c4805SLuis R. Rodriguez * o accept beacons: 426203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 427203c4805SLuis R. Rodriguez * node table entries for peers, 428203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 429203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 430203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 431203c4805SLuis R. Rodriguez * - when scanning 432203c4805SLuis R. Rodriguez */ 433203c4805SLuis R. Rodriguez 434203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 435203c4805SLuis R. Rodriguez { 436203c4805SLuis R. Rodriguez #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR) 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez u32 rfilt; 439203c4805SLuis R. Rodriguez 440203c4805SLuis R. Rodriguez rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE) 441203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 442203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 443203c4805SLuis R. Rodriguez 4449c1d8e4aSJouni Malinen if (sc->rx.rxfilter & FIF_PROBE_REQ) 445203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 446203c4805SLuis R. Rodriguez 447203c4805SLuis R. Rodriguez /* 448203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 449203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 450203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 451203c4805SLuis R. Rodriguez */ 4522e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 453203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 454203c4805SLuis R. Rodriguez 455203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 456203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 457203c4805SLuis R. Rodriguez 458203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 459cfda6695SBen Greear (sc->nvifs <= 1) && 460203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 461203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 462203c4805SLuis R. Rodriguez else 463203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 464203c4805SLuis R. Rodriguez 465264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 46666afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 467203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 468203c4805SLuis R. Rodriguez 4697ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4707ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4717ea310beSSujith 4727545daf4SFelix Fietkau if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 4735eb6ba83SJavier Cardona /* The following may also be needed for other older chips */ 4745eb6ba83SJavier Cardona if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160) 4755eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 476203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 477203c4805SLuis R. Rodriguez } 478203c4805SLuis R. Rodriguez 479203c4805SLuis R. Rodriguez return rfilt; 480203c4805SLuis R. Rodriguez 481203c4805SLuis R. Rodriguez #undef RX_FILTER_PRESERVE 482203c4805SLuis R. Rodriguez } 483203c4805SLuis R. Rodriguez 484203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 485203c4805SLuis R. Rodriguez { 486203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 487203c4805SLuis R. Rodriguez struct ath_buf *bf, *tbf; 488203c4805SLuis R. Rodriguez 489b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 490b5c80475SFelix Fietkau ath_edma_start_recv(sc); 491b5c80475SFelix Fietkau return 0; 492b5c80475SFelix Fietkau } 493b5c80475SFelix Fietkau 494203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 495203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 496203c4805SLuis R. Rodriguez goto start_recv; 497203c4805SLuis R. Rodriguez 498203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 499203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 500203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 501203c4805SLuis R. Rodriguez } 502203c4805SLuis R. Rodriguez 503203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 504203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 505203c4805SLuis R. Rodriguez goto start_recv; 506203c4805SLuis R. Rodriguez 507203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 508203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 509203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 510203c4805SLuis R. Rodriguez 511203c4805SLuis R. Rodriguez start_recv: 512203c4805SLuis R. Rodriguez ath_opmode_init(sc); 51348a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 514203c4805SLuis R. Rodriguez 5157583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 5167583c550SLuis R. Rodriguez 517203c4805SLuis R. Rodriguez return 0; 518203c4805SLuis R. Rodriguez } 519203c4805SLuis R. Rodriguez 520203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 521203c4805SLuis R. Rodriguez { 522203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 5235882da02SFelix Fietkau bool stopped, reset = false; 524203c4805SLuis R. Rodriguez 5251e450285SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 526d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 527203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 5285882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 529b5c80475SFelix Fietkau 530b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 531b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 532b5c80475SFelix Fietkau else 533203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 5341e450285SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 535203c4805SLuis R. Rodriguez 536d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 537d584747bSRajkumar Manoharan unlikely(!stopped)) { 538d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 539d7fd1b50SBen Greear "Could not stop RX, we could be " 54078a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 541d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 542d7fd1b50SBen Greear } 5432232d31bSFelix Fietkau return stopped && !reset; 544203c4805SLuis R. Rodriguez } 545203c4805SLuis R. Rodriguez 546203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc) 547203c4805SLuis R. Rodriguez { 548203c4805SLuis R. Rodriguez sc->sc_flags |= SC_OP_RXFLUSH; 549b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 550b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, true); 551b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, false); 552203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 553203c4805SLuis R. Rodriguez } 554203c4805SLuis R. Rodriguez 555cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 556cc65965cSJouni Malinen { 557cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 558cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 559cc65965cSJouni Malinen u8 *pos, *end, id, elen; 560cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 561cc65965cSJouni Malinen 562cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 563cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 564cc65965cSJouni Malinen end = skb->data + skb->len; 565cc65965cSJouni Malinen 566cc65965cSJouni Malinen while (pos + 2 < end) { 567cc65965cSJouni Malinen id = *pos++; 568cc65965cSJouni Malinen elen = *pos++; 569cc65965cSJouni Malinen if (pos + elen > end) 570cc65965cSJouni Malinen break; 571cc65965cSJouni Malinen 572cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 573cc65965cSJouni Malinen if (elen < sizeof(*tim)) 574cc65965cSJouni Malinen break; 575cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 576cc65965cSJouni Malinen if (tim->dtim_count != 0) 577cc65965cSJouni Malinen break; 578cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 579cc65965cSJouni Malinen } 580cc65965cSJouni Malinen 581cc65965cSJouni Malinen pos += elen; 582cc65965cSJouni Malinen } 583cc65965cSJouni Malinen 584cc65965cSJouni Malinen return false; 585cc65965cSJouni Malinen } 586cc65965cSJouni Malinen 587cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 588cc65965cSJouni Malinen { 589cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 5901510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 591cc65965cSJouni Malinen 592cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 593cc65965cSJouni Malinen return; 594cc65965cSJouni Malinen 595cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 5964801416cSBen Greear if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0) { 5974801416cSBen Greear /* TODO: This doesn't work well if you have stations 5984801416cSBen Greear * associated to two different APs because curbssid 5994801416cSBen Greear * is just the last AP that any of the stations associated 6004801416cSBen Greear * with. 6014801416cSBen Greear */ 602cc65965cSJouni Malinen return; /* not from our current AP */ 6034801416cSBen Greear } 604cc65965cSJouni Malinen 6051b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 606293dc5dfSGabor Juhos 6071b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 6081b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 609226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 610226afe68SJoe Perches "Reconfigure Beacon timers based on timestamp from the AP\n"); 61199e4d43aSRajkumar Manoharan ath_set_beacon(sc); 612deb75188SRajkumar Manoharan sc->ps_flags &= ~PS_TSFOOR_SYNC; 613ccdfeab6SJouni Malinen } 614ccdfeab6SJouni Malinen 615cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 616cc65965cSJouni Malinen /* 617cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 61858f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 61958f5fffdSGabor Juhos * received properly, the next beacon frame will work as 62058f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 62158f5fffdSGabor Juhos * so we are waiting for it as well. 622cc65965cSJouni Malinen */ 623226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 624226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 6251b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 626cc65965cSJouni Malinen return; 627cc65965cSJouni Malinen } 628cc65965cSJouni Malinen 6291b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 630cc65965cSJouni Malinen /* 631cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 632cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 633cc65965cSJouni Malinen * been delivered. 634cc65965cSJouni Malinen */ 6351b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 636226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 637c46917bbSLuis R. Rodriguez "PS wait for CAB frames timed out\n"); 638cc65965cSJouni Malinen } 639cc65965cSJouni Malinen } 640cc65965cSJouni Malinen 641cc65965cSJouni Malinen static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb) 642cc65965cSJouni Malinen { 643cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 644c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 645cc65965cSJouni Malinen 646cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 647cc65965cSJouni Malinen 648cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 649ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 650ededf1f8SVasanthakumar Thiagarajan && ieee80211_is_beacon(hdr->frame_control)) 651cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 6521b04b930SSujith else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 653cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 654cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 655cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 656cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 657cc65965cSJouni Malinen /* 658cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 659cc65965cSJouni Malinen * point. 660cc65965cSJouni Malinen */ 6613fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 662226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 663c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6641b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6659a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6669a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6671b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 668226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 669226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6701b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6711b04b930SSujith PS_WAIT_FOR_CAB | 6721b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6731b04b930SSujith PS_WAIT_FOR_TX_ACK)); 674cc65965cSJouni Malinen } 675cc65965cSJouni Malinen } 676cc65965cSJouni Malinen 677b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 678b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 679203c4805SLuis R. Rodriguez { 680b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 681203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 68227c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 683b5c80475SFelix Fietkau struct sk_buff *skb; 684b5c80475SFelix Fietkau struct ath_buf *bf; 685b5c80475SFelix Fietkau int ret; 686203c4805SLuis R. Rodriguez 687b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 688b5c80475SFelix Fietkau if (!skb) 689b5c80475SFelix Fietkau return false; 690203c4805SLuis R. Rodriguez 691b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 692b5c80475SFelix Fietkau BUG_ON(!bf); 693b5c80475SFelix Fietkau 694ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 695b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 696b5c80475SFelix Fietkau 697b5c80475SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data); 698ce9426d1SMing Lei if (ret == -EINPROGRESS) { 699ce9426d1SMing Lei /*let device gain the buffer again*/ 700ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 701ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 702b5c80475SFelix Fietkau return false; 703ce9426d1SMing Lei } 704b5c80475SFelix Fietkau 705b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 706b5c80475SFelix Fietkau if (ret == -EINVAL) { 707b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 708b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 709b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 710b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 711b5c80475SFelix Fietkau if (!skb) 712b5c80475SFelix Fietkau return true; 713b5c80475SFelix Fietkau 714b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 715b5c80475SFelix Fietkau BUG_ON(!bf); 716b5c80475SFelix Fietkau 717b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 718b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 719b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 720083e3e8dSVasanthakumar Thiagarajan return true; 721b5c80475SFelix Fietkau } 722b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_buffers, skb); 723b5c80475SFelix Fietkau 724b5c80475SFelix Fietkau return true; 725b5c80475SFelix Fietkau } 726b5c80475SFelix Fietkau 727b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 728b5c80475SFelix Fietkau struct ath_rx_status *rs, 729b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 730b5c80475SFelix Fietkau { 731b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 732b5c80475SFelix Fietkau struct sk_buff *skb; 733b5c80475SFelix Fietkau struct ath_buf *bf; 734b5c80475SFelix Fietkau 735b5c80475SFelix Fietkau while (ath_edma_get_buffers(sc, qtype)); 736b5c80475SFelix Fietkau skb = __skb_dequeue(&rx_edma->rx_buffers); 737b5c80475SFelix Fietkau if (!skb) 738b5c80475SFelix Fietkau return NULL; 739b5c80475SFelix Fietkau 740b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 741b5c80475SFelix Fietkau ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data); 742b5c80475SFelix Fietkau return bf; 743b5c80475SFelix Fietkau } 744b5c80475SFelix Fietkau 745b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc, 746b5c80475SFelix Fietkau struct ath_rx_status *rs) 747b5c80475SFelix Fietkau { 748b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 749b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 750b5c80475SFelix Fietkau struct ath_desc *ds; 751b5c80475SFelix Fietkau struct ath_buf *bf; 752b5c80475SFelix Fietkau int ret; 753203c4805SLuis R. Rodriguez 754203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 755203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 756b5c80475SFelix Fietkau return NULL; 757203c4805SLuis R. Rodriguez } 758203c4805SLuis R. Rodriguez 759203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 760203c4805SLuis R. Rodriguez ds = bf->bf_desc; 761203c4805SLuis R. Rodriguez 762203c4805SLuis R. Rodriguez /* 763203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 764203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 765203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 766203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 767203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 768203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 769203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 770203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 771203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 772203c4805SLuis R. Rodriguez */ 773b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0); 774b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 77529bffa96SFelix Fietkau struct ath_rx_status trs; 776203c4805SLuis R. Rodriguez struct ath_buf *tbf; 777203c4805SLuis R. Rodriguez struct ath_desc *tds; 778203c4805SLuis R. Rodriguez 77929bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 780203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 781203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 782b5c80475SFelix Fietkau return NULL; 783203c4805SLuis R. Rodriguez } 784203c4805SLuis R. Rodriguez 785203c4805SLuis R. Rodriguez tbf = list_entry(bf->list.next, struct ath_buf, list); 786203c4805SLuis R. Rodriguez 787203c4805SLuis R. Rodriguez /* 788203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 789203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 790203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 791203c4805SLuis R. Rodriguez * set or not. 792203c4805SLuis R. Rodriguez * 793203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 794203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 795203c4805SLuis R. Rodriguez * this descriptor and continue... 796203c4805SLuis R. Rodriguez */ 797203c4805SLuis R. Rodriguez 798203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 799b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0); 800b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 801b5c80475SFelix Fietkau return NULL; 802203c4805SLuis R. Rodriguez } 803203c4805SLuis R. Rodriguez 804b5c80475SFelix Fietkau if (!bf->bf_mpdu) 805b5c80475SFelix Fietkau return bf; 806203c4805SLuis R. Rodriguez 807203c4805SLuis R. Rodriguez /* 808203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 809203c4805SLuis R. Rodriguez * 1. accessing the frame 810203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 811203c4805SLuis R. Rodriguez */ 812ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 813cc861f74SLuis R. Rodriguez common->rx_bufsize, 814203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 815203c4805SLuis R. Rodriguez 816b5c80475SFelix Fietkau return bf; 817b5c80475SFelix Fietkau } 818b5c80475SFelix Fietkau 819d435700fSSujith /* Assumes you've already done the endian to CPU conversion */ 820d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common, 8219f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 822d435700fSSujith struct ieee80211_rx_status *rxs, 823d435700fSSujith struct ath_rx_status *rx_stats, 824d435700fSSujith bool *decrypt_error) 825d435700fSSujith { 82666760eacSFelix Fietkau bool is_mc, is_valid_tkip, strip_mic, mic_error; 827d435700fSSujith struct ath_hw *ah = common->ah; 828d435700fSSujith __le16 fc; 829b7b1b512SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 830d435700fSSujith 831d435700fSSujith fc = hdr->frame_control; 832d435700fSSujith 83366760eacSFelix Fietkau is_mc = !!is_multicast_ether_addr(hdr->addr1); 83466760eacSFelix Fietkau is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID && 83566760eacSFelix Fietkau test_bit(rx_stats->rs_keyix, common->tkip_keymap); 83666760eacSFelix Fietkau strip_mic = is_valid_tkip && !(rx_stats->rs_status & 83766760eacSFelix Fietkau (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC)); 83866760eacSFelix Fietkau 839d435700fSSujith if (!rx_stats->rs_datalen) 840d435700fSSujith return false; 841d435700fSSujith /* 842d435700fSSujith * rs_status follows rs_datalen so if rs_datalen is too large 843d435700fSSujith * we can take a hint that hardware corrupted it, so ignore 844d435700fSSujith * those frames. 845d435700fSSujith */ 846b7b1b512SVasanthakumar Thiagarajan if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len)) 847d435700fSSujith return false; 848d435700fSSujith 8490d95521eSFelix Fietkau /* Only use error bits from the last fragment */ 850d435700fSSujith if (rx_stats->rs_more) 8510d95521eSFelix Fietkau return true; 852d435700fSSujith 85366760eacSFelix Fietkau mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) && 85466760eacSFelix Fietkau !ieee80211_has_morefrags(fc) && 85566760eacSFelix Fietkau !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) && 85666760eacSFelix Fietkau (rx_stats->rs_status & ATH9K_RXERR_MIC); 85766760eacSFelix Fietkau 858d435700fSSujith /* 859d435700fSSujith * The rx_stats->rs_status will not be set until the end of the 860d435700fSSujith * chained descriptors so it can be ignored if rs_more is set. The 861d435700fSSujith * rs_more will be false at the last element of the chained 862d435700fSSujith * descriptors. 863d435700fSSujith */ 864d435700fSSujith if (rx_stats->rs_status != 0) { 86566760eacSFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CRC) { 866d435700fSSujith rxs->flag |= RX_FLAG_FAILED_FCS_CRC; 86766760eacSFelix Fietkau mic_error = false; 86866760eacSFelix Fietkau } 869d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_PHY) 870d435700fSSujith return false; 871d435700fSSujith 872d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_DECRYPT) { 873d435700fSSujith *decrypt_error = true; 87466760eacSFelix Fietkau mic_error = false; 875d435700fSSujith } 87666760eacSFelix Fietkau 877d435700fSSujith /* 878d435700fSSujith * Reject error frames with the exception of 879d435700fSSujith * decryption and MIC failures. For monitor mode, 880d435700fSSujith * we also ignore the CRC error. 881d435700fSSujith */ 8825f841b41SRajkumar Manoharan if (ah->is_monitoring) { 883d435700fSSujith if (rx_stats->rs_status & 884d435700fSSujith ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC | 885d435700fSSujith ATH9K_RXERR_CRC)) 886d435700fSSujith return false; 887d435700fSSujith } else { 888d435700fSSujith if (rx_stats->rs_status & 889d435700fSSujith ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) { 890d435700fSSujith return false; 891d435700fSSujith } 892d435700fSSujith } 893d435700fSSujith } 89466760eacSFelix Fietkau 89566760eacSFelix Fietkau /* 89666760eacSFelix Fietkau * For unicast frames the MIC error bit can have false positives, 89766760eacSFelix Fietkau * so all MIC error reports need to be validated in software. 89866760eacSFelix Fietkau * False negatives are not common, so skip software verification 89966760eacSFelix Fietkau * if the hardware considers the MIC valid. 90066760eacSFelix Fietkau */ 90166760eacSFelix Fietkau if (strip_mic) 90266760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_STRIPPED; 90366760eacSFelix Fietkau else if (is_mc && mic_error) 90466760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_ERROR; 90566760eacSFelix Fietkau 906d435700fSSujith return true; 907d435700fSSujith } 908d435700fSSujith 909d435700fSSujith static int ath9k_process_rate(struct ath_common *common, 910d435700fSSujith struct ieee80211_hw *hw, 911d435700fSSujith struct ath_rx_status *rx_stats, 9129f167f64SVasanthakumar Thiagarajan struct ieee80211_rx_status *rxs) 913d435700fSSujith { 914d435700fSSujith struct ieee80211_supported_band *sband; 915d435700fSSujith enum ieee80211_band band; 916d435700fSSujith unsigned int i = 0; 917d435700fSSujith 918d435700fSSujith band = hw->conf.channel->band; 919d435700fSSujith sband = hw->wiphy->bands[band]; 920d435700fSSujith 921d435700fSSujith if (rx_stats->rs_rate & 0x80) { 922d435700fSSujith /* HT rate */ 923d435700fSSujith rxs->flag |= RX_FLAG_HT; 924d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_2040) 925d435700fSSujith rxs->flag |= RX_FLAG_40MHZ; 926d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_GI) 927d435700fSSujith rxs->flag |= RX_FLAG_SHORT_GI; 928d435700fSSujith rxs->rate_idx = rx_stats->rs_rate & 0x7f; 929d435700fSSujith return 0; 930d435700fSSujith } 931d435700fSSujith 932d435700fSSujith for (i = 0; i < sband->n_bitrates; i++) { 933d435700fSSujith if (sband->bitrates[i].hw_value == rx_stats->rs_rate) { 934d435700fSSujith rxs->rate_idx = i; 935d435700fSSujith return 0; 936d435700fSSujith } 937d435700fSSujith if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) { 938d435700fSSujith rxs->flag |= RX_FLAG_SHORTPRE; 939d435700fSSujith rxs->rate_idx = i; 940d435700fSSujith return 0; 941d435700fSSujith } 942d435700fSSujith } 943d435700fSSujith 944d435700fSSujith /* 945d435700fSSujith * No valid hardware bitrate found -- we should not get here 946d435700fSSujith * because hardware has already validated this frame as OK. 947d435700fSSujith */ 948226afe68SJoe Perches ath_dbg(common, ATH_DBG_XMIT, 949226afe68SJoe Perches "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 950226afe68SJoe Perches rx_stats->rs_rate); 951d435700fSSujith 952d435700fSSujith return -EINVAL; 953d435700fSSujith } 954d435700fSSujith 955d435700fSSujith static void ath9k_process_rssi(struct ath_common *common, 956d435700fSSujith struct ieee80211_hw *hw, 9579f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 958d435700fSSujith struct ath_rx_status *rx_stats) 959d435700fSSujith { 9609ac58615SFelix Fietkau struct ath_softc *sc = hw->priv; 961d435700fSSujith struct ath_hw *ah = common->ah; 9629fa23e17SFelix Fietkau int last_rssi; 963d435700fSSujith __le16 fc; 964d435700fSSujith 9652b892a98SRajkumar Manoharan if ((ah->opmode != NL80211_IFTYPE_STATION) && 9662b892a98SRajkumar Manoharan (ah->opmode != NL80211_IFTYPE_ADHOC)) 9679fa23e17SFelix Fietkau return; 9689fa23e17SFelix Fietkau 969d435700fSSujith fc = hdr->frame_control; 9709fa23e17SFelix Fietkau if (!ieee80211_is_beacon(fc) || 9714801416cSBen Greear compare_ether_addr(hdr->addr3, common->curbssid)) { 9724801416cSBen Greear /* TODO: This doesn't work well if you have stations 9734801416cSBen Greear * associated to two different APs because curbssid 9744801416cSBen Greear * is just the last AP that any of the stations associated 9754801416cSBen Greear * with. 9764801416cSBen Greear */ 9779fa23e17SFelix Fietkau return; 9784801416cSBen Greear } 979d435700fSSujith 9809fa23e17SFelix Fietkau if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr) 9819ac58615SFelix Fietkau ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi); 982686b9cb9SBen Greear 9839ac58615SFelix Fietkau last_rssi = sc->last_rssi; 984d435700fSSujith if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER)) 985d435700fSSujith rx_stats->rs_rssi = ATH_EP_RND(last_rssi, 986d435700fSSujith ATH_RSSI_EP_MULTIPLIER); 987d435700fSSujith if (rx_stats->rs_rssi < 0) 988d435700fSSujith rx_stats->rs_rssi = 0; 989d435700fSSujith 990d435700fSSujith /* Update Beacon RSSI, this is used by ANI. */ 991d435700fSSujith ah->stats.avgbrssi = rx_stats->rs_rssi; 992d435700fSSujith } 993d435700fSSujith 994d435700fSSujith /* 995d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 996d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 997d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 998d435700fSSujith */ 999d435700fSSujith static int ath9k_rx_skb_preprocess(struct ath_common *common, 1000d435700fSSujith struct ieee80211_hw *hw, 10019f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 1002d435700fSSujith struct ath_rx_status *rx_stats, 1003d435700fSSujith struct ieee80211_rx_status *rx_status, 1004d435700fSSujith bool *decrypt_error) 1005d435700fSSujith { 1006d435700fSSujith memset(rx_status, 0, sizeof(struct ieee80211_rx_status)); 1007d435700fSSujith 1008d435700fSSujith /* 1009d435700fSSujith * everything but the rate is checked here, the rate check is done 1010d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 1011d435700fSSujith */ 10129f167f64SVasanthakumar Thiagarajan if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error)) 1013d435700fSSujith return -EINVAL; 1014d435700fSSujith 10150d95521eSFelix Fietkau /* Only use status info from the last fragment */ 10160d95521eSFelix Fietkau if (rx_stats->rs_more) 10170d95521eSFelix Fietkau return 0; 10180d95521eSFelix Fietkau 10199f167f64SVasanthakumar Thiagarajan ath9k_process_rssi(common, hw, hdr, rx_stats); 1020d435700fSSujith 10219f167f64SVasanthakumar Thiagarajan if (ath9k_process_rate(common, hw, rx_stats, rx_status)) 1022d435700fSSujith return -EINVAL; 1023d435700fSSujith 1024d435700fSSujith rx_status->band = hw->conf.channel->band; 1025d435700fSSujith rx_status->freq = hw->conf.channel->center_freq; 1026d435700fSSujith rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + rx_stats->rs_rssi; 1027d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 10286ebacbb7SJohannes Berg rx_status->flag |= RX_FLAG_MACTIME_MPDU; 1029d435700fSSujith 1030d435700fSSujith return 0; 1031d435700fSSujith } 1032d435700fSSujith 1033d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common, 1034d435700fSSujith struct sk_buff *skb, 1035d435700fSSujith struct ath_rx_status *rx_stats, 1036d435700fSSujith struct ieee80211_rx_status *rxs, 1037d435700fSSujith bool decrypt_error) 1038d435700fSSujith { 1039d435700fSSujith struct ath_hw *ah = common->ah; 1040d435700fSSujith struct ieee80211_hdr *hdr; 1041d435700fSSujith int hdrlen, padpos, padsize; 1042d435700fSSujith u8 keyix; 1043d435700fSSujith __le16 fc; 1044d435700fSSujith 1045d435700fSSujith /* see if any padding is done by the hw and remove it */ 1046d435700fSSujith hdr = (struct ieee80211_hdr *) skb->data; 1047d435700fSSujith hdrlen = ieee80211_get_hdrlen_from_skb(skb); 1048d435700fSSujith fc = hdr->frame_control; 1049d435700fSSujith padpos = ath9k_cmn_padpos(hdr->frame_control); 1050d435700fSSujith 1051d435700fSSujith /* The MAC header is padded to have 32-bit boundary if the 1052d435700fSSujith * packet payload is non-zero. The general calculation for 1053d435700fSSujith * padsize would take into account odd header lengths: 1054d435700fSSujith * padsize = (4 - padpos % 4) % 4; However, since only 1055d435700fSSujith * even-length headers are used, padding can only be 0 or 2 1056d435700fSSujith * bytes and we can optimize this a bit. In addition, we must 1057d435700fSSujith * not try to remove padding from short control frames that do 1058d435700fSSujith * not have payload. */ 1059d435700fSSujith padsize = padpos & 3; 1060d435700fSSujith if (padsize && skb->len>=padpos+padsize+FCS_LEN) { 1061d435700fSSujith memmove(skb->data + padsize, skb->data, padpos); 1062d435700fSSujith skb_pull(skb, padsize); 1063d435700fSSujith } 1064d435700fSSujith 1065d435700fSSujith keyix = rx_stats->rs_keyix; 1066d435700fSSujith 1067d435700fSSujith if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error && 1068d435700fSSujith ieee80211_has_protected(fc)) { 1069d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1070d435700fSSujith } else if (ieee80211_has_protected(fc) 1071d435700fSSujith && !decrypt_error && skb->len >= hdrlen + 4) { 1072d435700fSSujith keyix = skb->data[hdrlen + 3] >> 6; 1073d435700fSSujith 1074d435700fSSujith if (test_bit(keyix, common->keymap)) 1075d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1076d435700fSSujith } 1077d435700fSSujith if (ah->sw_mgmt_crypto && 1078d435700fSSujith (rxs->flag & RX_FLAG_DECRYPTED) && 1079d435700fSSujith ieee80211_is_mgmt(fc)) 1080d435700fSSujith /* Use software decrypt for management frames. */ 1081d435700fSSujith rxs->flag &= ~RX_FLAG_DECRYPTED; 1082d435700fSSujith } 1083b5c80475SFelix Fietkau 1084102885a5SVasanthakumar Thiagarajan static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb, 1085102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf ant_conf, 1086102885a5SVasanthakumar Thiagarajan int main_rssi_avg) 1087102885a5SVasanthakumar Thiagarajan { 1088102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt = 0; 1089102885a5SVasanthakumar Thiagarajan 1090102885a5SVasanthakumar Thiagarajan if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2) 1091102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1092102885a5SVasanthakumar Thiagarajan else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1) 1093102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1094102885a5SVasanthakumar Thiagarajan 1095102885a5SVasanthakumar Thiagarajan switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) { 1096223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1097102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1098102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1099102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1100102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1101102885a5SVasanthakumar Thiagarajan break; 1102223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1103102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1104102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1105102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1106102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1107102885a5SVasanthakumar Thiagarajan break; 1108223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1109102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2; 1110102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1111102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1112102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1113102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1114102885a5SVasanthakumar Thiagarajan break; 1115223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1116102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1; 1117102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1118102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1119102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1120102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1121102885a5SVasanthakumar Thiagarajan break; 1122223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1123102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1124102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1125102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1126102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1127102885a5SVasanthakumar Thiagarajan break; 1128223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1129102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1130102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1131102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1132102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1133102885a5SVasanthakumar Thiagarajan break; 1134102885a5SVasanthakumar Thiagarajan default: 1135102885a5SVasanthakumar Thiagarajan break; 1136102885a5SVasanthakumar Thiagarajan } 1137102885a5SVasanthakumar Thiagarajan } 1138102885a5SVasanthakumar Thiagarajan 1139102885a5SVasanthakumar Thiagarajan static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb, 1140102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf *div_ant_conf, 1141102885a5SVasanthakumar Thiagarajan int main_rssi_avg, int alt_rssi_avg, 1142102885a5SVasanthakumar Thiagarajan int alt_ratio) 1143102885a5SVasanthakumar Thiagarajan { 1144102885a5SVasanthakumar Thiagarajan /* alt_good */ 1145102885a5SVasanthakumar Thiagarajan switch (antcomb->quick_scan_cnt) { 1146102885a5SVasanthakumar Thiagarajan case 0: 1147102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1148102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1149102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf; 1150102885a5SVasanthakumar Thiagarajan break; 1151102885a5SVasanthakumar Thiagarajan case 1: 1152102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1153102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1154102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf; 1155102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1156102885a5SVasanthakumar Thiagarajan antcomb->rssi_second = alt_rssi_avg; 1157102885a5SVasanthakumar Thiagarajan 1158102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1159102885a5SVasanthakumar Thiagarajan /* main is LNA1 */ 1160102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1161102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1162102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1163102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1164102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1165102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1166102885a5SVasanthakumar Thiagarajan else 1167102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1168102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1169102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1170102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1171102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1172102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1173102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1174102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1175102885a5SVasanthakumar Thiagarajan else 1176102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1177102885a5SVasanthakumar Thiagarajan } else { 1178102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1179102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1180102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1181102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1182102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1183102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1184102885a5SVasanthakumar Thiagarajan else 1185102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1186102885a5SVasanthakumar Thiagarajan } 1187102885a5SVasanthakumar Thiagarajan break; 1188102885a5SVasanthakumar Thiagarajan case 2: 1189102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1190102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1191102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1192102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1193102885a5SVasanthakumar Thiagarajan antcomb->rssi_third = alt_rssi_avg; 1194102885a5SVasanthakumar Thiagarajan 1195102885a5SVasanthakumar Thiagarajan if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1) 1196102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1197102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1198102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1199102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1200102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1201102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) { 1202102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) 1203102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1204102885a5SVasanthakumar Thiagarajan else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) 1205102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1206102885a5SVasanthakumar Thiagarajan } 1207102885a5SVasanthakumar Thiagarajan 1208102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > antcomb->rssi_lna1 + 1209102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA) 1210102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1211102885a5SVasanthakumar Thiagarajan else 1212102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1; 1213102885a5SVasanthakumar Thiagarajan 1214102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1215102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1216102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1217102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1218102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1219102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1220102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1221102885a5SVasanthakumar Thiagarajan else 1222102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1223102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1224102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1225102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1226102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1227102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1228102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1229102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1230102885a5SVasanthakumar Thiagarajan else 1231102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1232102885a5SVasanthakumar Thiagarajan } else { 1233102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1234102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1235102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1236102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1237102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1238102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1239102885a5SVasanthakumar Thiagarajan else 1240102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1241102885a5SVasanthakumar Thiagarajan } 1242102885a5SVasanthakumar Thiagarajan 1243102885a5SVasanthakumar Thiagarajan /* set alt to the conf with maximun ratio */ 1244102885a5SVasanthakumar Thiagarajan if (antcomb->first_ratio && antcomb->second_ratio) { 1245102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_second > antcomb->rssi_third) { 1246102885a5SVasanthakumar Thiagarajan /* first alt*/ 1247102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1248102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1249102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1250102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1251102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2*/ 1252102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1253102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1254102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1255102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1256102885a5SVasanthakumar Thiagarajan else 1257102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1258102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1259102885a5SVasanthakumar Thiagarajan else 1260102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1261102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1262102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1263102885a5SVasanthakumar Thiagarajan } else if ((antcomb->second_quick_scan_conf == 1264102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1265102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1266102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) { 1267102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1268102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1269102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1270102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1271102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1272102885a5SVasanthakumar Thiagarajan else 1273102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1274102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1275102885a5SVasanthakumar Thiagarajan } else { 1276102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1277102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1278102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1279102885a5SVasanthakumar Thiagarajan } 1280102885a5SVasanthakumar Thiagarajan } else if (antcomb->first_ratio) { 1281102885a5SVasanthakumar Thiagarajan /* first alt */ 1282102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1283102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1284102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1285102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1286102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1287102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1288102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1289102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1290102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1291102885a5SVasanthakumar Thiagarajan else 1292102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1293102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1294102885a5SVasanthakumar Thiagarajan else 1295102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1296102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1297102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1298102885a5SVasanthakumar Thiagarajan } else if (antcomb->second_ratio) { 1299102885a5SVasanthakumar Thiagarajan /* second alt */ 1300102885a5SVasanthakumar Thiagarajan if ((antcomb->second_quick_scan_conf == 1301102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1302102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1303102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1304102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1305102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1306102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1307102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1308102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1309102885a5SVasanthakumar Thiagarajan else 1310102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1311102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1312102885a5SVasanthakumar Thiagarajan else 1313102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1314102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1315102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1316102885a5SVasanthakumar Thiagarajan } else { 1317102885a5SVasanthakumar Thiagarajan /* main is largest */ 1318102885a5SVasanthakumar Thiagarajan if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) || 1319102885a5SVasanthakumar Thiagarajan (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)) 1320102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1321102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1322102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1323102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1324102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1325102885a5SVasanthakumar Thiagarajan else 1326102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1327102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1328102885a5SVasanthakumar Thiagarajan else 1329102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1330102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->main_conf; 1331102885a5SVasanthakumar Thiagarajan } 1332102885a5SVasanthakumar Thiagarajan break; 1333102885a5SVasanthakumar Thiagarajan default: 1334102885a5SVasanthakumar Thiagarajan break; 1335102885a5SVasanthakumar Thiagarajan } 1336102885a5SVasanthakumar Thiagarajan } 1337102885a5SVasanthakumar Thiagarajan 13383e9a212aSMohammed Shafi Shajakhan static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf, 13393e9a212aSMohammed Shafi Shajakhan struct ath_ant_comb *antcomb, int alt_ratio) 1340102885a5SVasanthakumar Thiagarajan { 13413e9a212aSMohammed Shafi Shajakhan if (ant_conf->div_group == 0) { 1342102885a5SVasanthakumar Thiagarajan /* Adjust the fast_div_bias based on main and alt lna conf */ 13433e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 13443e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1345223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 1346102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1347102885a5SVasanthakumar Thiagarajan break; 1348223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 1349102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1350102885a5SVasanthakumar Thiagarajan break; 1351223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 1352102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1353102885a5SVasanthakumar Thiagarajan break; 1354223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1355102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1356102885a5SVasanthakumar Thiagarajan break; 1357223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1358102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x2; 1359102885a5SVasanthakumar Thiagarajan break; 1360223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1361102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1362102885a5SVasanthakumar Thiagarajan break; 1363223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1364102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1365102885a5SVasanthakumar Thiagarajan break; 1366223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1367102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x0; 1368102885a5SVasanthakumar Thiagarajan break; 1369223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1370102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1371102885a5SVasanthakumar Thiagarajan break; 1372223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 1373102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1374102885a5SVasanthakumar Thiagarajan break; 1375223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 1376102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1377102885a5SVasanthakumar Thiagarajan break; 1378223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 1379102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1380102885a5SVasanthakumar Thiagarajan break; 1381102885a5SVasanthakumar Thiagarajan default: 1382102885a5SVasanthakumar Thiagarajan break; 1383102885a5SVasanthakumar Thiagarajan } 1384e7ef5bc0SGabor Juhos } else if (ant_conf->div_group == 1) { 1385e7ef5bc0SGabor Juhos /* Adjust the fast_div_bias based on main and alt_lna_conf */ 1386e7ef5bc0SGabor Juhos switch ((ant_conf->main_lna_conf << 4) | 1387e7ef5bc0SGabor Juhos ant_conf->alt_lna_conf) { 1388e7ef5bc0SGabor Juhos case 0x01: /* A-B LNA2 */ 1389e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1390e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1391e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1392e7ef5bc0SGabor Juhos break; 1393e7ef5bc0SGabor Juhos case 0x02: /* A-B LNA1 */ 1394e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1395e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1396e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1397e7ef5bc0SGabor Juhos break; 1398e7ef5bc0SGabor Juhos case 0x03: /* A-B A+B */ 1399e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1400e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1401e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1402e7ef5bc0SGabor Juhos break; 1403e7ef5bc0SGabor Juhos case 0x10: /* LNA2 A-B */ 1404e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1405e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1406e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1407e7ef5bc0SGabor Juhos else 1408e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1409e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1410e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1411e7ef5bc0SGabor Juhos break; 1412e7ef5bc0SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1413e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1414e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1415e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1416e7ef5bc0SGabor Juhos break; 1417e7ef5bc0SGabor Juhos case 0x13: /* LNA2 A+B */ 1418e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1419e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1420e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1421e7ef5bc0SGabor Juhos else 1422e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1423e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1424e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1425e7ef5bc0SGabor Juhos break; 1426e7ef5bc0SGabor Juhos case 0x20: /* LNA1 A-B */ 1427e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1428e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1429e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1430e7ef5bc0SGabor Juhos else 1431e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1432e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1433e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1434e7ef5bc0SGabor Juhos break; 1435e7ef5bc0SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1436e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1437e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1438e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1439e7ef5bc0SGabor Juhos break; 1440e7ef5bc0SGabor Juhos case 0x23: /* LNA1 A+B */ 1441e7ef5bc0SGabor Juhos if (!(antcomb->scan) && 1442e7ef5bc0SGabor Juhos (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 1443e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x3f; 1444e7ef5bc0SGabor Juhos else 1445e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1446e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1447e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1448e7ef5bc0SGabor Juhos break; 1449e7ef5bc0SGabor Juhos case 0x30: /* A+B A-B */ 1450e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1451e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1452e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1453e7ef5bc0SGabor Juhos break; 1454e7ef5bc0SGabor Juhos case 0x31: /* A+B LNA2 */ 1455e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1456e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1457e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1458e7ef5bc0SGabor Juhos break; 1459e7ef5bc0SGabor Juhos case 0x32: /* A+B LNA1 */ 1460e7ef5bc0SGabor Juhos ant_conf->fast_div_bias = 0x1; 1461e7ef5bc0SGabor Juhos ant_conf->main_gaintb = 0; 1462e7ef5bc0SGabor Juhos ant_conf->alt_gaintb = 0; 1463e7ef5bc0SGabor Juhos break; 1464e7ef5bc0SGabor Juhos default: 1465e7ef5bc0SGabor Juhos break; 1466e7ef5bc0SGabor Juhos } 14673e9a212aSMohammed Shafi Shajakhan } else if (ant_conf->div_group == 2) { 14683e9a212aSMohammed Shafi Shajakhan /* Adjust the fast_div_bias based on main and alt_lna_conf */ 14693e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 14703e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1471223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 14723e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14733e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14743e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14753e9a212aSMohammed Shafi Shajakhan break; 1476223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 14773e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14783e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14793e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14803e9a212aSMohammed Shafi Shajakhan break; 1481223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 14823e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14833e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14843e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14853e9a212aSMohammed Shafi Shajakhan break; 1486223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 14873e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14883e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14893e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14903e9a212aSMohammed Shafi Shajakhan else 14913e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14923e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14933e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14943e9a212aSMohammed Shafi Shajakhan break; 1495223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 14963e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14973e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14983e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14993e9a212aSMohammed Shafi Shajakhan break; 1500223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 15013e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 15023e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 15033e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15043e9a212aSMohammed Shafi Shajakhan else 15053e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 15063e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15073e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15083e9a212aSMohammed Shafi Shajakhan break; 1509223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 15103e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 15113e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 15123e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15133e9a212aSMohammed Shafi Shajakhan else 15143e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 15153e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15163e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15173e9a212aSMohammed Shafi Shajakhan break; 1518223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 15193e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15203e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15213e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15223e9a212aSMohammed Shafi Shajakhan break; 1523223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 15243e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 15253e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 15263e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15273e9a212aSMohammed Shafi Shajakhan else 15283e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 15293e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15303e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15313e9a212aSMohammed Shafi Shajakhan break; 1532223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 15333e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15343e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15353e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15363e9a212aSMohammed Shafi Shajakhan break; 1537223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 15383e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15393e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15403e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15413e9a212aSMohammed Shafi Shajakhan break; 1542223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 15433e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 15443e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 15453e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 15463e9a212aSMohammed Shafi Shajakhan break; 15473e9a212aSMohammed Shafi Shajakhan default: 15483e9a212aSMohammed Shafi Shajakhan break; 15493e9a212aSMohammed Shafi Shajakhan } 15503e9a212aSMohammed Shafi Shajakhan } 1551102885a5SVasanthakumar Thiagarajan } 1552102885a5SVasanthakumar Thiagarajan 1553102885a5SVasanthakumar Thiagarajan /* Antenna diversity and combining */ 1554102885a5SVasanthakumar Thiagarajan static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs) 1555102885a5SVasanthakumar Thiagarajan { 1556102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf div_ant_conf; 1557102885a5SVasanthakumar Thiagarajan struct ath_ant_comb *antcomb = &sc->ant_comb; 1558102885a5SVasanthakumar Thiagarajan int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set; 15590ff2b5c0SSujith Manoharan int curr_main_set; 1560102885a5SVasanthakumar Thiagarajan int main_rssi = rs->rs_rssi_ctl0; 1561102885a5SVasanthakumar Thiagarajan int alt_rssi = rs->rs_rssi_ctl1; 1562102885a5SVasanthakumar Thiagarajan int rx_ant_conf, main_ant_conf; 1563102885a5SVasanthakumar Thiagarajan bool short_scan = false; 1564102885a5SVasanthakumar Thiagarajan 1565102885a5SVasanthakumar Thiagarajan rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) & 1566102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1567102885a5SVasanthakumar Thiagarajan main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) & 1568102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1569102885a5SVasanthakumar Thiagarajan 157021e8ee6dSMohammed Shafi Shajakhan /* Record packet only when both main_rssi and alt_rssi is positive */ 157121e8ee6dSMohammed Shafi Shajakhan if (main_rssi > 0 && alt_rssi > 0) { 1572102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count++; 1573102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi += main_rssi; 1574102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi += alt_rssi; 1575102885a5SVasanthakumar Thiagarajan if (main_ant_conf == rx_ant_conf) 1576102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt++; 1577102885a5SVasanthakumar Thiagarajan else 1578102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt++; 1579102885a5SVasanthakumar Thiagarajan } 1580102885a5SVasanthakumar Thiagarajan 1581102885a5SVasanthakumar Thiagarajan /* Short scan check */ 1582102885a5SVasanthakumar Thiagarajan if (antcomb->scan && antcomb->alt_good) { 1583102885a5SVasanthakumar Thiagarajan if (time_after(jiffies, antcomb->scan_start_time + 1584102885a5SVasanthakumar Thiagarajan msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR))) 1585102885a5SVasanthakumar Thiagarajan short_scan = true; 1586102885a5SVasanthakumar Thiagarajan else 1587102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count == 1588102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) { 1589102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1590102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1591102885a5SVasanthakumar Thiagarajan if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 1592102885a5SVasanthakumar Thiagarajan short_scan = true; 1593102885a5SVasanthakumar Thiagarajan } 1594102885a5SVasanthakumar Thiagarajan } 1595102885a5SVasanthakumar Thiagarajan 1596102885a5SVasanthakumar Thiagarajan if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) || 1597102885a5SVasanthakumar Thiagarajan rs->rs_moreaggr) && !short_scan) 1598102885a5SVasanthakumar Thiagarajan return; 1599102885a5SVasanthakumar Thiagarajan 1600102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count) { 1601102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1602102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1603102885a5SVasanthakumar Thiagarajan main_rssi_avg = (antcomb->main_total_rssi / 1604102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1605102885a5SVasanthakumar Thiagarajan alt_rssi_avg = (antcomb->alt_total_rssi / 1606102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1607102885a5SVasanthakumar Thiagarajan } 1608102885a5SVasanthakumar Thiagarajan 1609102885a5SVasanthakumar Thiagarajan 1610102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf); 1611102885a5SVasanthakumar Thiagarajan curr_alt_set = div_ant_conf.alt_lna_conf; 1612102885a5SVasanthakumar Thiagarajan curr_main_set = div_ant_conf.main_lna_conf; 1613102885a5SVasanthakumar Thiagarajan 1614102885a5SVasanthakumar Thiagarajan antcomb->count++; 1615102885a5SVasanthakumar Thiagarajan 1616102885a5SVasanthakumar Thiagarajan if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) { 1617102885a5SVasanthakumar Thiagarajan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) { 1618102885a5SVasanthakumar Thiagarajan ath_lnaconf_alt_good_scan(antcomb, div_ant_conf, 1619102885a5SVasanthakumar Thiagarajan main_rssi_avg); 1620102885a5SVasanthakumar Thiagarajan antcomb->alt_good = true; 1621102885a5SVasanthakumar Thiagarajan } else { 1622102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1623102885a5SVasanthakumar Thiagarajan } 1624102885a5SVasanthakumar Thiagarajan 1625102885a5SVasanthakumar Thiagarajan antcomb->count = 0; 1626102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1627102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = true; 1628102885a5SVasanthakumar Thiagarajan } 1629102885a5SVasanthakumar Thiagarajan 1630102885a5SVasanthakumar Thiagarajan if (!antcomb->scan) { 1631b85c5734SMohammed Shafi Shajakhan if (ath_ant_div_comb_alt_check(div_ant_conf.div_group, 1632b85c5734SMohammed Shafi Shajakhan alt_ratio, curr_main_set, curr_alt_set, 1633b85c5734SMohammed Shafi Shajakhan alt_rssi_avg, main_rssi_avg)) { 1634102885a5SVasanthakumar Thiagarajan if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) { 1635102885a5SVasanthakumar Thiagarajan /* Switch main and alt LNA */ 1636102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1637102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1638102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1639102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1640102885a5SVasanthakumar Thiagarajan } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) { 1641102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1642102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1643102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1644102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1645102885a5SVasanthakumar Thiagarajan } 1646102885a5SVasanthakumar Thiagarajan 1647102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1648102885a5SVasanthakumar Thiagarajan } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) && 1649102885a5SVasanthakumar Thiagarajan (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) { 1650102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1651102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) 1652102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1653102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1654102885a5SVasanthakumar Thiagarajan else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) 1655102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1656102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1657102885a5SVasanthakumar Thiagarajan 1658102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1659102885a5SVasanthakumar Thiagarajan } 1660102885a5SVasanthakumar Thiagarajan 1661102885a5SVasanthakumar Thiagarajan if ((alt_rssi_avg < (main_rssi_avg + 16628afbcc8bSMohammed Shafi Shajakhan div_ant_conf.lna1_lna2_delta))) 1663102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1664102885a5SVasanthakumar Thiagarajan } 1665102885a5SVasanthakumar Thiagarajan 1666102885a5SVasanthakumar Thiagarajan if (!antcomb->scan_not_start) { 1667102885a5SVasanthakumar Thiagarajan switch (curr_alt_set) { 1668102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA2: 1669102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1670102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1671102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1672102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1673102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1674102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1675102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1676102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1677102885a5SVasanthakumar Thiagarajan break; 1678102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1: 1679102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1680102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1681102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1682102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1683102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1684102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1685102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1686102885a5SVasanthakumar Thiagarajan break; 1687102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2: 1688102885a5SVasanthakumar Thiagarajan antcomb->rssi_add = alt_rssi_avg; 1689102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1690102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1691102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1692102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1693102885a5SVasanthakumar Thiagarajan break; 1694102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2: 1695102885a5SVasanthakumar Thiagarajan antcomb->rssi_sub = alt_rssi_avg; 1696102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1697102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > 1698102885a5SVasanthakumar Thiagarajan (antcomb->rssi_lna1 + 1699102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) { 1700102885a5SVasanthakumar Thiagarajan /* use LNA2 as main LNA */ 1701102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna1) && 1702102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1703102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1704102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1705102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1706102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1707102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1708102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1709102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1710102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1711102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1712102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1713102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1714102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1715102885a5SVasanthakumar Thiagarajan } else { 1716102885a5SVasanthakumar Thiagarajan /* set to LNA1 */ 1717102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1718102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1719102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1720102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1721102885a5SVasanthakumar Thiagarajan } 1722102885a5SVasanthakumar Thiagarajan } else { 1723102885a5SVasanthakumar Thiagarajan /* use LNA1 as main LNA */ 1724102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna2) && 1725102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1726102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1727102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1728102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1729102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1730102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1731102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1732102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1733102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1734102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1735102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1736102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1737102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1738102885a5SVasanthakumar Thiagarajan } else { 1739102885a5SVasanthakumar Thiagarajan /* set to LNA2 */ 1740102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1741102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1742102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1743102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1744102885a5SVasanthakumar Thiagarajan } 1745102885a5SVasanthakumar Thiagarajan } 1746102885a5SVasanthakumar Thiagarajan break; 1747102885a5SVasanthakumar Thiagarajan default: 1748102885a5SVasanthakumar Thiagarajan break; 1749102885a5SVasanthakumar Thiagarajan } 1750102885a5SVasanthakumar Thiagarajan } else { 1751102885a5SVasanthakumar Thiagarajan if (!antcomb->alt_good) { 1752102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1753102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1754102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) { 1755102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1756102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1757102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1758102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1759102885a5SVasanthakumar Thiagarajan } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) { 1760102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1761102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1762102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1763102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1764102885a5SVasanthakumar Thiagarajan } 1765102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1766102885a5SVasanthakumar Thiagarajan } 1767102885a5SVasanthakumar Thiagarajan } 1768102885a5SVasanthakumar Thiagarajan 1769102885a5SVasanthakumar Thiagarajan ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf, 1770102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1771102885a5SVasanthakumar Thiagarajan alt_ratio); 1772102885a5SVasanthakumar Thiagarajan 1773102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt++; 1774102885a5SVasanthakumar Thiagarajan 1775102885a5SVasanthakumar Thiagarajan div_comb_done: 17763e9a212aSMohammed Shafi Shajakhan ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio); 1777102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf); 1778102885a5SVasanthakumar Thiagarajan 1779102885a5SVasanthakumar Thiagarajan antcomb->scan_start_time = jiffies; 1780102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count = 0; 1781102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi = 0; 1782102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi = 0; 1783102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt = 0; 1784102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt = 0; 1785102885a5SVasanthakumar Thiagarajan } 1786102885a5SVasanthakumar Thiagarajan 1787b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 1788b5c80475SFelix Fietkau { 1789b5c80475SFelix Fietkau struct ath_buf *bf; 17900d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 1791b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 1792b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 1793b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 1794b5c80475SFelix Fietkau /* 1795cae6b74dSMohammed Shafi Shajakhan * The hw can technically differ from common->hw when using ath9k 1796b5c80475SFelix Fietkau * virtual wiphy so to account for that we iterate over the active 1797b5c80475SFelix Fietkau * wiphys and find the appropriate wiphy and therefore hw. 1798b5c80475SFelix Fietkau */ 17997545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 1800b5c80475SFelix Fietkau struct ieee80211_hdr *hdr; 1801b5c80475SFelix Fietkau int retval; 1802b5c80475SFelix Fietkau bool decrypt_error = false; 1803b5c80475SFelix Fietkau struct ath_rx_status rs; 1804b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 1805b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 1806b5c80475SFelix Fietkau int dma_type; 18075c6dd921SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 1808a6d2055bSFelix Fietkau u64 tsf = 0; 1809a6d2055bSFelix Fietkau u32 tsf_lower = 0; 18108ab2cd09SLuis R. Rodriguez unsigned long flags; 1811b5c80475SFelix Fietkau 1812b5c80475SFelix Fietkau if (edma) 1813b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 181456824223SMing Lei else 181556824223SMing Lei dma_type = DMA_FROM_DEVICE; 1816b5c80475SFelix Fietkau 1817b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1818b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 1819b5c80475SFelix Fietkau 1820a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1821a6d2055bSFelix Fietkau tsf_lower = tsf & 0xffffffff; 1822a6d2055bSFelix Fietkau 1823b5c80475SFelix Fietkau do { 1824b5c80475SFelix Fietkau /* If handling rx interrupt and flush is in progress => exit */ 1825b5c80475SFelix Fietkau if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0)) 1826b5c80475SFelix Fietkau break; 1827b5c80475SFelix Fietkau 1828b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1829b5c80475SFelix Fietkau if (edma) 1830b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1831b5c80475SFelix Fietkau else 1832b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1833b5c80475SFelix Fietkau 1834b5c80475SFelix Fietkau if (!bf) 1835b5c80475SFelix Fietkau break; 1836b5c80475SFelix Fietkau 1837b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1838b5c80475SFelix Fietkau if (!skb) 1839b5c80475SFelix Fietkau continue; 1840b5c80475SFelix Fietkau 18410d95521eSFelix Fietkau /* 18420d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 18430d95521eSFelix Fietkau * the last one. 18440d95521eSFelix Fietkau */ 18450d95521eSFelix Fietkau if (sc->rx.frag) 18460d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 18470d95521eSFelix Fietkau else 18480d95521eSFelix Fietkau hdr_skb = skb; 18490d95521eSFelix Fietkau 18500d95521eSFelix Fietkau hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len); 18510d95521eSFelix Fietkau rxs = IEEE80211_SKB_RXCB(hdr_skb); 18525ca42627SLuis R. Rodriguez 185329bffa96SFelix Fietkau ath_debug_stat_rx(sc, &rs); 18541395d3f0SSujith 1855203c4805SLuis R. Rodriguez /* 1856203c4805SLuis R. Rodriguez * If we're asked to flush receive queue, directly 1857203c4805SLuis R. Rodriguez * chain it back at the queue without processing it. 1858203c4805SLuis R. Rodriguez */ 1859203c4805SLuis R. Rodriguez if (flush) 18600d95521eSFelix Fietkau goto requeue_drop_frag; 1861203c4805SLuis R. Rodriguez 1862c8f3b721SJan Friedrich retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs, 1863c8f3b721SJan Friedrich rxs, &decrypt_error); 1864c8f3b721SJan Friedrich if (retval) 18650d95521eSFelix Fietkau goto requeue_drop_frag; 1866c8f3b721SJan Friedrich 1867a6d2055bSFelix Fietkau rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp; 1868a6d2055bSFelix Fietkau if (rs.rs_tstamp > tsf_lower && 1869a6d2055bSFelix Fietkau unlikely(rs.rs_tstamp - tsf_lower > 0x10000000)) 1870a6d2055bSFelix Fietkau rxs->mactime -= 0x100000000ULL; 1871a6d2055bSFelix Fietkau 1872a6d2055bSFelix Fietkau if (rs.rs_tstamp < tsf_lower && 1873a6d2055bSFelix Fietkau unlikely(tsf_lower - rs.rs_tstamp > 0x10000000)) 1874a6d2055bSFelix Fietkau rxs->mactime += 0x100000000ULL; 1875a6d2055bSFelix Fietkau 1876203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1877203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1878cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1879203c4805SLuis R. Rodriguez 1880203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1881203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1882203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1883203c4805SLuis R. Rodriguez * processing. */ 1884203c4805SLuis R. Rodriguez if (!requeue_skb) 18850d95521eSFelix Fietkau goto requeue_drop_frag; 1886203c4805SLuis R. Rodriguez 1887203c4805SLuis R. Rodriguez /* Unmap the frame */ 1888203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 1889cc861f74SLuis R. Rodriguez common->rx_bufsize, 1890b5c80475SFelix Fietkau dma_type); 1891203c4805SLuis R. Rodriguez 1892b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1893b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1894b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1895203c4805SLuis R. Rodriguez 18960d95521eSFelix Fietkau if (!rs.rs_more) 18970d95521eSFelix Fietkau ath9k_rx_skb_postprocess(common, hdr_skb, &rs, 1898c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1899203c4805SLuis R. Rodriguez 1900203c4805SLuis R. Rodriguez /* We will now give hardware our shiny new allocated skb */ 1901203c4805SLuis R. Rodriguez bf->bf_mpdu = requeue_skb; 1902203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 1903cc861f74SLuis R. Rodriguez common->rx_bufsize, 1904b5c80475SFelix Fietkau dma_type); 1905203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 1906203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 1907203c4805SLuis R. Rodriguez dev_kfree_skb_any(requeue_skb); 1908203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 19096cf9e995SBen Greear bf->bf_buf_addr = 0; 19103800276aSJoe Perches ath_err(common, "dma_mapping_error() on RX\n"); 19117545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1912203c4805SLuis R. Rodriguez break; 1913203c4805SLuis R. Rodriguez } 1914203c4805SLuis R. Rodriguez 19150d95521eSFelix Fietkau if (rs.rs_more) { 19160d95521eSFelix Fietkau /* 19170d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 19180d95521eSFelix Fietkau * used to link buffers together for a sort of 19190d95521eSFelix Fietkau * scatter-gather operation. 19200d95521eSFelix Fietkau */ 19210d95521eSFelix Fietkau if (sc->rx.frag) { 19220d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 19230d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 19240d95521eSFelix Fietkau dev_kfree_skb_any(skb); 19250d95521eSFelix Fietkau skb = NULL; 19260d95521eSFelix Fietkau } 19270d95521eSFelix Fietkau sc->rx.frag = skb; 19280d95521eSFelix Fietkau goto requeue; 19290d95521eSFelix Fietkau } 19300d95521eSFelix Fietkau 19310d95521eSFelix Fietkau if (sc->rx.frag) { 19320d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 19330d95521eSFelix Fietkau 19340d95521eSFelix Fietkau sc->rx.frag = NULL; 19350d95521eSFelix Fietkau 19360d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 19370d95521eSFelix Fietkau dev_kfree_skb(skb); 19380d95521eSFelix Fietkau goto requeue_drop_frag; 19390d95521eSFelix Fietkau } 19400d95521eSFelix Fietkau 19410d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 19420d95521eSFelix Fietkau skb->len); 19430d95521eSFelix Fietkau dev_kfree_skb_any(skb); 19440d95521eSFelix Fietkau skb = hdr_skb; 19450d95521eSFelix Fietkau } 19460d95521eSFelix Fietkau 1947203c4805SLuis R. Rodriguez /* 1948203c4805SLuis R. Rodriguez * change the default rx antenna if rx diversity chooses the 1949203c4805SLuis R. Rodriguez * other antenna 3 times in a row. 1950203c4805SLuis R. Rodriguez */ 195129bffa96SFelix Fietkau if (sc->rx.defant != rs.rs_antenna) { 1952203c4805SLuis R. Rodriguez if (++sc->rx.rxotherant >= 3) 195329bffa96SFelix Fietkau ath_setdefantenna(sc, rs.rs_antenna); 1954203c4805SLuis R. Rodriguez } else { 1955203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 1956203c4805SLuis R. Rodriguez } 1957203c4805SLuis R. Rodriguez 195866760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 195966760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 196066760eacSFelix Fietkau 19618ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1962aaef24b4SMohammed Shafi Shajakhan 1963aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 19641b04b930SSujith PS_WAIT_FOR_CAB | 1965aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1966cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1967cc65965cSJouni Malinen ath_rx_ps(sc, skb); 19688ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1969cc65965cSJouni Malinen 1970102885a5SVasanthakumar Thiagarajan if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) 1971102885a5SVasanthakumar Thiagarajan ath_ant_comb_scan(sc, &rs); 1972102885a5SVasanthakumar Thiagarajan 19737545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1974cc65965cSJouni Malinen 19750d95521eSFelix Fietkau requeue_drop_frag: 19760d95521eSFelix Fietkau if (sc->rx.frag) { 19770d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 19780d95521eSFelix Fietkau sc->rx.frag = NULL; 19790d95521eSFelix Fietkau } 1980203c4805SLuis R. Rodriguez requeue: 1981b5c80475SFelix Fietkau if (edma) { 1982b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1983b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1984b5c80475SFelix Fietkau } else { 1985203c4805SLuis R. Rodriguez list_move_tail(&bf->list, &sc->rx.rxbuf); 1986203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 198795294973SFelix Fietkau ath9k_hw_rxena(ah); 1988b5c80475SFelix Fietkau } 1989203c4805SLuis R. Rodriguez } while (1); 1990203c4805SLuis R. Rodriguez 1991203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 1992203c4805SLuis R. Rodriguez 1993203c4805SLuis R. Rodriguez return 0; 1994203c4805SLuis R. Rodriguez } 1995