1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #include "ath9k.h" 18203c4805SLuis R. Rodriguez 19*b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb)) 20*b5c80475SFelix Fietkau 21203c4805SLuis R. Rodriguez static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc, 22203c4805SLuis R. Rodriguez struct ieee80211_hdr *hdr) 23203c4805SLuis R. Rodriguez { 24203c4805SLuis R. Rodriguez struct ieee80211_hw *hw = sc->pri_wiphy->hw; 25203c4805SLuis R. Rodriguez int i; 26203c4805SLuis R. Rodriguez 27203c4805SLuis R. Rodriguez spin_lock_bh(&sc->wiphy_lock); 28203c4805SLuis R. Rodriguez for (i = 0; i < sc->num_sec_wiphy; i++) { 29203c4805SLuis R. Rodriguez struct ath_wiphy *aphy = sc->sec_wiphy[i]; 30203c4805SLuis R. Rodriguez if (aphy == NULL) 31203c4805SLuis R. Rodriguez continue; 32203c4805SLuis R. Rodriguez if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr) 33203c4805SLuis R. Rodriguez == 0) { 34203c4805SLuis R. Rodriguez hw = aphy->hw; 35203c4805SLuis R. Rodriguez break; 36203c4805SLuis R. Rodriguez } 37203c4805SLuis R. Rodriguez } 38203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->wiphy_lock); 39203c4805SLuis R. Rodriguez return hw; 40203c4805SLuis R. Rodriguez } 41203c4805SLuis R. Rodriguez 42203c4805SLuis R. Rodriguez /* 43203c4805SLuis R. Rodriguez * Setup and link descriptors. 44203c4805SLuis R. Rodriguez * 45203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 46203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 47203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 48203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 49203c4805SLuis R. Rodriguez */ 50203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf) 51203c4805SLuis R. Rodriguez { 52203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 53cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 54203c4805SLuis R. Rodriguez struct ath_desc *ds; 55203c4805SLuis R. Rodriguez struct sk_buff *skb; 56203c4805SLuis R. Rodriguez 57203c4805SLuis R. Rodriguez ATH_RXBUF_RESET(bf); 58203c4805SLuis R. Rodriguez 59203c4805SLuis R. Rodriguez ds = bf->bf_desc; 60203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 61203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 62203c4805SLuis R. Rodriguez 63203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 64203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 659680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 66203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 67203c4805SLuis R. Rodriguez 68cc861f74SLuis R. Rodriguez /* 69cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 70203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 71cc861f74SLuis R. Rodriguez * to process 72cc861f74SLuis R. Rodriguez */ 73203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 74cc861f74SLuis R. Rodriguez common->rx_bufsize, 75203c4805SLuis R. Rodriguez 0); 76203c4805SLuis R. Rodriguez 77203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 78203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 79203c4805SLuis R. Rodriguez else 80203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 81203c4805SLuis R. Rodriguez 82203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 83203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 84203c4805SLuis R. Rodriguez } 85203c4805SLuis R. Rodriguez 86203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 87203c4805SLuis R. Rodriguez { 88203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 89203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 90203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 91203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 92203c4805SLuis R. Rodriguez } 93203c4805SLuis R. Rodriguez 94203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 95203c4805SLuis R. Rodriguez { 96203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 971510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 981510718dSLuis R. Rodriguez 99203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 100203c4805SLuis R. Rodriguez 101203c4805SLuis R. Rodriguez /* configure rx filter */ 102203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 103203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 104203c4805SLuis R. Rodriguez 105203c4805SLuis R. Rodriguez /* configure bssid mask */ 106203c4805SLuis R. Rodriguez if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) 10713b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 108203c4805SLuis R. Rodriguez 109203c4805SLuis R. Rodriguez /* configure operational mode */ 110203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 111203c4805SLuis R. Rodriguez 112203c4805SLuis R. Rodriguez /* Handle any link-level address change. */ 1131510718dSLuis R. Rodriguez ath9k_hw_setmac(ah, common->macaddr); 114203c4805SLuis R. Rodriguez 115203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 116203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 117203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 118203c4805SLuis R. Rodriguez } 119203c4805SLuis R. Rodriguez 120*b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 121*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 122*b5c80475SFelix Fietkau { 123*b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 124*b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 125*b5c80475SFelix Fietkau struct sk_buff *skb; 126*b5c80475SFelix Fietkau struct ath_buf *bf; 127*b5c80475SFelix Fietkau 128*b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 129*b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 130*b5c80475SFelix Fietkau return false; 131*b5c80475SFelix Fietkau 132*b5c80475SFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 133*b5c80475SFelix Fietkau list_del_init(&bf->list); 134*b5c80475SFelix Fietkau 135*b5c80475SFelix Fietkau skb = bf->bf_mpdu; 136*b5c80475SFelix Fietkau 137*b5c80475SFelix Fietkau ATH_RXBUF_RESET(bf); 138*b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 139*b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 140*b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 141*b5c80475SFelix Fietkau 142*b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 143*b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 144*b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_fifo, skb); 145*b5c80475SFelix Fietkau 146*b5c80475SFelix Fietkau return true; 147*b5c80475SFelix Fietkau } 148*b5c80475SFelix Fietkau 149*b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 150*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype, int size) 151*b5c80475SFelix Fietkau { 152*b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 153*b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 154*b5c80475SFelix Fietkau u32 nbuf = 0; 155*b5c80475SFelix Fietkau 156*b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 157*b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 158*b5c80475SFelix Fietkau ath_print(common, ATH_DBG_QUEUE, "No free rx buf available\n"); 159*b5c80475SFelix Fietkau return; 160*b5c80475SFelix Fietkau } 161*b5c80475SFelix Fietkau 162*b5c80475SFelix Fietkau while (!list_empty(&sc->rx.rxbuf)) { 163*b5c80475SFelix Fietkau nbuf++; 164*b5c80475SFelix Fietkau 165*b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 166*b5c80475SFelix Fietkau break; 167*b5c80475SFelix Fietkau 168*b5c80475SFelix Fietkau if (nbuf >= size) 169*b5c80475SFelix Fietkau break; 170*b5c80475SFelix Fietkau } 171*b5c80475SFelix Fietkau } 172*b5c80475SFelix Fietkau 173*b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 174*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 175*b5c80475SFelix Fietkau { 176*b5c80475SFelix Fietkau struct ath_buf *bf; 177*b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 178*b5c80475SFelix Fietkau struct sk_buff *skb; 179*b5c80475SFelix Fietkau 180*b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 181*b5c80475SFelix Fietkau 182*b5c80475SFelix Fietkau while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 183*b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 184*b5c80475SFelix Fietkau BUG_ON(!bf); 185*b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 186*b5c80475SFelix Fietkau } 187*b5c80475SFelix Fietkau } 188*b5c80475SFelix Fietkau 189*b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 190*b5c80475SFelix Fietkau { 191*b5c80475SFelix Fietkau struct ath_buf *bf; 192*b5c80475SFelix Fietkau 193*b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 194*b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 195*b5c80475SFelix Fietkau 196*b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 197*b5c80475SFelix Fietkau if (bf->bf_mpdu) 198*b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 199*b5c80475SFelix Fietkau } 200*b5c80475SFelix Fietkau 201*b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 202*b5c80475SFelix Fietkau 203*b5c80475SFelix Fietkau kfree(sc->rx.rx_bufptr); 204*b5c80475SFelix Fietkau sc->rx.rx_bufptr = NULL; 205*b5c80475SFelix Fietkau } 206*b5c80475SFelix Fietkau 207*b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 208*b5c80475SFelix Fietkau { 209*b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_fifo); 210*b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_buffers); 211*b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 212*b5c80475SFelix Fietkau } 213*b5c80475SFelix Fietkau 214*b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 215*b5c80475SFelix Fietkau { 216*b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 217*b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 218*b5c80475SFelix Fietkau struct sk_buff *skb; 219*b5c80475SFelix Fietkau struct ath_buf *bf; 220*b5c80475SFelix Fietkau int error = 0, i; 221*b5c80475SFelix Fietkau u32 size; 222*b5c80475SFelix Fietkau 223*b5c80475SFelix Fietkau 224*b5c80475SFelix Fietkau common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN + 225*b5c80475SFelix Fietkau ah->caps.rx_status_len, 226*b5c80475SFelix Fietkau min(common->cachelsz, (u16)64)); 227*b5c80475SFelix Fietkau 228*b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 229*b5c80475SFelix Fietkau ah->caps.rx_status_len); 230*b5c80475SFelix Fietkau 231*b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 232*b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 233*b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 234*b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 235*b5c80475SFelix Fietkau 236*b5c80475SFelix Fietkau size = sizeof(struct ath_buf) * nbufs; 237*b5c80475SFelix Fietkau bf = kzalloc(size, GFP_KERNEL); 238*b5c80475SFelix Fietkau if (!bf) 239*b5c80475SFelix Fietkau return -ENOMEM; 240*b5c80475SFelix Fietkau 241*b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 242*b5c80475SFelix Fietkau sc->rx.rx_bufptr = bf; 243*b5c80475SFelix Fietkau 244*b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 245*b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 246*b5c80475SFelix Fietkau if (!skb) { 247*b5c80475SFelix Fietkau error = -ENOMEM; 248*b5c80475SFelix Fietkau goto rx_init_fail; 249*b5c80475SFelix Fietkau } 250*b5c80475SFelix Fietkau 251*b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 252*b5c80475SFelix Fietkau bf->bf_mpdu = skb; 253*b5c80475SFelix Fietkau 254*b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 255*b5c80475SFelix Fietkau common->rx_bufsize, 256*b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 257*b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 258*b5c80475SFelix Fietkau bf->bf_buf_addr))) { 259*b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 260*b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 261*b5c80475SFelix Fietkau ath_print(common, ATH_DBG_FATAL, 262*b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 263*b5c80475SFelix Fietkau error = -ENOMEM; 264*b5c80475SFelix Fietkau goto rx_init_fail; 265*b5c80475SFelix Fietkau } 266*b5c80475SFelix Fietkau 267*b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 268*b5c80475SFelix Fietkau } 269*b5c80475SFelix Fietkau 270*b5c80475SFelix Fietkau return 0; 271*b5c80475SFelix Fietkau 272*b5c80475SFelix Fietkau rx_init_fail: 273*b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 274*b5c80475SFelix Fietkau return error; 275*b5c80475SFelix Fietkau } 276*b5c80475SFelix Fietkau 277*b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 278*b5c80475SFelix Fietkau { 279*b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 280*b5c80475SFelix Fietkau 281*b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 282*b5c80475SFelix Fietkau 283*b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP, 284*b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize); 285*b5c80475SFelix Fietkau 286*b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP, 287*b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize); 288*b5c80475SFelix Fietkau 289*b5c80475SFelix Fietkau spin_unlock_bh(&sc->rx.rxbuflock); 290*b5c80475SFelix Fietkau 291*b5c80475SFelix Fietkau ath_opmode_init(sc); 292*b5c80475SFelix Fietkau 293*b5c80475SFelix Fietkau ath9k_hw_startpcureceive(sc->sc_ah); 294*b5c80475SFelix Fietkau } 295*b5c80475SFelix Fietkau 296*b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 297*b5c80475SFelix Fietkau { 298*b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 299*b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 300*b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 301*b5c80475SFelix Fietkau spin_unlock_bh(&sc->rx.rxbuflock); 302*b5c80475SFelix Fietkau } 303*b5c80475SFelix Fietkau 304203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 305203c4805SLuis R. Rodriguez { 30627c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 307203c4805SLuis R. Rodriguez struct sk_buff *skb; 308203c4805SLuis R. Rodriguez struct ath_buf *bf; 309203c4805SLuis R. Rodriguez int error = 0; 310203c4805SLuis R. Rodriguez 311203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxflushlock); 312203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 313203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxbuflock); 314203c4805SLuis R. Rodriguez 315*b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 316*b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 317*b5c80475SFelix Fietkau } else { 318cc861f74SLuis R. Rodriguez common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN, 31927c51f1aSLuis R. Rodriguez min(common->cachelsz, (u16)64)); 320203c4805SLuis R. Rodriguez 321c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n", 322cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 323203c4805SLuis R. Rodriguez 324203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 325203c4805SLuis R. Rodriguez 326203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 327203c4805SLuis R. Rodriguez "rx", nbufs, 1); 328203c4805SLuis R. Rodriguez if (error != 0) { 329c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 330*b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 331*b5c80475SFelix Fietkau error); 332203c4805SLuis R. Rodriguez goto err; 333203c4805SLuis R. Rodriguez } 334203c4805SLuis R. Rodriguez 335203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 336*b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 337*b5c80475SFelix Fietkau GFP_KERNEL); 338203c4805SLuis R. Rodriguez if (skb == NULL) { 339203c4805SLuis R. Rodriguez error = -ENOMEM; 340203c4805SLuis R. Rodriguez goto err; 341203c4805SLuis R. Rodriguez } 342203c4805SLuis R. Rodriguez 343203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 344203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 345cc861f74SLuis R. Rodriguez common->rx_bufsize, 346203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 347203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 348203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 349203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 350203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 351c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 352203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 353203c4805SLuis R. Rodriguez error = -ENOMEM; 354203c4805SLuis R. Rodriguez goto err; 355203c4805SLuis R. Rodriguez } 356203c4805SLuis R. Rodriguez bf->bf_dmacontext = bf->bf_buf_addr; 357203c4805SLuis R. Rodriguez } 358203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 359*b5c80475SFelix Fietkau } 360203c4805SLuis R. Rodriguez 361203c4805SLuis R. Rodriguez err: 362203c4805SLuis R. Rodriguez if (error) 363203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 364203c4805SLuis R. Rodriguez 365203c4805SLuis R. Rodriguez return error; 366203c4805SLuis R. Rodriguez } 367203c4805SLuis R. Rodriguez 368203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 369203c4805SLuis R. Rodriguez { 370cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 371cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 372203c4805SLuis R. Rodriguez struct sk_buff *skb; 373203c4805SLuis R. Rodriguez struct ath_buf *bf; 374203c4805SLuis R. Rodriguez 375*b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 376*b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 377*b5c80475SFelix Fietkau return; 378*b5c80475SFelix Fietkau } else { 379203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 380203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 381203c4805SLuis R. Rodriguez if (skb) { 382203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 383*b5c80475SFelix Fietkau common->rx_bufsize, 384*b5c80475SFelix Fietkau DMA_FROM_DEVICE); 385203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 386203c4805SLuis R. Rodriguez } 387203c4805SLuis R. Rodriguez } 388203c4805SLuis R. Rodriguez 389203c4805SLuis R. Rodriguez if (sc->rx.rxdma.dd_desc_len != 0) 390203c4805SLuis R. Rodriguez ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf); 391203c4805SLuis R. Rodriguez } 392*b5c80475SFelix Fietkau } 393203c4805SLuis R. Rodriguez 394203c4805SLuis R. Rodriguez /* 395203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 396203c4805SLuis R. Rodriguez * operating mode and state: 397203c4805SLuis R. Rodriguez * 398203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 399203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 400203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 401203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 402203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 403203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 404203c4805SLuis R. Rodriguez * o accept beacons: 405203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 406203c4805SLuis R. Rodriguez * node table entries for peers, 407203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 408203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 409203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 410203c4805SLuis R. Rodriguez * - when scanning 411203c4805SLuis R. Rodriguez */ 412203c4805SLuis R. Rodriguez 413203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 414203c4805SLuis R. Rodriguez { 415203c4805SLuis R. Rodriguez #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR) 416203c4805SLuis R. Rodriguez 417203c4805SLuis R. Rodriguez u32 rfilt; 418203c4805SLuis R. Rodriguez 419203c4805SLuis R. Rodriguez rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE) 420203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 421203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 422203c4805SLuis R. Rodriguez 423203c4805SLuis R. Rodriguez /* If not a STA, enable processing of Probe Requests */ 424203c4805SLuis R. Rodriguez if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION) 425203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 426203c4805SLuis R. Rodriguez 427203c4805SLuis R. Rodriguez /* 428203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 429203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 430203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 431203c4805SLuis R. Rodriguez */ 432203c4805SLuis R. Rodriguez if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) && 433203c4805SLuis R. Rodriguez (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) || 434203c4805SLuis R. Rodriguez (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR)) 435203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 436203c4805SLuis R. Rodriguez 437203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 438203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 439203c4805SLuis R. Rodriguez 440203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 441203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 442203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 443203c4805SLuis R. Rodriguez else 444203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 445203c4805SLuis R. Rodriguez 44666afad01SSenthil Balasubramanian if ((AR_SREV_9280_10_OR_LATER(sc->sc_ah) || 44766afad01SSenthil Balasubramanian AR_SREV_9285_10_OR_LATER(sc->sc_ah)) && 44866afad01SSenthil Balasubramanian (sc->sc_ah->opmode == NL80211_IFTYPE_AP) && 44966afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 450203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 451203c4805SLuis R. Rodriguez 4527ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4537ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4547ea310beSSujith 4555eb6ba83SJavier Cardona if (sc->sec_wiphy || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 456203c4805SLuis R. Rodriguez /* TODO: only needed if more than one BSSID is in use in 457203c4805SLuis R. Rodriguez * station/adhoc mode */ 4585eb6ba83SJavier Cardona /* The following may also be needed for other older chips */ 4595eb6ba83SJavier Cardona if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160) 4605eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 461203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 462203c4805SLuis R. Rodriguez } 463203c4805SLuis R. Rodriguez 464203c4805SLuis R. Rodriguez return rfilt; 465203c4805SLuis R. Rodriguez 466203c4805SLuis R. Rodriguez #undef RX_FILTER_PRESERVE 467203c4805SLuis R. Rodriguez } 468203c4805SLuis R. Rodriguez 469203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 470203c4805SLuis R. Rodriguez { 471203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 472203c4805SLuis R. Rodriguez struct ath_buf *bf, *tbf; 473203c4805SLuis R. Rodriguez 474*b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 475*b5c80475SFelix Fietkau ath_edma_start_recv(sc); 476*b5c80475SFelix Fietkau return 0; 477*b5c80475SFelix Fietkau } 478*b5c80475SFelix Fietkau 479203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 480203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 481203c4805SLuis R. Rodriguez goto start_recv; 482203c4805SLuis R. Rodriguez 483203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 484203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 485203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 486203c4805SLuis R. Rodriguez } 487203c4805SLuis R. Rodriguez 488203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 489203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 490203c4805SLuis R. Rodriguez goto start_recv; 491203c4805SLuis R. Rodriguez 492203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 493203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 494203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 495203c4805SLuis R. Rodriguez 496203c4805SLuis R. Rodriguez start_recv: 497203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 498203c4805SLuis R. Rodriguez ath_opmode_init(sc); 499203c4805SLuis R. Rodriguez ath9k_hw_startpcureceive(ah); 500203c4805SLuis R. Rodriguez 501203c4805SLuis R. Rodriguez return 0; 502203c4805SLuis R. Rodriguez } 503203c4805SLuis R. Rodriguez 504203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 505203c4805SLuis R. Rodriguez { 506203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 507203c4805SLuis R. Rodriguez bool stopped; 508203c4805SLuis R. Rodriguez 509203c4805SLuis R. Rodriguez ath9k_hw_stoppcurecv(ah); 510203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 511203c4805SLuis R. Rodriguez stopped = ath9k_hw_stopdmarecv(ah); 512*b5c80475SFelix Fietkau 513*b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 514*b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 515*b5c80475SFelix Fietkau else 516203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 517203c4805SLuis R. Rodriguez 518203c4805SLuis R. Rodriguez return stopped; 519203c4805SLuis R. Rodriguez } 520203c4805SLuis R. Rodriguez 521203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc) 522203c4805SLuis R. Rodriguez { 523203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxflushlock); 524203c4805SLuis R. Rodriguez sc->sc_flags |= SC_OP_RXFLUSH; 525*b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 526*b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, true); 527*b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, false); 528203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 529203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxflushlock); 530203c4805SLuis R. Rodriguez } 531203c4805SLuis R. Rodriguez 532cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 533cc65965cSJouni Malinen { 534cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 535cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 536cc65965cSJouni Malinen u8 *pos, *end, id, elen; 537cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 538cc65965cSJouni Malinen 539cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 540cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 541cc65965cSJouni Malinen end = skb->data + skb->len; 542cc65965cSJouni Malinen 543cc65965cSJouni Malinen while (pos + 2 < end) { 544cc65965cSJouni Malinen id = *pos++; 545cc65965cSJouni Malinen elen = *pos++; 546cc65965cSJouni Malinen if (pos + elen > end) 547cc65965cSJouni Malinen break; 548cc65965cSJouni Malinen 549cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 550cc65965cSJouni Malinen if (elen < sizeof(*tim)) 551cc65965cSJouni Malinen break; 552cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 553cc65965cSJouni Malinen if (tim->dtim_count != 0) 554cc65965cSJouni Malinen break; 555cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 556cc65965cSJouni Malinen } 557cc65965cSJouni Malinen 558cc65965cSJouni Malinen pos += elen; 559cc65965cSJouni Malinen } 560cc65965cSJouni Malinen 561cc65965cSJouni Malinen return false; 562cc65965cSJouni Malinen } 563cc65965cSJouni Malinen 564cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 565cc65965cSJouni Malinen { 566cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 5671510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 568cc65965cSJouni Malinen 569cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 570cc65965cSJouni Malinen return; 571cc65965cSJouni Malinen 572cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 5731510718dSLuis R. Rodriguez if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0) 574cc65965cSJouni Malinen return; /* not from our current AP */ 575cc65965cSJouni Malinen 5761b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 577293dc5dfSGabor Juhos 5781b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5791b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 580c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 581c46917bbSLuis R. Rodriguez "Reconfigure Beacon timers based on " 582ccdfeab6SJouni Malinen "timestamp from the AP\n"); 583ccdfeab6SJouni Malinen ath_beacon_config(sc, NULL); 584ccdfeab6SJouni Malinen } 585ccdfeab6SJouni Malinen 586cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 587cc65965cSJouni Malinen /* 588cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 58958f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 59058f5fffdSGabor Juhos * received properly, the next beacon frame will work as 59158f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 59258f5fffdSGabor Juhos * so we are waiting for it as well. 593cc65965cSJouni Malinen */ 594c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, "Received DTIM beacon indicating " 595cc65965cSJouni Malinen "buffered broadcast/multicast frame(s)\n"); 5961b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 597cc65965cSJouni Malinen return; 598cc65965cSJouni Malinen } 599cc65965cSJouni Malinen 6001b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 601cc65965cSJouni Malinen /* 602cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 603cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 604cc65965cSJouni Malinen * been delivered. 605cc65965cSJouni Malinen */ 6061b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 607c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 608c46917bbSLuis R. Rodriguez "PS wait for CAB frames timed out\n"); 609cc65965cSJouni Malinen } 610cc65965cSJouni Malinen } 611cc65965cSJouni Malinen 612cc65965cSJouni Malinen static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb) 613cc65965cSJouni Malinen { 614cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 615c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 616cc65965cSJouni Malinen 617cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 618cc65965cSJouni Malinen 619cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 6201b04b930SSujith if ((sc->ps_flags & PS_WAIT_FOR_BEACON) && 6219a23f9caSJouni Malinen ieee80211_is_beacon(hdr->frame_control)) 622cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 6231b04b930SSujith else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 624cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 625cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 626cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 627cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 628cc65965cSJouni Malinen /* 629cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 630cc65965cSJouni Malinen * point. 631cc65965cSJouni Malinen */ 6321b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 633c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 634c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6351b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6369a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6379a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6381b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 639c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 640c46917bbSLuis R. Rodriguez "Going back to sleep after having received " 641f643e51dSPavel Roskin "PS-Poll data (0x%lx)\n", 6421b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6431b04b930SSujith PS_WAIT_FOR_CAB | 6441b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6451b04b930SSujith PS_WAIT_FOR_TX_ACK)); 646cc65965cSJouni Malinen } 647cc65965cSJouni Malinen } 648cc65965cSJouni Malinen 649b4afffc0SLuis R. Rodriguez static void ath_rx_send_to_mac80211(struct ieee80211_hw *hw, 650b4afffc0SLuis R. Rodriguez struct ath_softc *sc, struct sk_buff *skb, 6515ca42627SLuis R. Rodriguez struct ieee80211_rx_status *rxs) 6529d64a3cfSJouni Malinen { 6539d64a3cfSJouni Malinen struct ieee80211_hdr *hdr; 6549d64a3cfSJouni Malinen 6559d64a3cfSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 6569d64a3cfSJouni Malinen 6579d64a3cfSJouni Malinen /* Send the frame to mac80211 */ 6589d64a3cfSJouni Malinen if (is_multicast_ether_addr(hdr->addr1)) { 6599d64a3cfSJouni Malinen int i; 6609d64a3cfSJouni Malinen /* 6619d64a3cfSJouni Malinen * Deliver broadcast/multicast frames to all suitable 6629d64a3cfSJouni Malinen * virtual wiphys. 6639d64a3cfSJouni Malinen */ 6649d64a3cfSJouni Malinen /* TODO: filter based on channel configuration */ 6659d64a3cfSJouni Malinen for (i = 0; i < sc->num_sec_wiphy; i++) { 6669d64a3cfSJouni Malinen struct ath_wiphy *aphy = sc->sec_wiphy[i]; 6679d64a3cfSJouni Malinen struct sk_buff *nskb; 6689d64a3cfSJouni Malinen if (aphy == NULL) 6699d64a3cfSJouni Malinen continue; 6709d64a3cfSJouni Malinen nskb = skb_copy(skb, GFP_ATOMIC); 6715ca42627SLuis R. Rodriguez if (!nskb) 6725ca42627SLuis R. Rodriguez continue; 673f1d58c25SJohannes Berg ieee80211_rx(aphy->hw, nskb); 6749d64a3cfSJouni Malinen } 675f1d58c25SJohannes Berg ieee80211_rx(sc->hw, skb); 6765ca42627SLuis R. Rodriguez } else 6779d64a3cfSJouni Malinen /* Deliver unicast frames based on receiver address */ 678b4afffc0SLuis R. Rodriguez ieee80211_rx(hw, skb); 6799d64a3cfSJouni Malinen } 6809d64a3cfSJouni Malinen 681*b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 682*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 683203c4805SLuis R. Rodriguez { 684*b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 685203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 68627c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 687*b5c80475SFelix Fietkau struct sk_buff *skb; 688*b5c80475SFelix Fietkau struct ath_buf *bf; 689*b5c80475SFelix Fietkau int ret; 690203c4805SLuis R. Rodriguez 691*b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 692*b5c80475SFelix Fietkau if (!skb) 693*b5c80475SFelix Fietkau return false; 694203c4805SLuis R. Rodriguez 695*b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 696*b5c80475SFelix Fietkau BUG_ON(!bf); 697*b5c80475SFelix Fietkau 698*b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 699*b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 700*b5c80475SFelix Fietkau 701*b5c80475SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data); 702*b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 703*b5c80475SFelix Fietkau return false; 704*b5c80475SFelix Fietkau 705*b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 706*b5c80475SFelix Fietkau if (ret == -EINVAL) { 707*b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 708*b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 709*b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 710*b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 711*b5c80475SFelix Fietkau if (!skb) 712*b5c80475SFelix Fietkau return true; 713*b5c80475SFelix Fietkau 714*b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 715*b5c80475SFelix Fietkau BUG_ON(!bf); 716*b5c80475SFelix Fietkau 717*b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 718*b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 719*b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 720*b5c80475SFelix Fietkau } 721*b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_buffers, skb); 722*b5c80475SFelix Fietkau 723*b5c80475SFelix Fietkau return true; 724*b5c80475SFelix Fietkau } 725*b5c80475SFelix Fietkau 726*b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 727*b5c80475SFelix Fietkau struct ath_rx_status *rs, 728*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 729*b5c80475SFelix Fietkau { 730*b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 731*b5c80475SFelix Fietkau struct sk_buff *skb; 732*b5c80475SFelix Fietkau struct ath_buf *bf; 733*b5c80475SFelix Fietkau 734*b5c80475SFelix Fietkau while (ath_edma_get_buffers(sc, qtype)); 735*b5c80475SFelix Fietkau skb = __skb_dequeue(&rx_edma->rx_buffers); 736*b5c80475SFelix Fietkau if (!skb) 737*b5c80475SFelix Fietkau return NULL; 738*b5c80475SFelix Fietkau 739*b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 740*b5c80475SFelix Fietkau ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data); 741*b5c80475SFelix Fietkau return bf; 742*b5c80475SFelix Fietkau } 743*b5c80475SFelix Fietkau 744*b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc, 745*b5c80475SFelix Fietkau struct ath_rx_status *rs) 746*b5c80475SFelix Fietkau { 747*b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 748*b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 749*b5c80475SFelix Fietkau struct ath_desc *ds; 750*b5c80475SFelix Fietkau struct ath_buf *bf; 751*b5c80475SFelix Fietkau int ret; 752203c4805SLuis R. Rodriguez 753203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 754203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 755*b5c80475SFelix Fietkau return NULL; 756203c4805SLuis R. Rodriguez } 757203c4805SLuis R. Rodriguez 758203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 759203c4805SLuis R. Rodriguez ds = bf->bf_desc; 760203c4805SLuis R. Rodriguez 761203c4805SLuis R. Rodriguez /* 762203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 763203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 764203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 765203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 766203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 767203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 768203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 769203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 770203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 771203c4805SLuis R. Rodriguez */ 772*b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0); 773*b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 77429bffa96SFelix Fietkau struct ath_rx_status trs; 775203c4805SLuis R. Rodriguez struct ath_buf *tbf; 776203c4805SLuis R. Rodriguez struct ath_desc *tds; 777203c4805SLuis R. Rodriguez 77829bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 779203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 780203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 781*b5c80475SFelix Fietkau return NULL; 782203c4805SLuis R. Rodriguez } 783203c4805SLuis R. Rodriguez 784203c4805SLuis R. Rodriguez tbf = list_entry(bf->list.next, struct ath_buf, list); 785203c4805SLuis R. Rodriguez 786203c4805SLuis R. Rodriguez /* 787203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 788203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 789203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 790203c4805SLuis R. Rodriguez * set or not. 791203c4805SLuis R. Rodriguez * 792203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 793203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 794203c4805SLuis R. Rodriguez * this descriptor and continue... 795203c4805SLuis R. Rodriguez */ 796203c4805SLuis R. Rodriguez 797203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 798*b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0); 799*b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 800*b5c80475SFelix Fietkau return NULL; 801203c4805SLuis R. Rodriguez } 802203c4805SLuis R. Rodriguez 803*b5c80475SFelix Fietkau if (!bf->bf_mpdu) 804*b5c80475SFelix Fietkau return bf; 805203c4805SLuis R. Rodriguez 806203c4805SLuis R. Rodriguez /* 807203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 808203c4805SLuis R. Rodriguez * 1. accessing the frame 809203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 810203c4805SLuis R. Rodriguez */ 811*b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 812cc861f74SLuis R. Rodriguez common->rx_bufsize, 813203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 814203c4805SLuis R. Rodriguez 815*b5c80475SFelix Fietkau return bf; 816*b5c80475SFelix Fietkau } 817*b5c80475SFelix Fietkau 818*b5c80475SFelix Fietkau 819*b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 820*b5c80475SFelix Fietkau { 821*b5c80475SFelix Fietkau struct ath_buf *bf; 822*b5c80475SFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb; 823*b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 824*b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 825*b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 826*b5c80475SFelix Fietkau /* 827*b5c80475SFelix Fietkau * The hw can techncically differ from common->hw when using ath9k 828*b5c80475SFelix Fietkau * virtual wiphy so to account for that we iterate over the active 829*b5c80475SFelix Fietkau * wiphys and find the appropriate wiphy and therefore hw. 830*b5c80475SFelix Fietkau */ 831*b5c80475SFelix Fietkau struct ieee80211_hw *hw = NULL; 832*b5c80475SFelix Fietkau struct ieee80211_hdr *hdr; 833*b5c80475SFelix Fietkau int retval; 834*b5c80475SFelix Fietkau bool decrypt_error = false; 835*b5c80475SFelix Fietkau struct ath_rx_status rs; 836*b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 837*b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 838*b5c80475SFelix Fietkau int dma_type; 839*b5c80475SFelix Fietkau 840*b5c80475SFelix Fietkau if (edma) 841*b5c80475SFelix Fietkau dma_type = DMA_FROM_DEVICE; 842*b5c80475SFelix Fietkau else 843*b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 844*b5c80475SFelix Fietkau 845*b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 846*b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 847*b5c80475SFelix Fietkau 848*b5c80475SFelix Fietkau do { 849*b5c80475SFelix Fietkau /* If handling rx interrupt and flush is in progress => exit */ 850*b5c80475SFelix Fietkau if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0)) 851*b5c80475SFelix Fietkau break; 852*b5c80475SFelix Fietkau 853*b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 854*b5c80475SFelix Fietkau if (edma) 855*b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 856*b5c80475SFelix Fietkau else 857*b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 858*b5c80475SFelix Fietkau 859*b5c80475SFelix Fietkau if (!bf) 860*b5c80475SFelix Fietkau break; 861*b5c80475SFelix Fietkau 862*b5c80475SFelix Fietkau skb = bf->bf_mpdu; 863*b5c80475SFelix Fietkau if (!skb) 864*b5c80475SFelix Fietkau continue; 865*b5c80475SFelix Fietkau 866b4afffc0SLuis R. Rodriguez hdr = (struct ieee80211_hdr *) skb->data; 8675ca42627SLuis R. Rodriguez rxs = IEEE80211_SKB_RXCB(skb); 8685ca42627SLuis R. Rodriguez 869b4afffc0SLuis R. Rodriguez hw = ath_get_virt_hw(sc, hdr); 870b4afffc0SLuis R. Rodriguez 87129bffa96SFelix Fietkau ath_debug_stat_rx(sc, &rs); 8721395d3f0SSujith 873203c4805SLuis R. Rodriguez /* 874203c4805SLuis R. Rodriguez * If we're asked to flush receive queue, directly 875203c4805SLuis R. Rodriguez * chain it back at the queue without processing it. 876203c4805SLuis R. Rodriguez */ 877203c4805SLuis R. Rodriguez if (flush) 878203c4805SLuis R. Rodriguez goto requeue; 879203c4805SLuis R. Rodriguez 88029bffa96SFelix Fietkau retval = ath9k_cmn_rx_skb_preprocess(common, hw, skb, &rs, 8811e875e9fSLuis R. Rodriguez rxs, &decrypt_error); 8821e875e9fSLuis R. Rodriguez if (retval) 883203c4805SLuis R. Rodriguez goto requeue; 884203c4805SLuis R. Rodriguez 885203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 886203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 887cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 888203c4805SLuis R. Rodriguez 889203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 890203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 891203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 892203c4805SLuis R. Rodriguez * processing. */ 893203c4805SLuis R. Rodriguez if (!requeue_skb) 894203c4805SLuis R. Rodriguez goto requeue; 895203c4805SLuis R. Rodriguez 896203c4805SLuis R. Rodriguez /* Unmap the frame */ 897203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 898cc861f74SLuis R. Rodriguez common->rx_bufsize, 899*b5c80475SFelix Fietkau dma_type); 900203c4805SLuis R. Rodriguez 901*b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 902*b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 903*b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 904203c4805SLuis R. Rodriguez 90529bffa96SFelix Fietkau ath9k_cmn_rx_skb_postprocess(common, skb, &rs, 906c9b14170SLuis R. Rodriguez rxs, decrypt_error); 907203c4805SLuis R. Rodriguez 908203c4805SLuis R. Rodriguez /* We will now give hardware our shiny new allocated skb */ 909203c4805SLuis R. Rodriguez bf->bf_mpdu = requeue_skb; 910203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 911cc861f74SLuis R. Rodriguez common->rx_bufsize, 912*b5c80475SFelix Fietkau dma_type); 913203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 914203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 915203c4805SLuis R. Rodriguez dev_kfree_skb_any(requeue_skb); 916203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 917c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 918203c4805SLuis R. Rodriguez "dma_mapping_error() on RX\n"); 9195ca42627SLuis R. Rodriguez ath_rx_send_to_mac80211(hw, sc, skb, rxs); 920203c4805SLuis R. Rodriguez break; 921203c4805SLuis R. Rodriguez } 922203c4805SLuis R. Rodriguez bf->bf_dmacontext = bf->bf_buf_addr; 923203c4805SLuis R. Rodriguez 924203c4805SLuis R. Rodriguez /* 925203c4805SLuis R. Rodriguez * change the default rx antenna if rx diversity chooses the 926203c4805SLuis R. Rodriguez * other antenna 3 times in a row. 927203c4805SLuis R. Rodriguez */ 92829bffa96SFelix Fietkau if (sc->rx.defant != rs.rs_antenna) { 929203c4805SLuis R. Rodriguez if (++sc->rx.rxotherant >= 3) 93029bffa96SFelix Fietkau ath_setdefantenna(sc, rs.rs_antenna); 931203c4805SLuis R. Rodriguez } else { 932203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 933203c4805SLuis R. Rodriguez } 934203c4805SLuis R. Rodriguez 9351b04b930SSujith if (unlikely(sc->ps_flags & (PS_WAIT_FOR_BEACON | 9361b04b930SSujith PS_WAIT_FOR_CAB | 9371b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA))) 938cc65965cSJouni Malinen ath_rx_ps(sc, skb); 939cc65965cSJouni Malinen 9405ca42627SLuis R. Rodriguez ath_rx_send_to_mac80211(hw, sc, skb, rxs); 941cc65965cSJouni Malinen 942203c4805SLuis R. Rodriguez requeue: 943*b5c80475SFelix Fietkau if (edma) { 944*b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 945*b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 946*b5c80475SFelix Fietkau } else { 947203c4805SLuis R. Rodriguez list_move_tail(&bf->list, &sc->rx.rxbuf); 948203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 949*b5c80475SFelix Fietkau } 950203c4805SLuis R. Rodriguez } while (1); 951203c4805SLuis R. Rodriguez 952203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 953203c4805SLuis R. Rodriguez 954203c4805SLuis R. Rodriguez return 0; 955203c4805SLuis R. Rodriguez } 956