xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/recv.c (revision 6a01f0c08d20a2b1356c1cb90ef97a0dc412b64c)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
18203c4805SLuis R. Rodriguez #include "ath9k.h"
19b622a720SLuis R. Rodriguez #include "ar9003_mac.h"
20203c4805SLuis R. Rodriguez 
21b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb)	(*((struct ath_buf **)__skb->cb))
22b5c80475SFelix Fietkau 
23102885a5SVasanthakumar Thiagarajan static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
24102885a5SVasanthakumar Thiagarajan 					       int mindelta, int main_rssi_avg,
25102885a5SVasanthakumar Thiagarajan 					       int alt_rssi_avg, int pkt_count)
26102885a5SVasanthakumar Thiagarajan {
27102885a5SVasanthakumar Thiagarajan 	return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
28102885a5SVasanthakumar Thiagarajan 		(alt_rssi_avg > main_rssi_avg + maxdelta)) ||
29102885a5SVasanthakumar Thiagarajan 		(alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
30102885a5SVasanthakumar Thiagarajan }
31102885a5SVasanthakumar Thiagarajan 
32b85c5734SMohammed Shafi Shajakhan static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio,
33b85c5734SMohammed Shafi Shajakhan 					int curr_main_set, int curr_alt_set,
34b85c5734SMohammed Shafi Shajakhan 					int alt_rssi_avg, int main_rssi_avg)
35b85c5734SMohammed Shafi Shajakhan {
36b85c5734SMohammed Shafi Shajakhan 	bool result = false;
37b85c5734SMohammed Shafi Shajakhan 	switch (div_group) {
38b85c5734SMohammed Shafi Shajakhan 	case 0:
39b85c5734SMohammed Shafi Shajakhan 		if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
40b85c5734SMohammed Shafi Shajakhan 			result = true;
41b85c5734SMohammed Shafi Shajakhan 		break;
42b85c5734SMohammed Shafi Shajakhan 	case 1:
4366ce235aSGabor Juhos 	case 2:
44b85c5734SMohammed Shafi Shajakhan 		if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) &&
45b85c5734SMohammed Shafi Shajakhan 			(curr_alt_set == ATH_ANT_DIV_COMB_LNA1) &&
46b85c5734SMohammed Shafi Shajakhan 				(alt_rssi_avg >= (main_rssi_avg - 5))) ||
47b85c5734SMohammed Shafi Shajakhan 			((curr_main_set == ATH_ANT_DIV_COMB_LNA1) &&
48b85c5734SMohammed Shafi Shajakhan 			(curr_alt_set == ATH_ANT_DIV_COMB_LNA2) &&
49b85c5734SMohammed Shafi Shajakhan 				(alt_rssi_avg >= (main_rssi_avg - 2)))) &&
50b85c5734SMohammed Shafi Shajakhan 							(alt_rssi_avg >= 4))
51b85c5734SMohammed Shafi Shajakhan 			result = true;
52b85c5734SMohammed Shafi Shajakhan 		else
53b85c5734SMohammed Shafi Shajakhan 			result = false;
54b85c5734SMohammed Shafi Shajakhan 		break;
55b85c5734SMohammed Shafi Shajakhan 	}
56b85c5734SMohammed Shafi Shajakhan 
57b85c5734SMohammed Shafi Shajakhan 	return result;
58b85c5734SMohammed Shafi Shajakhan }
59b85c5734SMohammed Shafi Shajakhan 
60ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
61ededf1f8SVasanthakumar Thiagarajan {
62ededf1f8SVasanthakumar Thiagarajan 	return sc->ps_enabled &&
63ededf1f8SVasanthakumar Thiagarajan 	       (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
64ededf1f8SVasanthakumar Thiagarajan }
65ededf1f8SVasanthakumar Thiagarajan 
66203c4805SLuis R. Rodriguez /*
67203c4805SLuis R. Rodriguez  * Setup and link descriptors.
68203c4805SLuis R. Rodriguez  *
69203c4805SLuis R. Rodriguez  * 11N: we can no longer afford to self link the last descriptor.
70203c4805SLuis R. Rodriguez  * MAC acknowledges BA status as long as it copies frames to host
71203c4805SLuis R. Rodriguez  * buffer (or rx fifo). This can incorrectly acknowledge packets
72203c4805SLuis R. Rodriguez  * to a sender if last desc is self-linked.
73203c4805SLuis R. Rodriguez  */
74203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
75203c4805SLuis R. Rodriguez {
76203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
77cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
78203c4805SLuis R. Rodriguez 	struct ath_desc *ds;
79203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
80203c4805SLuis R. Rodriguez 
81203c4805SLuis R. Rodriguez 	ATH_RXBUF_RESET(bf);
82203c4805SLuis R. Rodriguez 
83203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
84203c4805SLuis R. Rodriguez 	ds->ds_link = 0; /* link to null */
85203c4805SLuis R. Rodriguez 	ds->ds_data = bf->bf_buf_addr;
86203c4805SLuis R. Rodriguez 
87203c4805SLuis R. Rodriguez 	/* virtual addr of the beginning of the buffer. */
88203c4805SLuis R. Rodriguez 	skb = bf->bf_mpdu;
899680e8a3SLuis R. Rodriguez 	BUG_ON(skb == NULL);
90203c4805SLuis R. Rodriguez 	ds->ds_vdata = skb->data;
91203c4805SLuis R. Rodriguez 
92cc861f74SLuis R. Rodriguez 	/*
93cc861f74SLuis R. Rodriguez 	 * setup rx descriptors. The rx_bufsize here tells the hardware
94203c4805SLuis R. Rodriguez 	 * how much data it can DMA to us and that we are prepared
95cc861f74SLuis R. Rodriguez 	 * to process
96cc861f74SLuis R. Rodriguez 	 */
97203c4805SLuis R. Rodriguez 	ath9k_hw_setuprxdesc(ah, ds,
98cc861f74SLuis R. Rodriguez 			     common->rx_bufsize,
99203c4805SLuis R. Rodriguez 			     0);
100203c4805SLuis R. Rodriguez 
101203c4805SLuis R. Rodriguez 	if (sc->rx.rxlink == NULL)
102203c4805SLuis R. Rodriguez 		ath9k_hw_putrxbuf(ah, bf->bf_daddr);
103203c4805SLuis R. Rodriguez 	else
104203c4805SLuis R. Rodriguez 		*sc->rx.rxlink = bf->bf_daddr;
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez 	sc->rx.rxlink = &ds->ds_link;
107203c4805SLuis R. Rodriguez }
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
110203c4805SLuis R. Rodriguez {
111203c4805SLuis R. Rodriguez 	/* XXX block beacon interrupts */
112203c4805SLuis R. Rodriguez 	ath9k_hw_setantenna(sc->sc_ah, antenna);
113203c4805SLuis R. Rodriguez 	sc->rx.defant = antenna;
114203c4805SLuis R. Rodriguez 	sc->rx.rxotherant = 0;
115203c4805SLuis R. Rodriguez }
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc)
118203c4805SLuis R. Rodriguez {
119203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
1201510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
1211510718dSLuis R. Rodriguez 
122203c4805SLuis R. Rodriguez 	u32 rfilt, mfilt[2];
123203c4805SLuis R. Rodriguez 
124203c4805SLuis R. Rodriguez 	/* configure rx filter */
125203c4805SLuis R. Rodriguez 	rfilt = ath_calcrxfilter(sc);
126203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, rfilt);
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez 	/* configure bssid mask */
12913b81559SLuis R. Rodriguez 	ath_hw_setbssidmask(common);
130203c4805SLuis R. Rodriguez 
131203c4805SLuis R. Rodriguez 	/* configure operational mode */
132203c4805SLuis R. Rodriguez 	ath9k_hw_setopmode(ah);
133203c4805SLuis R. Rodriguez 
134203c4805SLuis R. Rodriguez 	/* calculate and install multicast filter */
135203c4805SLuis R. Rodriguez 	mfilt[0] = mfilt[1] = ~0;
136203c4805SLuis R. Rodriguez 	ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
137203c4805SLuis R. Rodriguez }
138203c4805SLuis R. Rodriguez 
139b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc,
140b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
141b5c80475SFelix Fietkau {
142b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
143b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
144b5c80475SFelix Fietkau 	struct sk_buff *skb;
145b5c80475SFelix Fietkau 	struct ath_buf *bf;
146b5c80475SFelix Fietkau 
147b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
148b5c80475SFelix Fietkau 	if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
149b5c80475SFelix Fietkau 		return false;
150b5c80475SFelix Fietkau 
151b5c80475SFelix Fietkau 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
152b5c80475SFelix Fietkau 	list_del_init(&bf->list);
153b5c80475SFelix Fietkau 
154b5c80475SFelix Fietkau 	skb = bf->bf_mpdu;
155b5c80475SFelix Fietkau 
156b5c80475SFelix Fietkau 	ATH_RXBUF_RESET(bf);
157b5c80475SFelix Fietkau 	memset(skb->data, 0, ah->caps.rx_status_len);
158b5c80475SFelix Fietkau 	dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
159b5c80475SFelix Fietkau 				ah->caps.rx_status_len, DMA_TO_DEVICE);
160b5c80475SFelix Fietkau 
161b5c80475SFelix Fietkau 	SKB_CB_ATHBUF(skb) = bf;
162b5c80475SFelix Fietkau 	ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
163b5c80475SFelix Fietkau 	skb_queue_tail(&rx_edma->rx_fifo, skb);
164b5c80475SFelix Fietkau 
165b5c80475SFelix Fietkau 	return true;
166b5c80475SFelix Fietkau }
167b5c80475SFelix Fietkau 
168b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc,
169b5c80475SFelix Fietkau 				  enum ath9k_rx_qtype qtype, int size)
170b5c80475SFelix Fietkau {
171b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
172*6a01f0c0SMohammed Shafi Shajakhan 	struct ath_buf *bf, *tbf;
173b5c80475SFelix Fietkau 
174b5c80475SFelix Fietkau 	if (list_empty(&sc->rx.rxbuf)) {
175d2182b69SJoe Perches 		ath_dbg(common, QUEUE, "No free rx buf available\n");
176b5c80475SFelix Fietkau 		return;
177b5c80475SFelix Fietkau 	}
178b5c80475SFelix Fietkau 
179*6a01f0c0SMohammed Shafi Shajakhan 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list)
180b5c80475SFelix Fietkau 		if (!ath_rx_edma_buf_link(sc, qtype))
181b5c80475SFelix Fietkau 			break;
182b5c80475SFelix Fietkau 
183b5c80475SFelix Fietkau }
184b5c80475SFelix Fietkau 
185b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc,
186b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
187b5c80475SFelix Fietkau {
188b5c80475SFelix Fietkau 	struct ath_buf *bf;
189b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma;
190b5c80475SFelix Fietkau 	struct sk_buff *skb;
191b5c80475SFelix Fietkau 
192b5c80475SFelix Fietkau 	rx_edma = &sc->rx.rx_edma[qtype];
193b5c80475SFelix Fietkau 
194b5c80475SFelix Fietkau 	while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
195b5c80475SFelix Fietkau 		bf = SKB_CB_ATHBUF(skb);
196b5c80475SFelix Fietkau 		BUG_ON(!bf);
197b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
198b5c80475SFelix Fietkau 	}
199b5c80475SFelix Fietkau }
200b5c80475SFelix Fietkau 
201b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc)
202b5c80475SFelix Fietkau {
203ba542385SMohammed Shafi Shajakhan 	struct ath_hw *ah = sc->sc_ah;
204ba542385SMohammed Shafi Shajakhan 	struct ath_common *common = ath9k_hw_common(ah);
205b5c80475SFelix Fietkau 	struct ath_buf *bf;
206b5c80475SFelix Fietkau 
207b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
208b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
209b5c80475SFelix Fietkau 
210b5c80475SFelix Fietkau 	list_for_each_entry(bf, &sc->rx.rxbuf, list) {
211ba542385SMohammed Shafi Shajakhan 		if (bf->bf_mpdu) {
212ba542385SMohammed Shafi Shajakhan 			dma_unmap_single(sc->dev, bf->bf_buf_addr,
213ba542385SMohammed Shafi Shajakhan 					common->rx_bufsize,
214ba542385SMohammed Shafi Shajakhan 					DMA_BIDIRECTIONAL);
215b5c80475SFelix Fietkau 			dev_kfree_skb_any(bf->bf_mpdu);
216ba542385SMohammed Shafi Shajakhan 			bf->bf_buf_addr = 0;
217ba542385SMohammed Shafi Shajakhan 			bf->bf_mpdu = NULL;
218ba542385SMohammed Shafi Shajakhan 		}
219b5c80475SFelix Fietkau 	}
220b5c80475SFelix Fietkau 
221b5c80475SFelix Fietkau 	INIT_LIST_HEAD(&sc->rx.rxbuf);
222b5c80475SFelix Fietkau 
223b5c80475SFelix Fietkau 	kfree(sc->rx.rx_bufptr);
224b5c80475SFelix Fietkau 	sc->rx.rx_bufptr = NULL;
225b5c80475SFelix Fietkau }
226b5c80475SFelix Fietkau 
227b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
228b5c80475SFelix Fietkau {
229b5c80475SFelix Fietkau 	skb_queue_head_init(&rx_edma->rx_fifo);
230b5c80475SFelix Fietkau 	skb_queue_head_init(&rx_edma->rx_buffers);
231b5c80475SFelix Fietkau 	rx_edma->rx_fifo_hwsize = size;
232b5c80475SFelix Fietkau }
233b5c80475SFelix Fietkau 
234b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
235b5c80475SFelix Fietkau {
236b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
237b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
238b5c80475SFelix Fietkau 	struct sk_buff *skb;
239b5c80475SFelix Fietkau 	struct ath_buf *bf;
240b5c80475SFelix Fietkau 	int error = 0, i;
241b5c80475SFelix Fietkau 	u32 size;
242b5c80475SFelix Fietkau 
243b5c80475SFelix Fietkau 	ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
244b5c80475SFelix Fietkau 				    ah->caps.rx_status_len);
245b5c80475SFelix Fietkau 
246b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
247b5c80475SFelix Fietkau 			       ah->caps.rx_lp_qdepth);
248b5c80475SFelix Fietkau 	ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
249b5c80475SFelix Fietkau 			       ah->caps.rx_hp_qdepth);
250b5c80475SFelix Fietkau 
251b5c80475SFelix Fietkau 	size = sizeof(struct ath_buf) * nbufs;
252b5c80475SFelix Fietkau 	bf = kzalloc(size, GFP_KERNEL);
253b5c80475SFelix Fietkau 	if (!bf)
254b5c80475SFelix Fietkau 		return -ENOMEM;
255b5c80475SFelix Fietkau 
256b5c80475SFelix Fietkau 	INIT_LIST_HEAD(&sc->rx.rxbuf);
257b5c80475SFelix Fietkau 	sc->rx.rx_bufptr = bf;
258b5c80475SFelix Fietkau 
259b5c80475SFelix Fietkau 	for (i = 0; i < nbufs; i++, bf++) {
260b5c80475SFelix Fietkau 		skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
261b5c80475SFelix Fietkau 		if (!skb) {
262b5c80475SFelix Fietkau 			error = -ENOMEM;
263b5c80475SFelix Fietkau 			goto rx_init_fail;
264b5c80475SFelix Fietkau 		}
265b5c80475SFelix Fietkau 
266b5c80475SFelix Fietkau 		memset(skb->data, 0, common->rx_bufsize);
267b5c80475SFelix Fietkau 		bf->bf_mpdu = skb;
268b5c80475SFelix Fietkau 
269b5c80475SFelix Fietkau 		bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
270b5c80475SFelix Fietkau 						 common->rx_bufsize,
271b5c80475SFelix Fietkau 						 DMA_BIDIRECTIONAL);
272b5c80475SFelix Fietkau 		if (unlikely(dma_mapping_error(sc->dev,
273b5c80475SFelix Fietkau 						bf->bf_buf_addr))) {
274b5c80475SFelix Fietkau 				dev_kfree_skb_any(skb);
275b5c80475SFelix Fietkau 				bf->bf_mpdu = NULL;
2766cf9e995SBen Greear 				bf->bf_buf_addr = 0;
2773800276aSJoe Perches 				ath_err(common,
278b5c80475SFelix Fietkau 					"dma_mapping_error() on RX init\n");
279b5c80475SFelix Fietkau 				error = -ENOMEM;
280b5c80475SFelix Fietkau 				goto rx_init_fail;
281b5c80475SFelix Fietkau 		}
282b5c80475SFelix Fietkau 
283b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
284b5c80475SFelix Fietkau 	}
285b5c80475SFelix Fietkau 
286b5c80475SFelix Fietkau 	return 0;
287b5c80475SFelix Fietkau 
288b5c80475SFelix Fietkau rx_init_fail:
289b5c80475SFelix Fietkau 	ath_rx_edma_cleanup(sc);
290b5c80475SFelix Fietkau 	return error;
291b5c80475SFelix Fietkau }
292b5c80475SFelix Fietkau 
293b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc)
294b5c80475SFelix Fietkau {
295b5c80475SFelix Fietkau 	spin_lock_bh(&sc->rx.rxbuflock);
296b5c80475SFelix Fietkau 
297b5c80475SFelix Fietkau 	ath9k_hw_rxena(sc->sc_ah);
298b5c80475SFelix Fietkau 
299b5c80475SFelix Fietkau 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
300b5c80475SFelix Fietkau 			      sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
301b5c80475SFelix Fietkau 
302b5c80475SFelix Fietkau 	ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
303b5c80475SFelix Fietkau 			      sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
304b5c80475SFelix Fietkau 
305b5c80475SFelix Fietkau 	ath_opmode_init(sc);
306b5c80475SFelix Fietkau 
30748a6a468SLuis R. Rodriguez 	ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
3087583c550SLuis R. Rodriguez 
3097583c550SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
310b5c80475SFelix Fietkau }
311b5c80475SFelix Fietkau 
312b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc)
313b5c80475SFelix Fietkau {
314b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
315b5c80475SFelix Fietkau 	ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
316b5c80475SFelix Fietkau }
317b5c80475SFelix Fietkau 
318203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs)
319203c4805SLuis R. Rodriguez {
32027c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
321203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
322203c4805SLuis R. Rodriguez 	struct ath_buf *bf;
323203c4805SLuis R. Rodriguez 	int error = 0;
324203c4805SLuis R. Rodriguez 
3254bdd1e97SLuis R. Rodriguez 	spin_lock_init(&sc->sc_pcu_lock);
326203c4805SLuis R. Rodriguez 	sc->sc_flags &= ~SC_OP_RXFLUSH;
327203c4805SLuis R. Rodriguez 	spin_lock_init(&sc->rx.rxbuflock);
328203c4805SLuis R. Rodriguez 
3290d95521eSFelix Fietkau 	common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
3300d95521eSFelix Fietkau 			     sc->sc_ah->caps.rx_status_len;
3310d95521eSFelix Fietkau 
332b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
333b5c80475SFelix Fietkau 		return ath_rx_edma_init(sc, nbufs);
334b5c80475SFelix Fietkau 	} else {
335d2182b69SJoe Perches 		ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n",
336cc861f74SLuis R. Rodriguez 			common->cachelsz, common->rx_bufsize);
337203c4805SLuis R. Rodriguez 
338203c4805SLuis R. Rodriguez 		/* Initialize rx descriptors */
339203c4805SLuis R. Rodriguez 
340203c4805SLuis R. Rodriguez 		error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
3414adfcdedSVasanthakumar Thiagarajan 				"rx", nbufs, 1, 0);
342203c4805SLuis R. Rodriguez 		if (error != 0) {
3433800276aSJoe Perches 			ath_err(common,
344b5c80475SFelix Fietkau 				"failed to allocate rx descriptors: %d\n",
345b5c80475SFelix Fietkau 				error);
346203c4805SLuis R. Rodriguez 			goto err;
347203c4805SLuis R. Rodriguez 		}
348203c4805SLuis R. Rodriguez 
349203c4805SLuis R. Rodriguez 		list_for_each_entry(bf, &sc->rx.rxbuf, list) {
350b5c80475SFelix Fietkau 			skb = ath_rxbuf_alloc(common, common->rx_bufsize,
351b5c80475SFelix Fietkau 					      GFP_KERNEL);
352203c4805SLuis R. Rodriguez 			if (skb == NULL) {
353203c4805SLuis R. Rodriguez 				error = -ENOMEM;
354203c4805SLuis R. Rodriguez 				goto err;
355203c4805SLuis R. Rodriguez 			}
356203c4805SLuis R. Rodriguez 
357203c4805SLuis R. Rodriguez 			bf->bf_mpdu = skb;
358203c4805SLuis R. Rodriguez 			bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
359cc861f74SLuis R. Rodriguez 					common->rx_bufsize,
360203c4805SLuis R. Rodriguez 					DMA_FROM_DEVICE);
361203c4805SLuis R. Rodriguez 			if (unlikely(dma_mapping_error(sc->dev,
362203c4805SLuis R. Rodriguez 							bf->bf_buf_addr))) {
363203c4805SLuis R. Rodriguez 				dev_kfree_skb_any(skb);
364203c4805SLuis R. Rodriguez 				bf->bf_mpdu = NULL;
3656cf9e995SBen Greear 				bf->bf_buf_addr = 0;
3663800276aSJoe Perches 				ath_err(common,
367203c4805SLuis R. Rodriguez 					"dma_mapping_error() on RX init\n");
368203c4805SLuis R. Rodriguez 				error = -ENOMEM;
369203c4805SLuis R. Rodriguez 				goto err;
370203c4805SLuis R. Rodriguez 			}
371203c4805SLuis R. Rodriguez 		}
372203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
373b5c80475SFelix Fietkau 	}
374203c4805SLuis R. Rodriguez 
375203c4805SLuis R. Rodriguez err:
376203c4805SLuis R. Rodriguez 	if (error)
377203c4805SLuis R. Rodriguez 		ath_rx_cleanup(sc);
378203c4805SLuis R. Rodriguez 
379203c4805SLuis R. Rodriguez 	return error;
380203c4805SLuis R. Rodriguez }
381203c4805SLuis R. Rodriguez 
382203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc)
383203c4805SLuis R. Rodriguez {
384cc861f74SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
385cc861f74SLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
386203c4805SLuis R. Rodriguez 	struct sk_buff *skb;
387203c4805SLuis R. Rodriguez 	struct ath_buf *bf;
388203c4805SLuis R. Rodriguez 
389b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
390b5c80475SFelix Fietkau 		ath_rx_edma_cleanup(sc);
391b5c80475SFelix Fietkau 		return;
392b5c80475SFelix Fietkau 	} else {
393203c4805SLuis R. Rodriguez 		list_for_each_entry(bf, &sc->rx.rxbuf, list) {
394203c4805SLuis R. Rodriguez 			skb = bf->bf_mpdu;
395203c4805SLuis R. Rodriguez 			if (skb) {
396203c4805SLuis R. Rodriguez 				dma_unmap_single(sc->dev, bf->bf_buf_addr,
397b5c80475SFelix Fietkau 						common->rx_bufsize,
398b5c80475SFelix Fietkau 						DMA_FROM_DEVICE);
399203c4805SLuis R. Rodriguez 				dev_kfree_skb(skb);
4006cf9e995SBen Greear 				bf->bf_buf_addr = 0;
4016cf9e995SBen Greear 				bf->bf_mpdu = NULL;
402203c4805SLuis R. Rodriguez 			}
403203c4805SLuis R. Rodriguez 		}
404203c4805SLuis R. Rodriguez 
405203c4805SLuis R. Rodriguez 		if (sc->rx.rxdma.dd_desc_len != 0)
406203c4805SLuis R. Rodriguez 			ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
407203c4805SLuis R. Rodriguez 	}
408b5c80475SFelix Fietkau }
409203c4805SLuis R. Rodriguez 
410203c4805SLuis R. Rodriguez /*
411203c4805SLuis R. Rodriguez  * Calculate the receive filter according to the
412203c4805SLuis R. Rodriguez  * operating mode and state:
413203c4805SLuis R. Rodriguez  *
414203c4805SLuis R. Rodriguez  * o always accept unicast, broadcast, and multicast traffic
415203c4805SLuis R. Rodriguez  * o maintain current state of phy error reception (the hal
416203c4805SLuis R. Rodriguez  *   may enable phy error frames for noise immunity work)
417203c4805SLuis R. Rodriguez  * o probe request frames are accepted only when operating in
418203c4805SLuis R. Rodriguez  *   hostap, adhoc, or monitor modes
419203c4805SLuis R. Rodriguez  * o enable promiscuous mode according to the interface state
420203c4805SLuis R. Rodriguez  * o accept beacons:
421203c4805SLuis R. Rodriguez  *   - when operating in adhoc mode so the 802.11 layer creates
422203c4805SLuis R. Rodriguez  *     node table entries for peers,
423203c4805SLuis R. Rodriguez  *   - when operating in station mode for collecting rssi data when
424203c4805SLuis R. Rodriguez  *     the station is otherwise quiet, or
425203c4805SLuis R. Rodriguez  *   - when operating as a repeater so we see repeater-sta beacons
426203c4805SLuis R. Rodriguez  *   - when scanning
427203c4805SLuis R. Rodriguez  */
428203c4805SLuis R. Rodriguez 
429203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc)
430203c4805SLuis R. Rodriguez {
431203c4805SLuis R. Rodriguez 	u32 rfilt;
432203c4805SLuis R. Rodriguez 
433ac06697cSFelix Fietkau 	rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
434203c4805SLuis R. Rodriguez 		| ATH9K_RX_FILTER_MCAST;
435203c4805SLuis R. Rodriguez 
4369c1d8e4aSJouni Malinen 	if (sc->rx.rxfilter & FIF_PROBE_REQ)
437203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROBEREQ;
438203c4805SLuis R. Rodriguez 
439203c4805SLuis R. Rodriguez 	/*
440203c4805SLuis R. Rodriguez 	 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
441203c4805SLuis R. Rodriguez 	 * mode interface or when in monitor mode. AP mode does not need this
442203c4805SLuis R. Rodriguez 	 * since it receives all in-BSS frames anyway.
443203c4805SLuis R. Rodriguez 	 */
4442e286947SFelix Fietkau 	if (sc->sc_ah->is_monitoring)
445203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PROM;
446203c4805SLuis R. Rodriguez 
447203c4805SLuis R. Rodriguez 	if (sc->rx.rxfilter & FIF_CONTROL)
448203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_CONTROL;
449203c4805SLuis R. Rodriguez 
450203c4805SLuis R. Rodriguez 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
451cfda6695SBen Greear 	    (sc->nvifs <= 1) &&
452203c4805SLuis R. Rodriguez 	    !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
453203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MYBEACON;
454203c4805SLuis R. Rodriguez 	else
455203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_BEACON;
456203c4805SLuis R. Rodriguez 
457264bbec8SFelix Fietkau 	if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
45866afad01SSenthil Balasubramanian 	    (sc->rx.rxfilter & FIF_PSPOLL))
459203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_PSPOLL;
460203c4805SLuis R. Rodriguez 
4617ea310beSSujith 	if (conf_is_ht(&sc->hw->conf))
4627ea310beSSujith 		rfilt |= ATH9K_RX_FILTER_COMP_BAR;
4637ea310beSSujith 
4647545daf4SFelix Fietkau 	if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
4655eb6ba83SJavier Cardona 		/* The following may also be needed for other older chips */
4665eb6ba83SJavier Cardona 		if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
4675eb6ba83SJavier Cardona 			rfilt |= ATH9K_RX_FILTER_PROM;
468203c4805SLuis R. Rodriguez 		rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
469203c4805SLuis R. Rodriguez 	}
470203c4805SLuis R. Rodriguez 
471203c4805SLuis R. Rodriguez 	return rfilt;
472203c4805SLuis R. Rodriguez 
473203c4805SLuis R. Rodriguez }
474203c4805SLuis R. Rodriguez 
475203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc)
476203c4805SLuis R. Rodriguez {
477203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
478203c4805SLuis R. Rodriguez 	struct ath_buf *bf, *tbf;
479203c4805SLuis R. Rodriguez 
480b5c80475SFelix Fietkau 	if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
481b5c80475SFelix Fietkau 		ath_edma_start_recv(sc);
482b5c80475SFelix Fietkau 		return 0;
483b5c80475SFelix Fietkau 	}
484b5c80475SFelix Fietkau 
485203c4805SLuis R. Rodriguez 	spin_lock_bh(&sc->rx.rxbuflock);
486203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
487203c4805SLuis R. Rodriguez 		goto start_recv;
488203c4805SLuis R. Rodriguez 
489203c4805SLuis R. Rodriguez 	sc->rx.rxlink = NULL;
490203c4805SLuis R. Rodriguez 	list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
491203c4805SLuis R. Rodriguez 		ath_rx_buf_link(sc, bf);
492203c4805SLuis R. Rodriguez 	}
493203c4805SLuis R. Rodriguez 
494203c4805SLuis R. Rodriguez 	/* We could have deleted elements so the list may be empty now */
495203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf))
496203c4805SLuis R. Rodriguez 		goto start_recv;
497203c4805SLuis R. Rodriguez 
498203c4805SLuis R. Rodriguez 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
499203c4805SLuis R. Rodriguez 	ath9k_hw_putrxbuf(ah, bf->bf_daddr);
500203c4805SLuis R. Rodriguez 	ath9k_hw_rxena(ah);
501203c4805SLuis R. Rodriguez 
502203c4805SLuis R. Rodriguez start_recv:
503203c4805SLuis R. Rodriguez 	ath_opmode_init(sc);
50448a6a468SLuis R. Rodriguez 	ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
505203c4805SLuis R. Rodriguez 
5067583c550SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
5077583c550SLuis R. Rodriguez 
508203c4805SLuis R. Rodriguez 	return 0;
509203c4805SLuis R. Rodriguez }
510203c4805SLuis R. Rodriguez 
511203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc)
512203c4805SLuis R. Rodriguez {
513203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
5145882da02SFelix Fietkau 	bool stopped, reset = false;
515203c4805SLuis R. Rodriguez 
5161e450285SLuis R. Rodriguez 	spin_lock_bh(&sc->rx.rxbuflock);
517d47844a0SFelix Fietkau 	ath9k_hw_abortpcurecv(ah);
518203c4805SLuis R. Rodriguez 	ath9k_hw_setrxfilter(ah, 0);
5195882da02SFelix Fietkau 	stopped = ath9k_hw_stopdmarecv(ah, &reset);
520b5c80475SFelix Fietkau 
521b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
522b5c80475SFelix Fietkau 		ath_edma_stop_recv(sc);
523b5c80475SFelix Fietkau 	else
524203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
5251e450285SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
526203c4805SLuis R. Rodriguez 
527d584747bSRajkumar Manoharan 	if (!(ah->ah_flags & AH_UNPLUGGED) &&
528d584747bSRajkumar Manoharan 	    unlikely(!stopped)) {
529d7fd1b50SBen Greear 		ath_err(ath9k_hw_common(sc->sc_ah),
530d7fd1b50SBen Greear 			"Could not stop RX, we could be "
53178a7685eSLuis R. Rodriguez 			"confusing the DMA engine when we start RX up\n");
532d7fd1b50SBen Greear 		ATH_DBG_WARN_ON_ONCE(!stopped);
533d7fd1b50SBen Greear 	}
5342232d31bSFelix Fietkau 	return stopped && !reset;
535203c4805SLuis R. Rodriguez }
536203c4805SLuis R. Rodriguez 
537203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc)
538203c4805SLuis R. Rodriguez {
539203c4805SLuis R. Rodriguez 	sc->sc_flags |= SC_OP_RXFLUSH;
540b5c80475SFelix Fietkau 	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
541b5c80475SFelix Fietkau 		ath_rx_tasklet(sc, 1, true);
542b5c80475SFelix Fietkau 	ath_rx_tasklet(sc, 1, false);
543203c4805SLuis R. Rodriguez 	sc->sc_flags &= ~SC_OP_RXFLUSH;
544203c4805SLuis R. Rodriguez }
545203c4805SLuis R. Rodriguez 
546cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
547cc65965cSJouni Malinen {
548cc65965cSJouni Malinen 	/* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
549cc65965cSJouni Malinen 	struct ieee80211_mgmt *mgmt;
550cc65965cSJouni Malinen 	u8 *pos, *end, id, elen;
551cc65965cSJouni Malinen 	struct ieee80211_tim_ie *tim;
552cc65965cSJouni Malinen 
553cc65965cSJouni Malinen 	mgmt = (struct ieee80211_mgmt *)skb->data;
554cc65965cSJouni Malinen 	pos = mgmt->u.beacon.variable;
555cc65965cSJouni Malinen 	end = skb->data + skb->len;
556cc65965cSJouni Malinen 
557cc65965cSJouni Malinen 	while (pos + 2 < end) {
558cc65965cSJouni Malinen 		id = *pos++;
559cc65965cSJouni Malinen 		elen = *pos++;
560cc65965cSJouni Malinen 		if (pos + elen > end)
561cc65965cSJouni Malinen 			break;
562cc65965cSJouni Malinen 
563cc65965cSJouni Malinen 		if (id == WLAN_EID_TIM) {
564cc65965cSJouni Malinen 			if (elen < sizeof(*tim))
565cc65965cSJouni Malinen 				break;
566cc65965cSJouni Malinen 			tim = (struct ieee80211_tim_ie *) pos;
567cc65965cSJouni Malinen 			if (tim->dtim_count != 0)
568cc65965cSJouni Malinen 				break;
569cc65965cSJouni Malinen 			return tim->bitmap_ctrl & 0x01;
570cc65965cSJouni Malinen 		}
571cc65965cSJouni Malinen 
572cc65965cSJouni Malinen 		pos += elen;
573cc65965cSJouni Malinen 	}
574cc65965cSJouni Malinen 
575cc65965cSJouni Malinen 	return false;
576cc65965cSJouni Malinen }
577cc65965cSJouni Malinen 
578cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
579cc65965cSJouni Malinen {
5801510718dSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
581cc65965cSJouni Malinen 
582cc65965cSJouni Malinen 	if (skb->len < 24 + 8 + 2 + 2)
583cc65965cSJouni Malinen 		return;
584cc65965cSJouni Malinen 
5851b04b930SSujith 	sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
586293dc5dfSGabor Juhos 
5871b04b930SSujith 	if (sc->ps_flags & PS_BEACON_SYNC) {
5881b04b930SSujith 		sc->ps_flags &= ~PS_BEACON_SYNC;
589d2182b69SJoe Perches 		ath_dbg(common, PS,
590226afe68SJoe Perches 			"Reconfigure Beacon timers based on timestamp from the AP\n");
59199e4d43aSRajkumar Manoharan 		ath_set_beacon(sc);
592ccdfeab6SJouni Malinen 	}
593ccdfeab6SJouni Malinen 
594cc65965cSJouni Malinen 	if (ath_beacon_dtim_pending_cab(skb)) {
595cc65965cSJouni Malinen 		/*
596cc65965cSJouni Malinen 		 * Remain awake waiting for buffered broadcast/multicast
59758f5fffdSGabor Juhos 		 * frames. If the last broadcast/multicast frame is not
59858f5fffdSGabor Juhos 		 * received properly, the next beacon frame will work as
59958f5fffdSGabor Juhos 		 * a backup trigger for returning into NETWORK SLEEP state,
60058f5fffdSGabor Juhos 		 * so we are waiting for it as well.
601cc65965cSJouni Malinen 		 */
602d2182b69SJoe Perches 		ath_dbg(common, PS,
603226afe68SJoe Perches 			"Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
6041b04b930SSujith 		sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
605cc65965cSJouni Malinen 		return;
606cc65965cSJouni Malinen 	}
607cc65965cSJouni Malinen 
6081b04b930SSujith 	if (sc->ps_flags & PS_WAIT_FOR_CAB) {
609cc65965cSJouni Malinen 		/*
610cc65965cSJouni Malinen 		 * This can happen if a broadcast frame is dropped or the AP
611cc65965cSJouni Malinen 		 * fails to send a frame indicating that all CAB frames have
612cc65965cSJouni Malinen 		 * been delivered.
613cc65965cSJouni Malinen 		 */
6141b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_CAB;
615d2182b69SJoe Perches 		ath_dbg(common, PS, "PS wait for CAB frames timed out\n");
616cc65965cSJouni Malinen 	}
617cc65965cSJouni Malinen }
618cc65965cSJouni Malinen 
619f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
620cc65965cSJouni Malinen {
621cc65965cSJouni Malinen 	struct ieee80211_hdr *hdr;
622c46917bbSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
623cc65965cSJouni Malinen 
624cc65965cSJouni Malinen 	hdr = (struct ieee80211_hdr *)skb->data;
625cc65965cSJouni Malinen 
626cc65965cSJouni Malinen 	/* Process Beacon and CAB receive in PS state */
627ededf1f8SVasanthakumar Thiagarajan 	if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
628f73c604cSRajkumar Manoharan 	    && mybeacon)
629cc65965cSJouni Malinen 		ath_rx_ps_beacon(sc, skb);
6301b04b930SSujith 	else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
631cc65965cSJouni Malinen 		 (ieee80211_is_data(hdr->frame_control) ||
632cc65965cSJouni Malinen 		  ieee80211_is_action(hdr->frame_control)) &&
633cc65965cSJouni Malinen 		 is_multicast_ether_addr(hdr->addr1) &&
634cc65965cSJouni Malinen 		 !ieee80211_has_moredata(hdr->frame_control)) {
635cc65965cSJouni Malinen 		/*
636cc65965cSJouni Malinen 		 * No more broadcast/multicast frames to be received at this
637cc65965cSJouni Malinen 		 * point.
638cc65965cSJouni Malinen 		 */
6393fac6dfdSSenthil Balasubramanian 		sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
640d2182b69SJoe Perches 		ath_dbg(common, PS,
641c46917bbSLuis R. Rodriguez 			"All PS CAB frames received, back to sleep\n");
6421b04b930SSujith 	} else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
6439a23f9caSJouni Malinen 		   !is_multicast_ether_addr(hdr->addr1) &&
6449a23f9caSJouni Malinen 		   !ieee80211_has_morefrags(hdr->frame_control)) {
6451b04b930SSujith 		sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
646d2182b69SJoe Perches 		ath_dbg(common, PS,
647226afe68SJoe Perches 			"Going back to sleep after having received PS-Poll data (0x%lx)\n",
6481b04b930SSujith 			sc->ps_flags & (PS_WAIT_FOR_BEACON |
6491b04b930SSujith 					PS_WAIT_FOR_CAB |
6501b04b930SSujith 					PS_WAIT_FOR_PSPOLL_DATA |
6511b04b930SSujith 					PS_WAIT_FOR_TX_ACK));
652cc65965cSJouni Malinen 	}
653cc65965cSJouni Malinen }
654cc65965cSJouni Malinen 
655b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc,
656b5c80475SFelix Fietkau 				 enum ath9k_rx_qtype qtype)
657203c4805SLuis R. Rodriguez {
658b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
659203c4805SLuis R. Rodriguez 	struct ath_hw *ah = sc->sc_ah;
66027c51f1aSLuis R. Rodriguez 	struct ath_common *common = ath9k_hw_common(ah);
661b5c80475SFelix Fietkau 	struct sk_buff *skb;
662b5c80475SFelix Fietkau 	struct ath_buf *bf;
663b5c80475SFelix Fietkau 	int ret;
664203c4805SLuis R. Rodriguez 
665b5c80475SFelix Fietkau 	skb = skb_peek(&rx_edma->rx_fifo);
666b5c80475SFelix Fietkau 	if (!skb)
667b5c80475SFelix Fietkau 		return false;
668203c4805SLuis R. Rodriguez 
669b5c80475SFelix Fietkau 	bf = SKB_CB_ATHBUF(skb);
670b5c80475SFelix Fietkau 	BUG_ON(!bf);
671b5c80475SFelix Fietkau 
672ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
673b5c80475SFelix Fietkau 				common->rx_bufsize, DMA_FROM_DEVICE);
674b5c80475SFelix Fietkau 
675b5c80475SFelix Fietkau 	ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data);
676ce9426d1SMing Lei 	if (ret == -EINPROGRESS) {
677ce9426d1SMing Lei 		/*let device gain the buffer again*/
678ce9426d1SMing Lei 		dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
679ce9426d1SMing Lei 				common->rx_bufsize, DMA_FROM_DEVICE);
680b5c80475SFelix Fietkau 		return false;
681ce9426d1SMing Lei 	}
682b5c80475SFelix Fietkau 
683b5c80475SFelix Fietkau 	__skb_unlink(skb, &rx_edma->rx_fifo);
684b5c80475SFelix Fietkau 	if (ret == -EINVAL) {
685b5c80475SFelix Fietkau 		/* corrupt descriptor, skip this one and the following one */
686b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
687b5c80475SFelix Fietkau 		ath_rx_edma_buf_link(sc, qtype);
688b5c80475SFelix Fietkau 		skb = skb_peek(&rx_edma->rx_fifo);
689b5c80475SFelix Fietkau 		if (!skb)
690b5c80475SFelix Fietkau 			return true;
691b5c80475SFelix Fietkau 
692b5c80475SFelix Fietkau 		bf = SKB_CB_ATHBUF(skb);
693b5c80475SFelix Fietkau 		BUG_ON(!bf);
694b5c80475SFelix Fietkau 
695b5c80475SFelix Fietkau 		__skb_unlink(skb, &rx_edma->rx_fifo);
696b5c80475SFelix Fietkau 		list_add_tail(&bf->list, &sc->rx.rxbuf);
697b5c80475SFelix Fietkau 		ath_rx_edma_buf_link(sc, qtype);
698083e3e8dSVasanthakumar Thiagarajan 		return true;
699b5c80475SFelix Fietkau 	}
700b5c80475SFelix Fietkau 	skb_queue_tail(&rx_edma->rx_buffers, skb);
701b5c80475SFelix Fietkau 
702b5c80475SFelix Fietkau 	return true;
703b5c80475SFelix Fietkau }
704b5c80475SFelix Fietkau 
705b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
706b5c80475SFelix Fietkau 						struct ath_rx_status *rs,
707b5c80475SFelix Fietkau 						enum ath9k_rx_qtype qtype)
708b5c80475SFelix Fietkau {
709b5c80475SFelix Fietkau 	struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
710b5c80475SFelix Fietkau 	struct sk_buff *skb;
711b5c80475SFelix Fietkau 	struct ath_buf *bf;
712b5c80475SFelix Fietkau 
713b5c80475SFelix Fietkau 	while (ath_edma_get_buffers(sc, qtype));
714b5c80475SFelix Fietkau 	skb = __skb_dequeue(&rx_edma->rx_buffers);
715b5c80475SFelix Fietkau 	if (!skb)
716b5c80475SFelix Fietkau 		return NULL;
717b5c80475SFelix Fietkau 
718b5c80475SFelix Fietkau 	bf = SKB_CB_ATHBUF(skb);
719b5c80475SFelix Fietkau 	ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data);
720b5c80475SFelix Fietkau 	return bf;
721b5c80475SFelix Fietkau }
722b5c80475SFelix Fietkau 
723b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
724b5c80475SFelix Fietkau 					   struct ath_rx_status *rs)
725b5c80475SFelix Fietkau {
726b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
727b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
728b5c80475SFelix Fietkau 	struct ath_desc *ds;
729b5c80475SFelix Fietkau 	struct ath_buf *bf;
730b5c80475SFelix Fietkau 	int ret;
731203c4805SLuis R. Rodriguez 
732203c4805SLuis R. Rodriguez 	if (list_empty(&sc->rx.rxbuf)) {
733203c4805SLuis R. Rodriguez 		sc->rx.rxlink = NULL;
734b5c80475SFelix Fietkau 		return NULL;
735203c4805SLuis R. Rodriguez 	}
736203c4805SLuis R. Rodriguez 
737203c4805SLuis R. Rodriguez 	bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
738203c4805SLuis R. Rodriguez 	ds = bf->bf_desc;
739203c4805SLuis R. Rodriguez 
740203c4805SLuis R. Rodriguez 	/*
741203c4805SLuis R. Rodriguez 	 * Must provide the virtual address of the current
742203c4805SLuis R. Rodriguez 	 * descriptor, the physical address, and the virtual
743203c4805SLuis R. Rodriguez 	 * address of the next descriptor in the h/w chain.
744203c4805SLuis R. Rodriguez 	 * This allows the HAL to look ahead to see if the
745203c4805SLuis R. Rodriguez 	 * hardware is done with a descriptor by checking the
746203c4805SLuis R. Rodriguez 	 * done bit in the following descriptor and the address
747203c4805SLuis R. Rodriguez 	 * of the current descriptor the DMA engine is working
748203c4805SLuis R. Rodriguez 	 * on.  All this is necessary because of our use of
749203c4805SLuis R. Rodriguez 	 * a self-linked list to avoid rx overruns.
750203c4805SLuis R. Rodriguez 	 */
7513de21116SRajkumar Manoharan 	ret = ath9k_hw_rxprocdesc(ah, ds, rs);
752b5c80475SFelix Fietkau 	if (ret == -EINPROGRESS) {
75329bffa96SFelix Fietkau 		struct ath_rx_status trs;
754203c4805SLuis R. Rodriguez 		struct ath_buf *tbf;
755203c4805SLuis R. Rodriguez 		struct ath_desc *tds;
756203c4805SLuis R. Rodriguez 
75729bffa96SFelix Fietkau 		memset(&trs, 0, sizeof(trs));
758203c4805SLuis R. Rodriguez 		if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
759203c4805SLuis R. Rodriguez 			sc->rx.rxlink = NULL;
760b5c80475SFelix Fietkau 			return NULL;
761203c4805SLuis R. Rodriguez 		}
762203c4805SLuis R. Rodriguez 
763203c4805SLuis R. Rodriguez 		tbf = list_entry(bf->list.next, struct ath_buf, list);
764203c4805SLuis R. Rodriguez 
765203c4805SLuis R. Rodriguez 		/*
766203c4805SLuis R. Rodriguez 		 * On some hardware the descriptor status words could
767203c4805SLuis R. Rodriguez 		 * get corrupted, including the done bit. Because of
768203c4805SLuis R. Rodriguez 		 * this, check if the next descriptor's done bit is
769203c4805SLuis R. Rodriguez 		 * set or not.
770203c4805SLuis R. Rodriguez 		 *
771203c4805SLuis R. Rodriguez 		 * If the next descriptor's done bit is set, the current
772203c4805SLuis R. Rodriguez 		 * descriptor has been corrupted. Force s/w to discard
773203c4805SLuis R. Rodriguez 		 * this descriptor and continue...
774203c4805SLuis R. Rodriguez 		 */
775203c4805SLuis R. Rodriguez 
776203c4805SLuis R. Rodriguez 		tds = tbf->bf_desc;
7773de21116SRajkumar Manoharan 		ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
778b5c80475SFelix Fietkau 		if (ret == -EINPROGRESS)
779b5c80475SFelix Fietkau 			return NULL;
780203c4805SLuis R. Rodriguez 	}
781203c4805SLuis R. Rodriguez 
782b5c80475SFelix Fietkau 	if (!bf->bf_mpdu)
783b5c80475SFelix Fietkau 		return bf;
784203c4805SLuis R. Rodriguez 
785203c4805SLuis R. Rodriguez 	/*
786203c4805SLuis R. Rodriguez 	 * Synchronize the DMA transfer with CPU before
787203c4805SLuis R. Rodriguez 	 * 1. accessing the frame
788203c4805SLuis R. Rodriguez 	 * 2. requeueing the same buffer to h/w
789203c4805SLuis R. Rodriguez 	 */
790ce9426d1SMing Lei 	dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
791cc861f74SLuis R. Rodriguez 			common->rx_bufsize,
792203c4805SLuis R. Rodriguez 			DMA_FROM_DEVICE);
793203c4805SLuis R. Rodriguez 
794b5c80475SFelix Fietkau 	return bf;
795b5c80475SFelix Fietkau }
796b5c80475SFelix Fietkau 
797d435700fSSujith /* Assumes you've already done the endian to CPU conversion */
798d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common,
7999f167f64SVasanthakumar Thiagarajan 			    struct ieee80211_hdr *hdr,
800d435700fSSujith 			    struct ieee80211_rx_status *rxs,
801d435700fSSujith 			    struct ath_rx_status *rx_stats,
802d435700fSSujith 			    bool *decrypt_error)
803d435700fSSujith {
804ec205999SFelix Fietkau 	struct ath_softc *sc = (struct ath_softc *) common->priv;
80566760eacSFelix Fietkau 	bool is_mc, is_valid_tkip, strip_mic, mic_error;
806d435700fSSujith 	struct ath_hw *ah = common->ah;
807d435700fSSujith 	__le16 fc;
808b7b1b512SVasanthakumar Thiagarajan 	u8 rx_status_len = ah->caps.rx_status_len;
809d435700fSSujith 
810d435700fSSujith 	fc = hdr->frame_control;
811d435700fSSujith 
81266760eacSFelix Fietkau 	is_mc = !!is_multicast_ether_addr(hdr->addr1);
81366760eacSFelix Fietkau 	is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID &&
81466760eacSFelix Fietkau 		test_bit(rx_stats->rs_keyix, common->tkip_keymap);
815152e585dSBill Jordan 	strip_mic = is_valid_tkip && ieee80211_is_data(fc) &&
816152e585dSBill Jordan 		!(rx_stats->rs_status &
817846d9363SFelix Fietkau 		(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC |
818846d9363SFelix Fietkau 		 ATH9K_RXERR_KEYMISS));
81966760eacSFelix Fietkau 
820f88373faSFelix Fietkau 	/*
821f88373faSFelix Fietkau 	 * Key miss events are only relevant for pairwise keys where the
822f88373faSFelix Fietkau 	 * descriptor does contain a valid key index. This has been observed
823f88373faSFelix Fietkau 	 * mostly with CCMP encryption.
824f88373faSFelix Fietkau 	 */
825f88373faSFelix Fietkau 	if (rx_stats->rs_keyix == ATH9K_RXKEYIX_INVALID)
826f88373faSFelix Fietkau 		rx_stats->rs_status &= ~ATH9K_RXERR_KEYMISS;
827f88373faSFelix Fietkau 
828d435700fSSujith 	if (!rx_stats->rs_datalen)
829d435700fSSujith 		return false;
830d435700fSSujith         /*
831d435700fSSujith          * rs_status follows rs_datalen so if rs_datalen is too large
832d435700fSSujith          * we can take a hint that hardware corrupted it, so ignore
833d435700fSSujith          * those frames.
834d435700fSSujith          */
835b7b1b512SVasanthakumar Thiagarajan 	if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
836d435700fSSujith 		return false;
837d435700fSSujith 
8380d95521eSFelix Fietkau 	/* Only use error bits from the last fragment */
839d435700fSSujith 	if (rx_stats->rs_more)
8400d95521eSFelix Fietkau 		return true;
841d435700fSSujith 
84266760eacSFelix Fietkau 	mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) &&
84366760eacSFelix Fietkau 		!ieee80211_has_morefrags(fc) &&
84466760eacSFelix Fietkau 		!(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
84566760eacSFelix Fietkau 		(rx_stats->rs_status & ATH9K_RXERR_MIC);
84666760eacSFelix Fietkau 
847d435700fSSujith 	/*
848d435700fSSujith 	 * The rx_stats->rs_status will not be set until the end of the
849d435700fSSujith 	 * chained descriptors so it can be ignored if rs_more is set. The
850d435700fSSujith 	 * rs_more will be false at the last element of the chained
851d435700fSSujith 	 * descriptors.
852d435700fSSujith 	 */
853d435700fSSujith 	if (rx_stats->rs_status != 0) {
854846d9363SFelix Fietkau 		u8 status_mask;
855846d9363SFelix Fietkau 
85666760eacSFelix Fietkau 		if (rx_stats->rs_status & ATH9K_RXERR_CRC) {
857d435700fSSujith 			rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
85866760eacSFelix Fietkau 			mic_error = false;
85966760eacSFelix Fietkau 		}
860d435700fSSujith 		if (rx_stats->rs_status & ATH9K_RXERR_PHY)
861d435700fSSujith 			return false;
862d435700fSSujith 
863846d9363SFelix Fietkau 		if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) ||
864846d9363SFelix Fietkau 		    (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) {
865d435700fSSujith 			*decrypt_error = true;
86666760eacSFelix Fietkau 			mic_error = false;
867d435700fSSujith 		}
86866760eacSFelix Fietkau 
869d435700fSSujith 		/*
870d435700fSSujith 		 * Reject error frames with the exception of
871d435700fSSujith 		 * decryption and MIC failures. For monitor mode,
872d435700fSSujith 		 * we also ignore the CRC error.
873d435700fSSujith 		 */
874846d9363SFelix Fietkau 		status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
875846d9363SFelix Fietkau 			      ATH9K_RXERR_KEYMISS;
876846d9363SFelix Fietkau 
877ec205999SFelix Fietkau 		if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL))
878846d9363SFelix Fietkau 			status_mask |= ATH9K_RXERR_CRC;
879846d9363SFelix Fietkau 
880846d9363SFelix Fietkau 		if (rx_stats->rs_status & ~status_mask)
881d435700fSSujith 			return false;
882d435700fSSujith 	}
88366760eacSFelix Fietkau 
88466760eacSFelix Fietkau 	/*
88566760eacSFelix Fietkau 	 * For unicast frames the MIC error bit can have false positives,
88666760eacSFelix Fietkau 	 * so all MIC error reports need to be validated in software.
88766760eacSFelix Fietkau 	 * False negatives are not common, so skip software verification
88866760eacSFelix Fietkau 	 * if the hardware considers the MIC valid.
88966760eacSFelix Fietkau 	 */
89066760eacSFelix Fietkau 	if (strip_mic)
89166760eacSFelix Fietkau 		rxs->flag |= RX_FLAG_MMIC_STRIPPED;
89266760eacSFelix Fietkau 	else if (is_mc && mic_error)
89366760eacSFelix Fietkau 		rxs->flag |= RX_FLAG_MMIC_ERROR;
89466760eacSFelix Fietkau 
895d435700fSSujith 	return true;
896d435700fSSujith }
897d435700fSSujith 
898d435700fSSujith static int ath9k_process_rate(struct ath_common *common,
899d435700fSSujith 			      struct ieee80211_hw *hw,
900d435700fSSujith 			      struct ath_rx_status *rx_stats,
9019f167f64SVasanthakumar Thiagarajan 			      struct ieee80211_rx_status *rxs)
902d435700fSSujith {
903d435700fSSujith 	struct ieee80211_supported_band *sband;
904d435700fSSujith 	enum ieee80211_band band;
905d435700fSSujith 	unsigned int i = 0;
906d435700fSSujith 
907d435700fSSujith 	band = hw->conf.channel->band;
908d435700fSSujith 	sband = hw->wiphy->bands[band];
909d435700fSSujith 
910d435700fSSujith 	if (rx_stats->rs_rate & 0x80) {
911d435700fSSujith 		/* HT rate */
912d435700fSSujith 		rxs->flag |= RX_FLAG_HT;
913d435700fSSujith 		if (rx_stats->rs_flags & ATH9K_RX_2040)
914d435700fSSujith 			rxs->flag |= RX_FLAG_40MHZ;
915d435700fSSujith 		if (rx_stats->rs_flags & ATH9K_RX_GI)
916d435700fSSujith 			rxs->flag |= RX_FLAG_SHORT_GI;
917d435700fSSujith 		rxs->rate_idx = rx_stats->rs_rate & 0x7f;
918d435700fSSujith 		return 0;
919d435700fSSujith 	}
920d435700fSSujith 
921d435700fSSujith 	for (i = 0; i < sband->n_bitrates; i++) {
922d435700fSSujith 		if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
923d435700fSSujith 			rxs->rate_idx = i;
924d435700fSSujith 			return 0;
925d435700fSSujith 		}
926d435700fSSujith 		if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
927d435700fSSujith 			rxs->flag |= RX_FLAG_SHORTPRE;
928d435700fSSujith 			rxs->rate_idx = i;
929d435700fSSujith 			return 0;
930d435700fSSujith 		}
931d435700fSSujith 	}
932d435700fSSujith 
933d435700fSSujith 	/*
934d435700fSSujith 	 * No valid hardware bitrate found -- we should not get here
935d435700fSSujith 	 * because hardware has already validated this frame as OK.
936d435700fSSujith 	 */
937d2182b69SJoe Perches 	ath_dbg(common, ANY,
938226afe68SJoe Perches 		"unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
939226afe68SJoe Perches 		rx_stats->rs_rate);
940d435700fSSujith 
941d435700fSSujith 	return -EINVAL;
942d435700fSSujith }
943d435700fSSujith 
944d435700fSSujith static void ath9k_process_rssi(struct ath_common *common,
945d435700fSSujith 			       struct ieee80211_hw *hw,
9469f167f64SVasanthakumar Thiagarajan 			       struct ieee80211_hdr *hdr,
947d435700fSSujith 			       struct ath_rx_status *rx_stats)
948d435700fSSujith {
9499ac58615SFelix Fietkau 	struct ath_softc *sc = hw->priv;
950d435700fSSujith 	struct ath_hw *ah = common->ah;
9519fa23e17SFelix Fietkau 	int last_rssi;
952d435700fSSujith 
953cf3af748SRajkumar Manoharan 	if (!rx_stats->is_mybeacon ||
954cf3af748SRajkumar Manoharan 	    ((ah->opmode != NL80211_IFTYPE_STATION) &&
955cf3af748SRajkumar Manoharan 	     (ah->opmode != NL80211_IFTYPE_ADHOC)))
9569fa23e17SFelix Fietkau 		return;
9579fa23e17SFelix Fietkau 
9589fa23e17SFelix Fietkau 	if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
9599ac58615SFelix Fietkau 		ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi);
960686b9cb9SBen Greear 
9619ac58615SFelix Fietkau 	last_rssi = sc->last_rssi;
962d435700fSSujith 	if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
963d435700fSSujith 		rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
964d435700fSSujith 					      ATH_RSSI_EP_MULTIPLIER);
965d435700fSSujith 	if (rx_stats->rs_rssi < 0)
966d435700fSSujith 		rx_stats->rs_rssi = 0;
967d435700fSSujith 
968d435700fSSujith 	/* Update Beacon RSSI, this is used by ANI. */
969d435700fSSujith 	ah->stats.avgbrssi = rx_stats->rs_rssi;
970d435700fSSujith }
971d435700fSSujith 
972d435700fSSujith /*
973d435700fSSujith  * For Decrypt or Demic errors, we only mark packet status here and always push
974d435700fSSujith  * up the frame up to let mac80211 handle the actual error case, be it no
975d435700fSSujith  * decryption key or real decryption error. This let us keep statistics there.
976d435700fSSujith  */
977d435700fSSujith static int ath9k_rx_skb_preprocess(struct ath_common *common,
978d435700fSSujith 				   struct ieee80211_hw *hw,
9799f167f64SVasanthakumar Thiagarajan 				   struct ieee80211_hdr *hdr,
980d435700fSSujith 				   struct ath_rx_status *rx_stats,
981d435700fSSujith 				   struct ieee80211_rx_status *rx_status,
982d435700fSSujith 				   bool *decrypt_error)
983d435700fSSujith {
984f749b946SFelix Fietkau 	struct ath_hw *ah = common->ah;
985f749b946SFelix Fietkau 
986d435700fSSujith 	memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
987d435700fSSujith 
988d435700fSSujith 	/*
989d435700fSSujith 	 * everything but the rate is checked here, the rate check is done
990d435700fSSujith 	 * separately to avoid doing two lookups for a rate for each frame.
991d435700fSSujith 	 */
9929f167f64SVasanthakumar Thiagarajan 	if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
993d435700fSSujith 		return -EINVAL;
994d435700fSSujith 
9950d95521eSFelix Fietkau 	/* Only use status info from the last fragment */
9960d95521eSFelix Fietkau 	if (rx_stats->rs_more)
9970d95521eSFelix Fietkau 		return 0;
9980d95521eSFelix Fietkau 
9999f167f64SVasanthakumar Thiagarajan 	ath9k_process_rssi(common, hw, hdr, rx_stats);
1000d435700fSSujith 
10019f167f64SVasanthakumar Thiagarajan 	if (ath9k_process_rate(common, hw, rx_stats, rx_status))
1002d435700fSSujith 		return -EINVAL;
1003d435700fSSujith 
1004d435700fSSujith 	rx_status->band = hw->conf.channel->band;
1005d435700fSSujith 	rx_status->freq = hw->conf.channel->center_freq;
1006f749b946SFelix Fietkau 	rx_status->signal = ah->noise + rx_stats->rs_rssi;
1007d435700fSSujith 	rx_status->antenna = rx_stats->rs_antenna;
10086ebacbb7SJohannes Berg 	rx_status->flag |= RX_FLAG_MACTIME_MPDU;
1009d435700fSSujith 
1010d435700fSSujith 	return 0;
1011d435700fSSujith }
1012d435700fSSujith 
1013d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common,
1014d435700fSSujith 				     struct sk_buff *skb,
1015d435700fSSujith 				     struct ath_rx_status *rx_stats,
1016d435700fSSujith 				     struct ieee80211_rx_status *rxs,
1017d435700fSSujith 				     bool decrypt_error)
1018d435700fSSujith {
1019d435700fSSujith 	struct ath_hw *ah = common->ah;
1020d435700fSSujith 	struct ieee80211_hdr *hdr;
1021d435700fSSujith 	int hdrlen, padpos, padsize;
1022d435700fSSujith 	u8 keyix;
1023d435700fSSujith 	__le16 fc;
1024d435700fSSujith 
1025d435700fSSujith 	/* see if any padding is done by the hw and remove it */
1026d435700fSSujith 	hdr = (struct ieee80211_hdr *) skb->data;
1027d435700fSSujith 	hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1028d435700fSSujith 	fc = hdr->frame_control;
1029d435700fSSujith 	padpos = ath9k_cmn_padpos(hdr->frame_control);
1030d435700fSSujith 
1031d435700fSSujith 	/* The MAC header is padded to have 32-bit boundary if the
1032d435700fSSujith 	 * packet payload is non-zero. The general calculation for
1033d435700fSSujith 	 * padsize would take into account odd header lengths:
1034d435700fSSujith 	 * padsize = (4 - padpos % 4) % 4; However, since only
1035d435700fSSujith 	 * even-length headers are used, padding can only be 0 or 2
1036d435700fSSujith 	 * bytes and we can optimize this a bit. In addition, we must
1037d435700fSSujith 	 * not try to remove padding from short control frames that do
1038d435700fSSujith 	 * not have payload. */
1039d435700fSSujith 	padsize = padpos & 3;
1040d435700fSSujith 	if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1041d435700fSSujith 		memmove(skb->data + padsize, skb->data, padpos);
1042d435700fSSujith 		skb_pull(skb, padsize);
1043d435700fSSujith 	}
1044d435700fSSujith 
1045d435700fSSujith 	keyix = rx_stats->rs_keyix;
1046d435700fSSujith 
1047d435700fSSujith 	if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1048d435700fSSujith 	    ieee80211_has_protected(fc)) {
1049d435700fSSujith 		rxs->flag |= RX_FLAG_DECRYPTED;
1050d435700fSSujith 	} else if (ieee80211_has_protected(fc)
1051d435700fSSujith 		   && !decrypt_error && skb->len >= hdrlen + 4) {
1052d435700fSSujith 		keyix = skb->data[hdrlen + 3] >> 6;
1053d435700fSSujith 
1054d435700fSSujith 		if (test_bit(keyix, common->keymap))
1055d435700fSSujith 			rxs->flag |= RX_FLAG_DECRYPTED;
1056d435700fSSujith 	}
1057d435700fSSujith 	if (ah->sw_mgmt_crypto &&
1058d435700fSSujith 	    (rxs->flag & RX_FLAG_DECRYPTED) &&
1059d435700fSSujith 	    ieee80211_is_mgmt(fc))
1060d435700fSSujith 		/* Use software decrypt for management frames. */
1061d435700fSSujith 		rxs->flag &= ~RX_FLAG_DECRYPTED;
1062d435700fSSujith }
1063b5c80475SFelix Fietkau 
1064102885a5SVasanthakumar Thiagarajan static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
1065102885a5SVasanthakumar Thiagarajan 				      struct ath_hw_antcomb_conf ant_conf,
1066102885a5SVasanthakumar Thiagarajan 				      int main_rssi_avg)
1067102885a5SVasanthakumar Thiagarajan {
1068102885a5SVasanthakumar Thiagarajan 	antcomb->quick_scan_cnt = 0;
1069102885a5SVasanthakumar Thiagarajan 
1070102885a5SVasanthakumar Thiagarajan 	if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
1071102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_lna2 = main_rssi_avg;
1072102885a5SVasanthakumar Thiagarajan 	else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
1073102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_lna1 = main_rssi_avg;
1074102885a5SVasanthakumar Thiagarajan 
1075102885a5SVasanthakumar Thiagarajan 	switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
1076223c5a87SGabor Juhos 	case 0x10: /* LNA2 A-B */
1077102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1078102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1079102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1080102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1081102885a5SVasanthakumar Thiagarajan 		break;
1082223c5a87SGabor Juhos 	case 0x20: /* LNA1 A-B */
1083102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1084102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1085102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1086102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1087102885a5SVasanthakumar Thiagarajan 		break;
1088223c5a87SGabor Juhos 	case 0x21: /* LNA1 LNA2 */
1089102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
1090102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1091102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1092102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf =
1093102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1094102885a5SVasanthakumar Thiagarajan 		break;
1095223c5a87SGabor Juhos 	case 0x12: /* LNA2 LNA1 */
1096102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
1097102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1098102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1099102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf =
1100102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1101102885a5SVasanthakumar Thiagarajan 		break;
1102223c5a87SGabor Juhos 	case 0x13: /* LNA2 A+B */
1103102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1104102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1105102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1106102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1107102885a5SVasanthakumar Thiagarajan 		break;
1108223c5a87SGabor Juhos 	case 0x23: /* LNA1 A+B */
1109102885a5SVasanthakumar Thiagarajan 		antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1110102885a5SVasanthakumar Thiagarajan 		antcomb->first_quick_scan_conf =
1111102885a5SVasanthakumar Thiagarajan 			ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1112102885a5SVasanthakumar Thiagarajan 		antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1113102885a5SVasanthakumar Thiagarajan 		break;
1114102885a5SVasanthakumar Thiagarajan 	default:
1115102885a5SVasanthakumar Thiagarajan 		break;
1116102885a5SVasanthakumar Thiagarajan 	}
1117102885a5SVasanthakumar Thiagarajan }
1118102885a5SVasanthakumar Thiagarajan 
1119102885a5SVasanthakumar Thiagarajan static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
1120102885a5SVasanthakumar Thiagarajan 				struct ath_hw_antcomb_conf *div_ant_conf,
1121102885a5SVasanthakumar Thiagarajan 				int main_rssi_avg, int alt_rssi_avg,
1122102885a5SVasanthakumar Thiagarajan 				int alt_ratio)
1123102885a5SVasanthakumar Thiagarajan {
1124102885a5SVasanthakumar Thiagarajan 	/* alt_good */
1125102885a5SVasanthakumar Thiagarajan 	switch (antcomb->quick_scan_cnt) {
1126102885a5SVasanthakumar Thiagarajan 	case 0:
1127102885a5SVasanthakumar Thiagarajan 		/* set alt to main, and alt to first conf */
1128102885a5SVasanthakumar Thiagarajan 		div_ant_conf->main_lna_conf = antcomb->main_conf;
1129102885a5SVasanthakumar Thiagarajan 		div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
1130102885a5SVasanthakumar Thiagarajan 		break;
1131102885a5SVasanthakumar Thiagarajan 	case 1:
1132102885a5SVasanthakumar Thiagarajan 		/* set alt to main, and alt to first conf */
1133102885a5SVasanthakumar Thiagarajan 		div_ant_conf->main_lna_conf = antcomb->main_conf;
1134102885a5SVasanthakumar Thiagarajan 		div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
1135102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_first = main_rssi_avg;
1136102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_second = alt_rssi_avg;
1137102885a5SVasanthakumar Thiagarajan 
1138102885a5SVasanthakumar Thiagarajan 		if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1139102885a5SVasanthakumar Thiagarajan 			/* main is LNA1 */
1140102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1141102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1142102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1143102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1144102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1145102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1146102885a5SVasanthakumar Thiagarajan 			else
1147102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1148102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1149102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1150102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1151102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1152102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1153102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1154102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1155102885a5SVasanthakumar Thiagarajan 			else
1156102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1157102885a5SVasanthakumar Thiagarajan 		} else {
1158102885a5SVasanthakumar Thiagarajan 			if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1159102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg +
1160102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1161102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg)) &&
1162102885a5SVasanthakumar Thiagarajan 			    (antcomb->total_pkt_count > 50))
1163102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = true;
1164102885a5SVasanthakumar Thiagarajan 			else
1165102885a5SVasanthakumar Thiagarajan 				antcomb->first_ratio = false;
1166102885a5SVasanthakumar Thiagarajan 		}
1167102885a5SVasanthakumar Thiagarajan 		break;
1168102885a5SVasanthakumar Thiagarajan 	case 2:
1169102885a5SVasanthakumar Thiagarajan 		antcomb->alt_good = false;
1170102885a5SVasanthakumar Thiagarajan 		antcomb->scan_not_start = false;
1171102885a5SVasanthakumar Thiagarajan 		antcomb->scan = false;
1172102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_first = main_rssi_avg;
1173102885a5SVasanthakumar Thiagarajan 		antcomb->rssi_third = alt_rssi_avg;
1174102885a5SVasanthakumar Thiagarajan 
1175102885a5SVasanthakumar Thiagarajan 		if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
1176102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = alt_rssi_avg;
1177102885a5SVasanthakumar Thiagarajan 		else if (antcomb->second_quick_scan_conf ==
1178102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_DIV_COMB_LNA2)
1179102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = alt_rssi_avg;
1180102885a5SVasanthakumar Thiagarajan 		else if (antcomb->second_quick_scan_conf ==
1181102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
1182102885a5SVasanthakumar Thiagarajan 			if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
1183102885a5SVasanthakumar Thiagarajan 				antcomb->rssi_lna2 = main_rssi_avg;
1184102885a5SVasanthakumar Thiagarajan 			else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
1185102885a5SVasanthakumar Thiagarajan 				antcomb->rssi_lna1 = main_rssi_avg;
1186102885a5SVasanthakumar Thiagarajan 		}
1187102885a5SVasanthakumar Thiagarajan 
1188102885a5SVasanthakumar Thiagarajan 		if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
1189102885a5SVasanthakumar Thiagarajan 		    ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
1190102885a5SVasanthakumar Thiagarajan 			div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1191102885a5SVasanthakumar Thiagarajan 		else
1192102885a5SVasanthakumar Thiagarajan 			div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
1193102885a5SVasanthakumar Thiagarajan 
1194102885a5SVasanthakumar Thiagarajan 		if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1195102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1196102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1197102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1198102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1199102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1200102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1201102885a5SVasanthakumar Thiagarajan 			else
1202102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1203102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1204102885a5SVasanthakumar Thiagarajan 			if (ath_is_alt_ant_ratio_better(alt_ratio,
1205102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1206102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1207102885a5SVasanthakumar Thiagarajan 						main_rssi_avg, alt_rssi_avg,
1208102885a5SVasanthakumar Thiagarajan 						antcomb->total_pkt_count))
1209102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1210102885a5SVasanthakumar Thiagarajan 			else
1211102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1212102885a5SVasanthakumar Thiagarajan 		} else {
1213102885a5SVasanthakumar Thiagarajan 			if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1214102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg +
1215102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1216102885a5SVasanthakumar Thiagarajan 			    (alt_rssi_avg > main_rssi_avg)) &&
1217102885a5SVasanthakumar Thiagarajan 			    (antcomb->total_pkt_count > 50))
1218102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = true;
1219102885a5SVasanthakumar Thiagarajan 			else
1220102885a5SVasanthakumar Thiagarajan 				antcomb->second_ratio = false;
1221102885a5SVasanthakumar Thiagarajan 		}
1222102885a5SVasanthakumar Thiagarajan 
1223102885a5SVasanthakumar Thiagarajan 		/* set alt to the conf with maximun ratio */
1224102885a5SVasanthakumar Thiagarajan 		if (antcomb->first_ratio && antcomb->second_ratio) {
1225102885a5SVasanthakumar Thiagarajan 			if (antcomb->rssi_second > antcomb->rssi_third) {
1226102885a5SVasanthakumar Thiagarajan 				/* first alt*/
1227102885a5SVasanthakumar Thiagarajan 				if ((antcomb->first_quick_scan_conf ==
1228102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA1) ||
1229102885a5SVasanthakumar Thiagarajan 				    (antcomb->first_quick_scan_conf ==
1230102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2))
1231102885a5SVasanthakumar Thiagarajan 					/* Set alt LNA1 or LNA2*/
1232102885a5SVasanthakumar Thiagarajan 					if (div_ant_conf->main_lna_conf ==
1233102885a5SVasanthakumar Thiagarajan 					    ATH_ANT_DIV_COMB_LNA2)
1234102885a5SVasanthakumar Thiagarajan 						div_ant_conf->alt_lna_conf =
1235102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1236102885a5SVasanthakumar Thiagarajan 					else
1237102885a5SVasanthakumar Thiagarajan 						div_ant_conf->alt_lna_conf =
1238102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1239102885a5SVasanthakumar Thiagarajan 				else
1240102885a5SVasanthakumar Thiagarajan 					/* Set alt to A+B or A-B */
1241102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1242102885a5SVasanthakumar Thiagarajan 						antcomb->first_quick_scan_conf;
1243102885a5SVasanthakumar Thiagarajan 			} else if ((antcomb->second_quick_scan_conf ==
1244102885a5SVasanthakumar Thiagarajan 				   ATH_ANT_DIV_COMB_LNA1) ||
1245102885a5SVasanthakumar Thiagarajan 				   (antcomb->second_quick_scan_conf ==
1246102885a5SVasanthakumar Thiagarajan 				   ATH_ANT_DIV_COMB_LNA2)) {
1247102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1248102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1249102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1250102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1251102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1252102885a5SVasanthakumar Thiagarajan 				else
1253102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1254102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1255102885a5SVasanthakumar Thiagarajan 			} else {
1256102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1257102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1258102885a5SVasanthakumar Thiagarajan 					antcomb->second_quick_scan_conf;
1259102885a5SVasanthakumar Thiagarajan 			}
1260102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->first_ratio) {
1261102885a5SVasanthakumar Thiagarajan 			/* first alt */
1262102885a5SVasanthakumar Thiagarajan 			if ((antcomb->first_quick_scan_conf ==
1263102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1) ||
1264102885a5SVasanthakumar Thiagarajan 			    (antcomb->first_quick_scan_conf ==
1265102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA2))
1266102885a5SVasanthakumar Thiagarajan 					/* Set alt LNA1 or LNA2 */
1267102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1268102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1269102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1270102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1271102885a5SVasanthakumar Thiagarajan 				else
1272102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1273102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1274102885a5SVasanthakumar Thiagarajan 			else
1275102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1276102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1277102885a5SVasanthakumar Thiagarajan 						antcomb->first_quick_scan_conf;
1278102885a5SVasanthakumar Thiagarajan 		} else if (antcomb->second_ratio) {
1279102885a5SVasanthakumar Thiagarajan 				/* second alt */
1280102885a5SVasanthakumar Thiagarajan 			if ((antcomb->second_quick_scan_conf ==
1281102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1) ||
1282102885a5SVasanthakumar Thiagarajan 			    (antcomb->second_quick_scan_conf ==
1283102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA2))
1284102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1285102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1286102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1287102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1288102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1289102885a5SVasanthakumar Thiagarajan 				else
1290102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1291102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1292102885a5SVasanthakumar Thiagarajan 			else
1293102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1294102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf =
1295102885a5SVasanthakumar Thiagarajan 						antcomb->second_quick_scan_conf;
1296102885a5SVasanthakumar Thiagarajan 		} else {
1297102885a5SVasanthakumar Thiagarajan 			/* main is largest */
1298102885a5SVasanthakumar Thiagarajan 			if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
1299102885a5SVasanthakumar Thiagarajan 			    (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
1300102885a5SVasanthakumar Thiagarajan 				/* Set alt LNA1 or LNA2 */
1301102885a5SVasanthakumar Thiagarajan 				if (div_ant_conf->main_lna_conf ==
1302102885a5SVasanthakumar Thiagarajan 				    ATH_ANT_DIV_COMB_LNA2)
1303102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1304102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA1;
1305102885a5SVasanthakumar Thiagarajan 				else
1306102885a5SVasanthakumar Thiagarajan 					div_ant_conf->alt_lna_conf =
1307102885a5SVasanthakumar Thiagarajan 							ATH_ANT_DIV_COMB_LNA2;
1308102885a5SVasanthakumar Thiagarajan 			else
1309102885a5SVasanthakumar Thiagarajan 				/* Set alt to A+B or A-B */
1310102885a5SVasanthakumar Thiagarajan 				div_ant_conf->alt_lna_conf = antcomb->main_conf;
1311102885a5SVasanthakumar Thiagarajan 		}
1312102885a5SVasanthakumar Thiagarajan 		break;
1313102885a5SVasanthakumar Thiagarajan 	default:
1314102885a5SVasanthakumar Thiagarajan 		break;
1315102885a5SVasanthakumar Thiagarajan 	}
1316102885a5SVasanthakumar Thiagarajan }
1317102885a5SVasanthakumar Thiagarajan 
13183e9a212aSMohammed Shafi Shajakhan static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf,
13193e9a212aSMohammed Shafi Shajakhan 		struct ath_ant_comb *antcomb, int alt_ratio)
1320102885a5SVasanthakumar Thiagarajan {
13213e9a212aSMohammed Shafi Shajakhan 	if (ant_conf->div_group == 0) {
1322102885a5SVasanthakumar Thiagarajan 		/* Adjust the fast_div_bias based on main and alt lna conf */
13233e9a212aSMohammed Shafi Shajakhan 		switch ((ant_conf->main_lna_conf << 4) |
13243e9a212aSMohammed Shafi Shajakhan 				ant_conf->alt_lna_conf) {
1325223c5a87SGabor Juhos 		case 0x01: /* A-B LNA2 */
1326102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3b;
1327102885a5SVasanthakumar Thiagarajan 			break;
1328223c5a87SGabor Juhos 		case 0x02: /* A-B LNA1 */
1329102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3d;
1330102885a5SVasanthakumar Thiagarajan 			break;
1331223c5a87SGabor Juhos 		case 0x03: /* A-B A+B */
1332102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x1;
1333102885a5SVasanthakumar Thiagarajan 			break;
1334223c5a87SGabor Juhos 		case 0x10: /* LNA2 A-B */
1335102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x7;
1336102885a5SVasanthakumar Thiagarajan 			break;
1337223c5a87SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
1338102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x2;
1339102885a5SVasanthakumar Thiagarajan 			break;
1340223c5a87SGabor Juhos 		case 0x13: /* LNA2 A+B */
1341102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x7;
1342102885a5SVasanthakumar Thiagarajan 			break;
1343223c5a87SGabor Juhos 		case 0x20: /* LNA1 A-B */
1344102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x6;
1345102885a5SVasanthakumar Thiagarajan 			break;
1346223c5a87SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
1347102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x0;
1348102885a5SVasanthakumar Thiagarajan 			break;
1349223c5a87SGabor Juhos 		case 0x23: /* LNA1 A+B */
1350102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x6;
1351102885a5SVasanthakumar Thiagarajan 			break;
1352223c5a87SGabor Juhos 		case 0x30: /* A+B A-B */
1353102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x1;
1354102885a5SVasanthakumar Thiagarajan 			break;
1355223c5a87SGabor Juhos 		case 0x31: /* A+B LNA2 */
1356102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3b;
1357102885a5SVasanthakumar Thiagarajan 			break;
1358223c5a87SGabor Juhos 		case 0x32: /* A+B LNA1 */
1359102885a5SVasanthakumar Thiagarajan 			ant_conf->fast_div_bias = 0x3d;
1360102885a5SVasanthakumar Thiagarajan 			break;
1361102885a5SVasanthakumar Thiagarajan 		default:
1362102885a5SVasanthakumar Thiagarajan 			break;
1363102885a5SVasanthakumar Thiagarajan 		}
1364e7ef5bc0SGabor Juhos 	} else if (ant_conf->div_group == 1) {
1365e7ef5bc0SGabor Juhos 		/* Adjust the fast_div_bias based on main and alt_lna_conf */
1366e7ef5bc0SGabor Juhos 		switch ((ant_conf->main_lna_conf << 4) |
1367e7ef5bc0SGabor Juhos 			ant_conf->alt_lna_conf) {
1368e7ef5bc0SGabor Juhos 		case 0x01: /* A-B LNA2 */
1369e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1370e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1371e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1372e7ef5bc0SGabor Juhos 			break;
1373e7ef5bc0SGabor Juhos 		case 0x02: /* A-B LNA1 */
1374e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1375e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1376e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1377e7ef5bc0SGabor Juhos 			break;
1378e7ef5bc0SGabor Juhos 		case 0x03: /* A-B A+B */
1379e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1380e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1381e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1382e7ef5bc0SGabor Juhos 			break;
1383e7ef5bc0SGabor Juhos 		case 0x10: /* LNA2 A-B */
1384e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1385e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1386e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1387e7ef5bc0SGabor Juhos 			else
1388e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1389e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1390e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1391e7ef5bc0SGabor Juhos 			break;
1392e7ef5bc0SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
1393e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1394e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1395e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1396e7ef5bc0SGabor Juhos 			break;
1397e7ef5bc0SGabor Juhos 		case 0x13: /* LNA2 A+B */
1398e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1399e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1400e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1401e7ef5bc0SGabor Juhos 			else
1402e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1403e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1404e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1405e7ef5bc0SGabor Juhos 			break;
1406e7ef5bc0SGabor Juhos 		case 0x20: /* LNA1 A-B */
1407e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1408e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1409e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1410e7ef5bc0SGabor Juhos 			else
1411e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1412e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1413e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1414e7ef5bc0SGabor Juhos 			break;
1415e7ef5bc0SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
1416e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1417e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1418e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1419e7ef5bc0SGabor Juhos 			break;
1420e7ef5bc0SGabor Juhos 		case 0x23: /* LNA1 A+B */
1421e7ef5bc0SGabor Juhos 			if (!(antcomb->scan) &&
1422e7ef5bc0SGabor Juhos 			    (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1423e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x3f;
1424e7ef5bc0SGabor Juhos 			else
1425e7ef5bc0SGabor Juhos 				ant_conf->fast_div_bias = 0x1;
1426e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1427e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1428e7ef5bc0SGabor Juhos 			break;
1429e7ef5bc0SGabor Juhos 		case 0x30: /* A+B A-B */
1430e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1431e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1432e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1433e7ef5bc0SGabor Juhos 			break;
1434e7ef5bc0SGabor Juhos 		case 0x31: /* A+B LNA2 */
1435e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1436e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1437e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1438e7ef5bc0SGabor Juhos 			break;
1439e7ef5bc0SGabor Juhos 		case 0x32: /* A+B LNA1 */
1440e7ef5bc0SGabor Juhos 			ant_conf->fast_div_bias = 0x1;
1441e7ef5bc0SGabor Juhos 			ant_conf->main_gaintb = 0;
1442e7ef5bc0SGabor Juhos 			ant_conf->alt_gaintb = 0;
1443e7ef5bc0SGabor Juhos 			break;
1444e7ef5bc0SGabor Juhos 		default:
1445e7ef5bc0SGabor Juhos 			break;
1446e7ef5bc0SGabor Juhos 		}
14473e9a212aSMohammed Shafi Shajakhan 	} else if (ant_conf->div_group == 2) {
14483e9a212aSMohammed Shafi Shajakhan 		/* Adjust the fast_div_bias based on main and alt_lna_conf */
14493e9a212aSMohammed Shafi Shajakhan 		switch ((ant_conf->main_lna_conf << 4) |
14503e9a212aSMohammed Shafi Shajakhan 				ant_conf->alt_lna_conf) {
1451223c5a87SGabor Juhos 		case 0x01: /* A-B LNA2 */
14523e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14533e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14543e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14553e9a212aSMohammed Shafi Shajakhan 			break;
1456223c5a87SGabor Juhos 		case 0x02: /* A-B LNA1 */
14573e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14583e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14593e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14603e9a212aSMohammed Shafi Shajakhan 			break;
1461223c5a87SGabor Juhos 		case 0x03: /* A-B A+B */
14623e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14633e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14643e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14653e9a212aSMohammed Shafi Shajakhan 			break;
1466223c5a87SGabor Juhos 		case 0x10: /* LNA2 A-B */
14673e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14683e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14693e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14703e9a212aSMohammed Shafi Shajakhan 			else
14713e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
14723e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14733e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14743e9a212aSMohammed Shafi Shajakhan 			break;
1475223c5a87SGabor Juhos 		case 0x12: /* LNA2 LNA1 */
14763e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
14773e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14783e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14793e9a212aSMohammed Shafi Shajakhan 			break;
1480223c5a87SGabor Juhos 		case 0x13: /* LNA2 A+B */
14813e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14823e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14833e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14843e9a212aSMohammed Shafi Shajakhan 			else
14853e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
14863e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14873e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14883e9a212aSMohammed Shafi Shajakhan 			break;
1489223c5a87SGabor Juhos 		case 0x20: /* LNA1 A-B */
14903e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
14913e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
14923e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
14933e9a212aSMohammed Shafi Shajakhan 			else
14943e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
14953e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
14963e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
14973e9a212aSMohammed Shafi Shajakhan 			break;
1498223c5a87SGabor Juhos 		case 0x21: /* LNA1 LNA2 */
14993e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15003e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15013e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15023e9a212aSMohammed Shafi Shajakhan 			break;
1503223c5a87SGabor Juhos 		case 0x23: /* LNA1 A+B */
15043e9a212aSMohammed Shafi Shajakhan 			if (!(antcomb->scan) &&
15053e9a212aSMohammed Shafi Shajakhan 				(alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
15063e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x1;
15073e9a212aSMohammed Shafi Shajakhan 			else
15083e9a212aSMohammed Shafi Shajakhan 				ant_conf->fast_div_bias = 0x2;
15093e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15103e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15113e9a212aSMohammed Shafi Shajakhan 			break;
1512223c5a87SGabor Juhos 		case 0x30: /* A+B A-B */
15133e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15143e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15153e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15163e9a212aSMohammed Shafi Shajakhan 			break;
1517223c5a87SGabor Juhos 		case 0x31: /* A+B LNA2 */
15183e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15193e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15203e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15213e9a212aSMohammed Shafi Shajakhan 			break;
1522223c5a87SGabor Juhos 		case 0x32: /* A+B LNA1 */
15233e9a212aSMohammed Shafi Shajakhan 			ant_conf->fast_div_bias = 0x1;
15243e9a212aSMohammed Shafi Shajakhan 			ant_conf->main_gaintb = 0;
15253e9a212aSMohammed Shafi Shajakhan 			ant_conf->alt_gaintb = 0;
15263e9a212aSMohammed Shafi Shajakhan 			break;
15273e9a212aSMohammed Shafi Shajakhan 		default:
15283e9a212aSMohammed Shafi Shajakhan 			break;
15293e9a212aSMohammed Shafi Shajakhan 		}
15303e9a212aSMohammed Shafi Shajakhan 	}
1531102885a5SVasanthakumar Thiagarajan }
1532102885a5SVasanthakumar Thiagarajan 
1533102885a5SVasanthakumar Thiagarajan /* Antenna diversity and combining */
1534102885a5SVasanthakumar Thiagarajan static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
1535102885a5SVasanthakumar Thiagarajan {
1536102885a5SVasanthakumar Thiagarajan 	struct ath_hw_antcomb_conf div_ant_conf;
1537102885a5SVasanthakumar Thiagarajan 	struct ath_ant_comb *antcomb = &sc->ant_comb;
1538102885a5SVasanthakumar Thiagarajan 	int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
15390ff2b5c0SSujith Manoharan 	int curr_main_set;
1540102885a5SVasanthakumar Thiagarajan 	int main_rssi = rs->rs_rssi_ctl0;
1541102885a5SVasanthakumar Thiagarajan 	int alt_rssi = rs->rs_rssi_ctl1;
1542102885a5SVasanthakumar Thiagarajan 	int rx_ant_conf,  main_ant_conf;
1543102885a5SVasanthakumar Thiagarajan 	bool short_scan = false;
1544102885a5SVasanthakumar Thiagarajan 
1545102885a5SVasanthakumar Thiagarajan 	rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
1546102885a5SVasanthakumar Thiagarajan 		       ATH_ANT_RX_MASK;
1547102885a5SVasanthakumar Thiagarajan 	main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
1548102885a5SVasanthakumar Thiagarajan 			 ATH_ANT_RX_MASK;
1549102885a5SVasanthakumar Thiagarajan 
155021e8ee6dSMohammed Shafi Shajakhan 	/* Record packet only when both main_rssi and  alt_rssi is positive */
155121e8ee6dSMohammed Shafi Shajakhan 	if (main_rssi > 0 && alt_rssi > 0) {
1552102885a5SVasanthakumar Thiagarajan 		antcomb->total_pkt_count++;
1553102885a5SVasanthakumar Thiagarajan 		antcomb->main_total_rssi += main_rssi;
1554102885a5SVasanthakumar Thiagarajan 		antcomb->alt_total_rssi  += alt_rssi;
1555102885a5SVasanthakumar Thiagarajan 		if (main_ant_conf == rx_ant_conf)
1556102885a5SVasanthakumar Thiagarajan 			antcomb->main_recv_cnt++;
1557102885a5SVasanthakumar Thiagarajan 		else
1558102885a5SVasanthakumar Thiagarajan 			antcomb->alt_recv_cnt++;
1559102885a5SVasanthakumar Thiagarajan 	}
1560102885a5SVasanthakumar Thiagarajan 
1561102885a5SVasanthakumar Thiagarajan 	/* Short scan check */
1562102885a5SVasanthakumar Thiagarajan 	if (antcomb->scan && antcomb->alt_good) {
1563102885a5SVasanthakumar Thiagarajan 		if (time_after(jiffies, antcomb->scan_start_time +
1564102885a5SVasanthakumar Thiagarajan 		    msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
1565102885a5SVasanthakumar Thiagarajan 			short_scan = true;
1566102885a5SVasanthakumar Thiagarajan 		else
1567102885a5SVasanthakumar Thiagarajan 			if (antcomb->total_pkt_count ==
1568102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
1569102885a5SVasanthakumar Thiagarajan 				alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1570102885a5SVasanthakumar Thiagarajan 					    antcomb->total_pkt_count);
1571102885a5SVasanthakumar Thiagarajan 				if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
1572102885a5SVasanthakumar Thiagarajan 					short_scan = true;
1573102885a5SVasanthakumar Thiagarajan 			}
1574102885a5SVasanthakumar Thiagarajan 	}
1575102885a5SVasanthakumar Thiagarajan 
1576102885a5SVasanthakumar Thiagarajan 	if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
1577102885a5SVasanthakumar Thiagarajan 	    rs->rs_moreaggr) && !short_scan)
1578102885a5SVasanthakumar Thiagarajan 		return;
1579102885a5SVasanthakumar Thiagarajan 
1580102885a5SVasanthakumar Thiagarajan 	if (antcomb->total_pkt_count) {
1581102885a5SVasanthakumar Thiagarajan 		alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1582102885a5SVasanthakumar Thiagarajan 			     antcomb->total_pkt_count);
1583102885a5SVasanthakumar Thiagarajan 		main_rssi_avg = (antcomb->main_total_rssi /
1584102885a5SVasanthakumar Thiagarajan 				 antcomb->total_pkt_count);
1585102885a5SVasanthakumar Thiagarajan 		alt_rssi_avg = (antcomb->alt_total_rssi /
1586102885a5SVasanthakumar Thiagarajan 				 antcomb->total_pkt_count);
1587102885a5SVasanthakumar Thiagarajan 	}
1588102885a5SVasanthakumar Thiagarajan 
1589102885a5SVasanthakumar Thiagarajan 
1590102885a5SVasanthakumar Thiagarajan 	ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
1591102885a5SVasanthakumar Thiagarajan 	curr_alt_set = div_ant_conf.alt_lna_conf;
1592102885a5SVasanthakumar Thiagarajan 	curr_main_set = div_ant_conf.main_lna_conf;
1593102885a5SVasanthakumar Thiagarajan 
1594102885a5SVasanthakumar Thiagarajan 	antcomb->count++;
1595102885a5SVasanthakumar Thiagarajan 
1596102885a5SVasanthakumar Thiagarajan 	if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
1597102885a5SVasanthakumar Thiagarajan 		if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1598102885a5SVasanthakumar Thiagarajan 			ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
1599102885a5SVasanthakumar Thiagarajan 						  main_rssi_avg);
1600102885a5SVasanthakumar Thiagarajan 			antcomb->alt_good = true;
1601102885a5SVasanthakumar Thiagarajan 		} else {
1602102885a5SVasanthakumar Thiagarajan 			antcomb->alt_good = false;
1603102885a5SVasanthakumar Thiagarajan 		}
1604102885a5SVasanthakumar Thiagarajan 
1605102885a5SVasanthakumar Thiagarajan 		antcomb->count = 0;
1606102885a5SVasanthakumar Thiagarajan 		antcomb->scan = true;
1607102885a5SVasanthakumar Thiagarajan 		antcomb->scan_not_start = true;
1608102885a5SVasanthakumar Thiagarajan 	}
1609102885a5SVasanthakumar Thiagarajan 
1610102885a5SVasanthakumar Thiagarajan 	if (!antcomb->scan) {
1611b85c5734SMohammed Shafi Shajakhan 		if (ath_ant_div_comb_alt_check(div_ant_conf.div_group,
1612b85c5734SMohammed Shafi Shajakhan 					alt_ratio, curr_main_set, curr_alt_set,
1613b85c5734SMohammed Shafi Shajakhan 					alt_rssi_avg, main_rssi_avg)) {
1614102885a5SVasanthakumar Thiagarajan 			if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
1615102885a5SVasanthakumar Thiagarajan 				/* Switch main and alt LNA */
1616102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1617102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1618102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf  =
1619102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1620102885a5SVasanthakumar Thiagarajan 			} else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
1621102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1622102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1623102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf  =
1624102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1625102885a5SVasanthakumar Thiagarajan 			}
1626102885a5SVasanthakumar Thiagarajan 
1627102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1628102885a5SVasanthakumar Thiagarajan 		} else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
1629102885a5SVasanthakumar Thiagarajan 			   (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
1630102885a5SVasanthakumar Thiagarajan 			/* Set alt to another LNA */
1631102885a5SVasanthakumar Thiagarajan 			if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
1632102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1633102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1634102885a5SVasanthakumar Thiagarajan 			else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
1635102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1636102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1637102885a5SVasanthakumar Thiagarajan 
1638102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1639102885a5SVasanthakumar Thiagarajan 		}
1640102885a5SVasanthakumar Thiagarajan 
1641102885a5SVasanthakumar Thiagarajan 		if ((alt_rssi_avg < (main_rssi_avg +
16428afbcc8bSMohammed Shafi Shajakhan 						div_ant_conf.lna1_lna2_delta)))
1643102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1644102885a5SVasanthakumar Thiagarajan 	}
1645102885a5SVasanthakumar Thiagarajan 
1646102885a5SVasanthakumar Thiagarajan 	if (!antcomb->scan_not_start) {
1647102885a5SVasanthakumar Thiagarajan 		switch (curr_alt_set) {
1648102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA2:
1649102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = alt_rssi_avg;
1650102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = main_rssi_avg;
1651102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1652102885a5SVasanthakumar Thiagarajan 			/* set to A+B */
1653102885a5SVasanthakumar Thiagarajan 			div_ant_conf.main_lna_conf =
1654102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1;
1655102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf  =
1656102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1657102885a5SVasanthakumar Thiagarajan 			break;
1658102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1:
1659102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna1 = alt_rssi_avg;
1660102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_lna2 = main_rssi_avg;
1661102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1662102885a5SVasanthakumar Thiagarajan 			/* set to A+B */
1663102885a5SVasanthakumar Thiagarajan 			div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1664102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf  =
1665102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1666102885a5SVasanthakumar Thiagarajan 			break;
1667102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
1668102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_add = alt_rssi_avg;
1669102885a5SVasanthakumar Thiagarajan 			antcomb->scan = true;
1670102885a5SVasanthakumar Thiagarajan 			/* set to A-B */
1671102885a5SVasanthakumar Thiagarajan 			div_ant_conf.alt_lna_conf =
1672102885a5SVasanthakumar Thiagarajan 				ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1673102885a5SVasanthakumar Thiagarajan 			break;
1674102885a5SVasanthakumar Thiagarajan 		case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
1675102885a5SVasanthakumar Thiagarajan 			antcomb->rssi_sub = alt_rssi_avg;
1676102885a5SVasanthakumar Thiagarajan 			antcomb->scan = false;
1677102885a5SVasanthakumar Thiagarajan 			if (antcomb->rssi_lna2 >
1678102885a5SVasanthakumar Thiagarajan 			    (antcomb->rssi_lna1 +
1679102885a5SVasanthakumar Thiagarajan 			    ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
1680102885a5SVasanthakumar Thiagarajan 				/* use LNA2 as main LNA */
1681102885a5SVasanthakumar Thiagarajan 				if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
1682102885a5SVasanthakumar Thiagarajan 				    (antcomb->rssi_add > antcomb->rssi_sub)) {
1683102885a5SVasanthakumar Thiagarajan 					/* set to A+B */
1684102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1685102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1686102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf  =
1687102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1688102885a5SVasanthakumar Thiagarajan 				} else if (antcomb->rssi_sub >
1689102885a5SVasanthakumar Thiagarajan 					   antcomb->rssi_lna1) {
1690102885a5SVasanthakumar Thiagarajan 					/* set to A-B */
1691102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1692102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1693102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1694102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1695102885a5SVasanthakumar Thiagarajan 				} else {
1696102885a5SVasanthakumar Thiagarajan 					/* set to LNA1 */
1697102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1698102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1699102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1700102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1701102885a5SVasanthakumar Thiagarajan 				}
1702102885a5SVasanthakumar Thiagarajan 			} else {
1703102885a5SVasanthakumar Thiagarajan 				/* use LNA1 as main LNA */
1704102885a5SVasanthakumar Thiagarajan 				if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
1705102885a5SVasanthakumar Thiagarajan 				    (antcomb->rssi_add > antcomb->rssi_sub)) {
1706102885a5SVasanthakumar Thiagarajan 					/* set to A+B */
1707102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1708102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1709102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf  =
1710102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1711102885a5SVasanthakumar Thiagarajan 				} else if (antcomb->rssi_sub >
1712102885a5SVasanthakumar Thiagarajan 					   antcomb->rssi_lna1) {
1713102885a5SVasanthakumar Thiagarajan 					/* set to A-B */
1714102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1715102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1716102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1717102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1718102885a5SVasanthakumar Thiagarajan 				} else {
1719102885a5SVasanthakumar Thiagarajan 					/* set to LNA2 */
1720102885a5SVasanthakumar Thiagarajan 					div_ant_conf.main_lna_conf =
1721102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1722102885a5SVasanthakumar Thiagarajan 					div_ant_conf.alt_lna_conf =
1723102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1724102885a5SVasanthakumar Thiagarajan 				}
1725102885a5SVasanthakumar Thiagarajan 			}
1726102885a5SVasanthakumar Thiagarajan 			break;
1727102885a5SVasanthakumar Thiagarajan 		default:
1728102885a5SVasanthakumar Thiagarajan 			break;
1729102885a5SVasanthakumar Thiagarajan 		}
1730102885a5SVasanthakumar Thiagarajan 	} else {
1731102885a5SVasanthakumar Thiagarajan 		if (!antcomb->alt_good) {
1732102885a5SVasanthakumar Thiagarajan 			antcomb->scan_not_start = false;
1733102885a5SVasanthakumar Thiagarajan 			/* Set alt to another LNA */
1734102885a5SVasanthakumar Thiagarajan 			if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
1735102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1736102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1737102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1738102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1739102885a5SVasanthakumar Thiagarajan 			} else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
1740102885a5SVasanthakumar Thiagarajan 				div_ant_conf.main_lna_conf =
1741102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA1;
1742102885a5SVasanthakumar Thiagarajan 				div_ant_conf.alt_lna_conf =
1743102885a5SVasanthakumar Thiagarajan 						ATH_ANT_DIV_COMB_LNA2;
1744102885a5SVasanthakumar Thiagarajan 			}
1745102885a5SVasanthakumar Thiagarajan 			goto div_comb_done;
1746102885a5SVasanthakumar Thiagarajan 		}
1747102885a5SVasanthakumar Thiagarajan 	}
1748102885a5SVasanthakumar Thiagarajan 
1749102885a5SVasanthakumar Thiagarajan 	ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
1750102885a5SVasanthakumar Thiagarajan 					   main_rssi_avg, alt_rssi_avg,
1751102885a5SVasanthakumar Thiagarajan 					   alt_ratio);
1752102885a5SVasanthakumar Thiagarajan 
1753102885a5SVasanthakumar Thiagarajan 	antcomb->quick_scan_cnt++;
1754102885a5SVasanthakumar Thiagarajan 
1755102885a5SVasanthakumar Thiagarajan div_comb_done:
17563e9a212aSMohammed Shafi Shajakhan 	ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio);
1757102885a5SVasanthakumar Thiagarajan 	ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
1758102885a5SVasanthakumar Thiagarajan 
1759102885a5SVasanthakumar Thiagarajan 	antcomb->scan_start_time = jiffies;
1760102885a5SVasanthakumar Thiagarajan 	antcomb->total_pkt_count = 0;
1761102885a5SVasanthakumar Thiagarajan 	antcomb->main_total_rssi = 0;
1762102885a5SVasanthakumar Thiagarajan 	antcomb->alt_total_rssi = 0;
1763102885a5SVasanthakumar Thiagarajan 	antcomb->main_recv_cnt = 0;
1764102885a5SVasanthakumar Thiagarajan 	antcomb->alt_recv_cnt = 0;
1765102885a5SVasanthakumar Thiagarajan }
1766102885a5SVasanthakumar Thiagarajan 
1767b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1768b5c80475SFelix Fietkau {
1769b5c80475SFelix Fietkau 	struct ath_buf *bf;
17700d95521eSFelix Fietkau 	struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
1771b5c80475SFelix Fietkau 	struct ieee80211_rx_status *rxs;
1772b5c80475SFelix Fietkau 	struct ath_hw *ah = sc->sc_ah;
1773b5c80475SFelix Fietkau 	struct ath_common *common = ath9k_hw_common(ah);
17747545daf4SFelix Fietkau 	struct ieee80211_hw *hw = sc->hw;
1775b5c80475SFelix Fietkau 	struct ieee80211_hdr *hdr;
1776b5c80475SFelix Fietkau 	int retval;
1777b5c80475SFelix Fietkau 	bool decrypt_error = false;
1778b5c80475SFelix Fietkau 	struct ath_rx_status rs;
1779b5c80475SFelix Fietkau 	enum ath9k_rx_qtype qtype;
1780b5c80475SFelix Fietkau 	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1781b5c80475SFelix Fietkau 	int dma_type;
17825c6dd921SVasanthakumar Thiagarajan 	u8 rx_status_len = ah->caps.rx_status_len;
1783a6d2055bSFelix Fietkau 	u64 tsf = 0;
1784a6d2055bSFelix Fietkau 	u32 tsf_lower = 0;
17858ab2cd09SLuis R. Rodriguez 	unsigned long flags;
1786b5c80475SFelix Fietkau 
1787b5c80475SFelix Fietkau 	if (edma)
1788b5c80475SFelix Fietkau 		dma_type = DMA_BIDIRECTIONAL;
178956824223SMing Lei 	else
179056824223SMing Lei 		dma_type = DMA_FROM_DEVICE;
1791b5c80475SFelix Fietkau 
1792b5c80475SFelix Fietkau 	qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
1793b5c80475SFelix Fietkau 	spin_lock_bh(&sc->rx.rxbuflock);
1794b5c80475SFelix Fietkau 
1795a6d2055bSFelix Fietkau 	tsf = ath9k_hw_gettsf64(ah);
1796a6d2055bSFelix Fietkau 	tsf_lower = tsf & 0xffffffff;
1797a6d2055bSFelix Fietkau 
1798b5c80475SFelix Fietkau 	do {
1799b5c80475SFelix Fietkau 		/* If handling rx interrupt and flush is in progress => exit */
1800b5c80475SFelix Fietkau 		if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
1801b5c80475SFelix Fietkau 			break;
1802b5c80475SFelix Fietkau 
1803b5c80475SFelix Fietkau 		memset(&rs, 0, sizeof(rs));
1804b5c80475SFelix Fietkau 		if (edma)
1805b5c80475SFelix Fietkau 			bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1806b5c80475SFelix Fietkau 		else
1807b5c80475SFelix Fietkau 			bf = ath_get_next_rx_buf(sc, &rs);
1808b5c80475SFelix Fietkau 
1809b5c80475SFelix Fietkau 		if (!bf)
1810b5c80475SFelix Fietkau 			break;
1811b5c80475SFelix Fietkau 
1812b5c80475SFelix Fietkau 		skb = bf->bf_mpdu;
1813b5c80475SFelix Fietkau 		if (!skb)
1814b5c80475SFelix Fietkau 			continue;
1815b5c80475SFelix Fietkau 
18160d95521eSFelix Fietkau 		/*
18170d95521eSFelix Fietkau 		 * Take frame header from the first fragment and RX status from
18180d95521eSFelix Fietkau 		 * the last one.
18190d95521eSFelix Fietkau 		 */
18200d95521eSFelix Fietkau 		if (sc->rx.frag)
18210d95521eSFelix Fietkau 			hdr_skb = sc->rx.frag;
18220d95521eSFelix Fietkau 		else
18230d95521eSFelix Fietkau 			hdr_skb = skb;
18240d95521eSFelix Fietkau 
18250d95521eSFelix Fietkau 		hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len);
18260d95521eSFelix Fietkau 		rxs = IEEE80211_SKB_RXCB(hdr_skb);
1827cf3af748SRajkumar Manoharan 		if (ieee80211_is_beacon(hdr->frame_control) &&
1828356cb55dSMohammed Shafi Shajakhan 		    !is_zero_ether_addr(common->curbssid) &&
1829cf3af748SRajkumar Manoharan 		    !compare_ether_addr(hdr->addr3, common->curbssid))
1830cf3af748SRajkumar Manoharan 			rs.is_mybeacon = true;
1831cf3af748SRajkumar Manoharan 		else
1832cf3af748SRajkumar Manoharan 			rs.is_mybeacon = false;
18335ca42627SLuis R. Rodriguez 
183429bffa96SFelix Fietkau 		ath_debug_stat_rx(sc, &rs);
18351395d3f0SSujith 
1836203c4805SLuis R. Rodriguez 		/*
1837203c4805SLuis R. Rodriguez 		 * If we're asked to flush receive queue, directly
1838203c4805SLuis R. Rodriguez 		 * chain it back at the queue without processing it.
1839203c4805SLuis R. Rodriguez 		 */
18403483288cSFelix Fietkau 		if (sc->sc_flags & SC_OP_RXFLUSH)
18410d95521eSFelix Fietkau 			goto requeue_drop_frag;
1842203c4805SLuis R. Rodriguez 
1843a6d2055bSFelix Fietkau 		rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
1844a6d2055bSFelix Fietkau 		if (rs.rs_tstamp > tsf_lower &&
1845a6d2055bSFelix Fietkau 		    unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
1846a6d2055bSFelix Fietkau 			rxs->mactime -= 0x100000000ULL;
1847a6d2055bSFelix Fietkau 
1848a6d2055bSFelix Fietkau 		if (rs.rs_tstamp < tsf_lower &&
1849a6d2055bSFelix Fietkau 		    unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
1850a6d2055bSFelix Fietkau 			rxs->mactime += 0x100000000ULL;
1851a6d2055bSFelix Fietkau 
185283c76570SZefir Kurtisi 		retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
185383c76570SZefir Kurtisi 						 rxs, &decrypt_error);
185483c76570SZefir Kurtisi 		if (retval)
185583c76570SZefir Kurtisi 			goto requeue_drop_frag;
185683c76570SZefir Kurtisi 
1857203c4805SLuis R. Rodriguez 		/* Ensure we always have an skb to requeue once we are done
1858203c4805SLuis R. Rodriguez 		 * processing the current buffer's skb */
1859cc861f74SLuis R. Rodriguez 		requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
1860203c4805SLuis R. Rodriguez 
1861203c4805SLuis R. Rodriguez 		/* If there is no memory we ignore the current RX'd frame,
1862203c4805SLuis R. Rodriguez 		 * tell hardware it can give us a new frame using the old
1863203c4805SLuis R. Rodriguez 		 * skb and put it at the tail of the sc->rx.rxbuf list for
1864203c4805SLuis R. Rodriguez 		 * processing. */
1865203c4805SLuis R. Rodriguez 		if (!requeue_skb)
18660d95521eSFelix Fietkau 			goto requeue_drop_frag;
1867203c4805SLuis R. Rodriguez 
1868203c4805SLuis R. Rodriguez 		/* Unmap the frame */
1869203c4805SLuis R. Rodriguez 		dma_unmap_single(sc->dev, bf->bf_buf_addr,
1870cc861f74SLuis R. Rodriguez 				 common->rx_bufsize,
1871b5c80475SFelix Fietkau 				 dma_type);
1872203c4805SLuis R. Rodriguez 
1873b5c80475SFelix Fietkau 		skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1874b5c80475SFelix Fietkau 		if (ah->caps.rx_status_len)
1875b5c80475SFelix Fietkau 			skb_pull(skb, ah->caps.rx_status_len);
1876203c4805SLuis R. Rodriguez 
18770d95521eSFelix Fietkau 		if (!rs.rs_more)
18780d95521eSFelix Fietkau 			ath9k_rx_skb_postprocess(common, hdr_skb, &rs,
1879c9b14170SLuis R. Rodriguez 						 rxs, decrypt_error);
1880203c4805SLuis R. Rodriguez 
1881203c4805SLuis R. Rodriguez 		/* We will now give hardware our shiny new allocated skb */
1882203c4805SLuis R. Rodriguez 		bf->bf_mpdu = requeue_skb;
1883203c4805SLuis R. Rodriguez 		bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
1884cc861f74SLuis R. Rodriguez 						 common->rx_bufsize,
1885b5c80475SFelix Fietkau 						 dma_type);
1886203c4805SLuis R. Rodriguez 		if (unlikely(dma_mapping_error(sc->dev,
1887203c4805SLuis R. Rodriguez 			  bf->bf_buf_addr))) {
1888203c4805SLuis R. Rodriguez 			dev_kfree_skb_any(requeue_skb);
1889203c4805SLuis R. Rodriguez 			bf->bf_mpdu = NULL;
18906cf9e995SBen Greear 			bf->bf_buf_addr = 0;
18913800276aSJoe Perches 			ath_err(common, "dma_mapping_error() on RX\n");
18927545daf4SFelix Fietkau 			ieee80211_rx(hw, skb);
1893203c4805SLuis R. Rodriguez 			break;
1894203c4805SLuis R. Rodriguez 		}
1895203c4805SLuis R. Rodriguez 
18960d95521eSFelix Fietkau 		if (rs.rs_more) {
18970d95521eSFelix Fietkau 			/*
18980d95521eSFelix Fietkau 			 * rs_more indicates chained descriptors which can be
18990d95521eSFelix Fietkau 			 * used to link buffers together for a sort of
19000d95521eSFelix Fietkau 			 * scatter-gather operation.
19010d95521eSFelix Fietkau 			 */
19020d95521eSFelix Fietkau 			if (sc->rx.frag) {
19030d95521eSFelix Fietkau 				/* too many fragments - cannot handle frame */
19040d95521eSFelix Fietkau 				dev_kfree_skb_any(sc->rx.frag);
19050d95521eSFelix Fietkau 				dev_kfree_skb_any(skb);
19060d95521eSFelix Fietkau 				skb = NULL;
19070d95521eSFelix Fietkau 			}
19080d95521eSFelix Fietkau 			sc->rx.frag = skb;
19090d95521eSFelix Fietkau 			goto requeue;
19100d95521eSFelix Fietkau 		}
19110d95521eSFelix Fietkau 
19120d95521eSFelix Fietkau 		if (sc->rx.frag) {
19130d95521eSFelix Fietkau 			int space = skb->len - skb_tailroom(hdr_skb);
19140d95521eSFelix Fietkau 
19150d95521eSFelix Fietkau 			sc->rx.frag = NULL;
19160d95521eSFelix Fietkau 
19170d95521eSFelix Fietkau 			if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
19180d95521eSFelix Fietkau 				dev_kfree_skb(skb);
19190d95521eSFelix Fietkau 				goto requeue_drop_frag;
19200d95521eSFelix Fietkau 			}
19210d95521eSFelix Fietkau 
19220d95521eSFelix Fietkau 			skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
19230d95521eSFelix Fietkau 						  skb->len);
19240d95521eSFelix Fietkau 			dev_kfree_skb_any(skb);
19250d95521eSFelix Fietkau 			skb = hdr_skb;
19260d95521eSFelix Fietkau 		}
19270d95521eSFelix Fietkau 
1928eb840a80SMohammed Shafi Shajakhan 
1929eb840a80SMohammed Shafi Shajakhan 		if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
1930eb840a80SMohammed Shafi Shajakhan 
1931203c4805SLuis R. Rodriguez 			/*
1932eb840a80SMohammed Shafi Shajakhan 			 * change the default rx antenna if rx diversity
1933eb840a80SMohammed Shafi Shajakhan 			 * chooses the other antenna 3 times in a row.
1934203c4805SLuis R. Rodriguez 			 */
193529bffa96SFelix Fietkau 			if (sc->rx.defant != rs.rs_antenna) {
1936203c4805SLuis R. Rodriguez 				if (++sc->rx.rxotherant >= 3)
193729bffa96SFelix Fietkau 					ath_setdefantenna(sc, rs.rs_antenna);
1938203c4805SLuis R. Rodriguez 			} else {
1939203c4805SLuis R. Rodriguez 				sc->rx.rxotherant = 0;
1940203c4805SLuis R. Rodriguez 			}
1941203c4805SLuis R. Rodriguez 
1942eb840a80SMohammed Shafi Shajakhan 		}
1943eb840a80SMohammed Shafi Shajakhan 
194466760eacSFelix Fietkau 		if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
194566760eacSFelix Fietkau 			skb_trim(skb, skb->len - 8);
194666760eacSFelix Fietkau 
19478ab2cd09SLuis R. Rodriguez 		spin_lock_irqsave(&sc->sc_pm_lock, flags);
1948aaef24b4SMohammed Shafi Shajakhan 
1949aaef24b4SMohammed Shafi Shajakhan 		if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
19501b04b930SSujith 				     PS_WAIT_FOR_CAB |
1951aaef24b4SMohammed Shafi Shajakhan 				     PS_WAIT_FOR_PSPOLL_DATA)) ||
1952cedc7e3dSMohammed Shafi Shajakhan 		    ath9k_check_auto_sleep(sc))
1953f73c604cSRajkumar Manoharan 			ath_rx_ps(sc, skb, rs.is_mybeacon);
19548ab2cd09SLuis R. Rodriguez 		spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
1955cc65965cSJouni Malinen 
195643c35284SFelix Fietkau 		if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx == 3)
1957102885a5SVasanthakumar Thiagarajan 			ath_ant_comb_scan(sc, &rs);
1958102885a5SVasanthakumar Thiagarajan 
19597545daf4SFelix Fietkau 		ieee80211_rx(hw, skb);
1960cc65965cSJouni Malinen 
19610d95521eSFelix Fietkau requeue_drop_frag:
19620d95521eSFelix Fietkau 		if (sc->rx.frag) {
19630d95521eSFelix Fietkau 			dev_kfree_skb_any(sc->rx.frag);
19640d95521eSFelix Fietkau 			sc->rx.frag = NULL;
19650d95521eSFelix Fietkau 		}
1966203c4805SLuis R. Rodriguez requeue:
1967b5c80475SFelix Fietkau 		if (edma) {
1968b5c80475SFelix Fietkau 			list_add_tail(&bf->list, &sc->rx.rxbuf);
1969b5c80475SFelix Fietkau 			ath_rx_edma_buf_link(sc, qtype);
1970b5c80475SFelix Fietkau 		} else {
1971203c4805SLuis R. Rodriguez 			list_move_tail(&bf->list, &sc->rx.rxbuf);
1972203c4805SLuis R. Rodriguez 			ath_rx_buf_link(sc, bf);
19733483288cSFelix Fietkau 			if (!flush)
197495294973SFelix Fietkau 				ath9k_hw_rxena(ah);
1975b5c80475SFelix Fietkau 		}
1976203c4805SLuis R. Rodriguez 	} while (1);
1977203c4805SLuis R. Rodriguez 
1978203c4805SLuis R. Rodriguez 	spin_unlock_bh(&sc->rx.rxbuflock);
1979203c4805SLuis R. Rodriguez 
198029ab0b36SRajkumar Manoharan 	if (!(ah->imask & ATH9K_INT_RXEOL)) {
198129ab0b36SRajkumar Manoharan 		ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
198272d874c6SFelix Fietkau 		ath9k_hw_set_interrupts(ah);
198329ab0b36SRajkumar Manoharan 	}
198429ab0b36SRajkumar Manoharan 
1985203c4805SLuis R. Rodriguez 	return 0;
1986203c4805SLuis R. Rodriguez }
1987