1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #include "ath9k.h" 18b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 19203c4805SLuis R. Rodriguez 20b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb)) 21b5c80475SFelix Fietkau 22102885a5SVasanthakumar Thiagarajan static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta, 23102885a5SVasanthakumar Thiagarajan int mindelta, int main_rssi_avg, 24102885a5SVasanthakumar Thiagarajan int alt_rssi_avg, int pkt_count) 25102885a5SVasanthakumar Thiagarajan { 26102885a5SVasanthakumar Thiagarajan return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 27102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + maxdelta)) || 28102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50); 29102885a5SVasanthakumar Thiagarajan } 30102885a5SVasanthakumar Thiagarajan 31b85c5734SMohammed Shafi Shajakhan static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio, 32b85c5734SMohammed Shafi Shajakhan int curr_main_set, int curr_alt_set, 33b85c5734SMohammed Shafi Shajakhan int alt_rssi_avg, int main_rssi_avg) 34b85c5734SMohammed Shafi Shajakhan { 35b85c5734SMohammed Shafi Shajakhan bool result = false; 36b85c5734SMohammed Shafi Shajakhan switch (div_group) { 37b85c5734SMohammed Shafi Shajakhan case 0: 38b85c5734SMohammed Shafi Shajakhan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 39b85c5734SMohammed Shafi Shajakhan result = true; 40b85c5734SMohammed Shafi Shajakhan break; 41b85c5734SMohammed Shafi Shajakhan case 1: 4266ce235aSGabor Juhos case 2: 43b85c5734SMohammed Shafi Shajakhan if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) && 44b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) && 45b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 5))) || 46b85c5734SMohammed Shafi Shajakhan ((curr_main_set == ATH_ANT_DIV_COMB_LNA1) && 47b85c5734SMohammed Shafi Shajakhan (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) && 48b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= (main_rssi_avg - 2)))) && 49b85c5734SMohammed Shafi Shajakhan (alt_rssi_avg >= 4)) 50b85c5734SMohammed Shafi Shajakhan result = true; 51b85c5734SMohammed Shafi Shajakhan else 52b85c5734SMohammed Shafi Shajakhan result = false; 53b85c5734SMohammed Shafi Shajakhan break; 54b85c5734SMohammed Shafi Shajakhan } 55b85c5734SMohammed Shafi Shajakhan 56b85c5734SMohammed Shafi Shajakhan return result; 57b85c5734SMohammed Shafi Shajakhan } 58b85c5734SMohammed Shafi Shajakhan 59ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 60ededf1f8SVasanthakumar Thiagarajan { 61ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 62ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 63ededf1f8SVasanthakumar Thiagarajan } 64ededf1f8SVasanthakumar Thiagarajan 65203c4805SLuis R. Rodriguez /* 66203c4805SLuis R. Rodriguez * Setup and link descriptors. 67203c4805SLuis R. Rodriguez * 68203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 69203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 70203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 71203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 72203c4805SLuis R. Rodriguez */ 73203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf) 74203c4805SLuis R. Rodriguez { 75203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 76cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 77203c4805SLuis R. Rodriguez struct ath_desc *ds; 78203c4805SLuis R. Rodriguez struct sk_buff *skb; 79203c4805SLuis R. Rodriguez 80203c4805SLuis R. Rodriguez ATH_RXBUF_RESET(bf); 81203c4805SLuis R. Rodriguez 82203c4805SLuis R. Rodriguez ds = bf->bf_desc; 83203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 84203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 85203c4805SLuis R. Rodriguez 86203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 87203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 889680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 89203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 90203c4805SLuis R. Rodriguez 91cc861f74SLuis R. Rodriguez /* 92cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 93203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 94cc861f74SLuis R. Rodriguez * to process 95cc861f74SLuis R. Rodriguez */ 96203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 97cc861f74SLuis R. Rodriguez common->rx_bufsize, 98203c4805SLuis R. Rodriguez 0); 99203c4805SLuis R. Rodriguez 100203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 101203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 102203c4805SLuis R. Rodriguez else 103203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 104203c4805SLuis R. Rodriguez 105203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 106203c4805SLuis R. Rodriguez } 107203c4805SLuis R. Rodriguez 108203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 109203c4805SLuis R. Rodriguez { 110203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 111203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 112203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 113203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 114203c4805SLuis R. Rodriguez } 115203c4805SLuis R. Rodriguez 116203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 117203c4805SLuis R. Rodriguez { 118203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 1191510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 1201510718dSLuis R. Rodriguez 121203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 122203c4805SLuis R. Rodriguez 123203c4805SLuis R. Rodriguez /* configure rx filter */ 124203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 125203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 126203c4805SLuis R. Rodriguez 127203c4805SLuis R. Rodriguez /* configure bssid mask */ 12813b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 129203c4805SLuis R. Rodriguez 130203c4805SLuis R. Rodriguez /* configure operational mode */ 131203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 132203c4805SLuis R. Rodriguez 133203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 134203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 135203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 136203c4805SLuis R. Rodriguez } 137203c4805SLuis R. Rodriguez 138b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 139b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 140b5c80475SFelix Fietkau { 141b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 142b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 143b5c80475SFelix Fietkau struct sk_buff *skb; 144b5c80475SFelix Fietkau struct ath_buf *bf; 145b5c80475SFelix Fietkau 146b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 147b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 148b5c80475SFelix Fietkau return false; 149b5c80475SFelix Fietkau 150b5c80475SFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 151b5c80475SFelix Fietkau list_del_init(&bf->list); 152b5c80475SFelix Fietkau 153b5c80475SFelix Fietkau skb = bf->bf_mpdu; 154b5c80475SFelix Fietkau 155b5c80475SFelix Fietkau ATH_RXBUF_RESET(bf); 156b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 157b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 158b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 159b5c80475SFelix Fietkau 160b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 161b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 162b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_fifo, skb); 163b5c80475SFelix Fietkau 164b5c80475SFelix Fietkau return true; 165b5c80475SFelix Fietkau } 166b5c80475SFelix Fietkau 167b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 168b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype, int size) 169b5c80475SFelix Fietkau { 170b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 171b5c80475SFelix Fietkau u32 nbuf = 0; 172b5c80475SFelix Fietkau 173b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 174226afe68SJoe Perches ath_dbg(common, ATH_DBG_QUEUE, "No free rx buf available\n"); 175b5c80475SFelix Fietkau return; 176b5c80475SFelix Fietkau } 177b5c80475SFelix Fietkau 178b5c80475SFelix Fietkau while (!list_empty(&sc->rx.rxbuf)) { 179b5c80475SFelix Fietkau nbuf++; 180b5c80475SFelix Fietkau 181b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 182b5c80475SFelix Fietkau break; 183b5c80475SFelix Fietkau 184b5c80475SFelix Fietkau if (nbuf >= size) 185b5c80475SFelix Fietkau break; 186b5c80475SFelix Fietkau } 187b5c80475SFelix Fietkau } 188b5c80475SFelix Fietkau 189b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 190b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 191b5c80475SFelix Fietkau { 192b5c80475SFelix Fietkau struct ath_buf *bf; 193b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 194b5c80475SFelix Fietkau struct sk_buff *skb; 195b5c80475SFelix Fietkau 196b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 197b5c80475SFelix Fietkau 198b5c80475SFelix Fietkau while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 199b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 200b5c80475SFelix Fietkau BUG_ON(!bf); 201b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 202b5c80475SFelix Fietkau } 203b5c80475SFelix Fietkau } 204b5c80475SFelix Fietkau 205b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 206b5c80475SFelix Fietkau { 207b5c80475SFelix Fietkau struct ath_buf *bf; 208b5c80475SFelix Fietkau 209b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 210b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 211b5c80475SFelix Fietkau 212b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 213b5c80475SFelix Fietkau if (bf->bf_mpdu) 214b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 215b5c80475SFelix Fietkau } 216b5c80475SFelix Fietkau 217b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 218b5c80475SFelix Fietkau 219b5c80475SFelix Fietkau kfree(sc->rx.rx_bufptr); 220b5c80475SFelix Fietkau sc->rx.rx_bufptr = NULL; 221b5c80475SFelix Fietkau } 222b5c80475SFelix Fietkau 223b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 224b5c80475SFelix Fietkau { 225b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_fifo); 226b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_buffers); 227b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 228b5c80475SFelix Fietkau } 229b5c80475SFelix Fietkau 230b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 231b5c80475SFelix Fietkau { 232b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 233b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 234b5c80475SFelix Fietkau struct sk_buff *skb; 235b5c80475SFelix Fietkau struct ath_buf *bf; 236b5c80475SFelix Fietkau int error = 0, i; 237b5c80475SFelix Fietkau u32 size; 238b5c80475SFelix Fietkau 239b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 240b5c80475SFelix Fietkau ah->caps.rx_status_len); 241b5c80475SFelix Fietkau 242b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 243b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 244b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 245b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 246b5c80475SFelix Fietkau 247b5c80475SFelix Fietkau size = sizeof(struct ath_buf) * nbufs; 248b5c80475SFelix Fietkau bf = kzalloc(size, GFP_KERNEL); 249b5c80475SFelix Fietkau if (!bf) 250b5c80475SFelix Fietkau return -ENOMEM; 251b5c80475SFelix Fietkau 252b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 253b5c80475SFelix Fietkau sc->rx.rx_bufptr = bf; 254b5c80475SFelix Fietkau 255b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 256b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 257b5c80475SFelix Fietkau if (!skb) { 258b5c80475SFelix Fietkau error = -ENOMEM; 259b5c80475SFelix Fietkau goto rx_init_fail; 260b5c80475SFelix Fietkau } 261b5c80475SFelix Fietkau 262b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 263b5c80475SFelix Fietkau bf->bf_mpdu = skb; 264b5c80475SFelix Fietkau 265b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 266b5c80475SFelix Fietkau common->rx_bufsize, 267b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 268b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 269b5c80475SFelix Fietkau bf->bf_buf_addr))) { 270b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 271b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2726cf9e995SBen Greear bf->bf_buf_addr = 0; 2733800276aSJoe Perches ath_err(common, 274b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 275b5c80475SFelix Fietkau error = -ENOMEM; 276b5c80475SFelix Fietkau goto rx_init_fail; 277b5c80475SFelix Fietkau } 278b5c80475SFelix Fietkau 279b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 280b5c80475SFelix Fietkau } 281b5c80475SFelix Fietkau 282b5c80475SFelix Fietkau return 0; 283b5c80475SFelix Fietkau 284b5c80475SFelix Fietkau rx_init_fail: 285b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 286b5c80475SFelix Fietkau return error; 287b5c80475SFelix Fietkau } 288b5c80475SFelix Fietkau 289b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 290b5c80475SFelix Fietkau { 291b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 292b5c80475SFelix Fietkau 293b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 294b5c80475SFelix Fietkau 295b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP, 296b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize); 297b5c80475SFelix Fietkau 298b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP, 299b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize); 300b5c80475SFelix Fietkau 301b5c80475SFelix Fietkau ath_opmode_init(sc); 302b5c80475SFelix Fietkau 30348a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 3047583c550SLuis R. Rodriguez 3057583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 306b5c80475SFelix Fietkau } 307b5c80475SFelix Fietkau 308b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 309b5c80475SFelix Fietkau { 310b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 311b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 312b5c80475SFelix Fietkau } 313b5c80475SFelix Fietkau 314203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 315203c4805SLuis R. Rodriguez { 31627c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 317203c4805SLuis R. Rodriguez struct sk_buff *skb; 318203c4805SLuis R. Rodriguez struct ath_buf *bf; 319203c4805SLuis R. Rodriguez int error = 0; 320203c4805SLuis R. Rodriguez 3214bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 322203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 323203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxbuflock); 324203c4805SLuis R. Rodriguez 3250d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 3260d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 3270d95521eSFelix Fietkau 328b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 329b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 330b5c80475SFelix Fietkau } else { 331226afe68SJoe Perches ath_dbg(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n", 332cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 333203c4805SLuis R. Rodriguez 334203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 335203c4805SLuis R. Rodriguez 336203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 3374adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 338203c4805SLuis R. Rodriguez if (error != 0) { 3393800276aSJoe Perches ath_err(common, 340b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 341b5c80475SFelix Fietkau error); 342203c4805SLuis R. Rodriguez goto err; 343203c4805SLuis R. Rodriguez } 344203c4805SLuis R. Rodriguez 345203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 346b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 347b5c80475SFelix Fietkau GFP_KERNEL); 348203c4805SLuis R. Rodriguez if (skb == NULL) { 349203c4805SLuis R. Rodriguez error = -ENOMEM; 350203c4805SLuis R. Rodriguez goto err; 351203c4805SLuis R. Rodriguez } 352203c4805SLuis R. Rodriguez 353203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 354203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 355cc861f74SLuis R. Rodriguez common->rx_bufsize, 356203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 357203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 358203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 359203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 360203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3616cf9e995SBen Greear bf->bf_buf_addr = 0; 3623800276aSJoe Perches ath_err(common, 363203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 364203c4805SLuis R. Rodriguez error = -ENOMEM; 365203c4805SLuis R. Rodriguez goto err; 366203c4805SLuis R. Rodriguez } 367203c4805SLuis R. Rodriguez } 368203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 369b5c80475SFelix Fietkau } 370203c4805SLuis R. Rodriguez 371203c4805SLuis R. Rodriguez err: 372203c4805SLuis R. Rodriguez if (error) 373203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 374203c4805SLuis R. Rodriguez 375203c4805SLuis R. Rodriguez return error; 376203c4805SLuis R. Rodriguez } 377203c4805SLuis R. Rodriguez 378203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 379203c4805SLuis R. Rodriguez { 380cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 381cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 382203c4805SLuis R. Rodriguez struct sk_buff *skb; 383203c4805SLuis R. Rodriguez struct ath_buf *bf; 384203c4805SLuis R. Rodriguez 385b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 386b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 387b5c80475SFelix Fietkau return; 388b5c80475SFelix Fietkau } else { 389203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 390203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 391203c4805SLuis R. Rodriguez if (skb) { 392203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 393b5c80475SFelix Fietkau common->rx_bufsize, 394b5c80475SFelix Fietkau DMA_FROM_DEVICE); 395203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 3966cf9e995SBen Greear bf->bf_buf_addr = 0; 3976cf9e995SBen Greear bf->bf_mpdu = NULL; 398203c4805SLuis R. Rodriguez } 399203c4805SLuis R. Rodriguez } 400203c4805SLuis R. Rodriguez 401203c4805SLuis R. Rodriguez if (sc->rx.rxdma.dd_desc_len != 0) 402203c4805SLuis R. Rodriguez ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf); 403203c4805SLuis R. Rodriguez } 404b5c80475SFelix Fietkau } 405203c4805SLuis R. Rodriguez 406203c4805SLuis R. Rodriguez /* 407203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 408203c4805SLuis R. Rodriguez * operating mode and state: 409203c4805SLuis R. Rodriguez * 410203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 411203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 412203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 413203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 414203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 415203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 416203c4805SLuis R. Rodriguez * o accept beacons: 417203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 418203c4805SLuis R. Rodriguez * node table entries for peers, 419203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 420203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 421203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 422203c4805SLuis R. Rodriguez * - when scanning 423203c4805SLuis R. Rodriguez */ 424203c4805SLuis R. Rodriguez 425203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 426203c4805SLuis R. Rodriguez { 427203c4805SLuis R. Rodriguez #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR) 428203c4805SLuis R. Rodriguez 429203c4805SLuis R. Rodriguez u32 rfilt; 430203c4805SLuis R. Rodriguez 431203c4805SLuis R. Rodriguez rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE) 432203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 433203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 434203c4805SLuis R. Rodriguez 4359c1d8e4aSJouni Malinen if (sc->rx.rxfilter & FIF_PROBE_REQ) 436203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez /* 439203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 440203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 441203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 442203c4805SLuis R. Rodriguez */ 4432e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 444203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 445203c4805SLuis R. Rodriguez 446203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 447203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 448203c4805SLuis R. Rodriguez 449203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 450cfda6695SBen Greear (sc->nvifs <= 1) && 451203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 452203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 453203c4805SLuis R. Rodriguez else 454203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 455203c4805SLuis R. Rodriguez 456264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 45766afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 458203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 459203c4805SLuis R. Rodriguez 4607ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4617ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4627ea310beSSujith 4637545daf4SFelix Fietkau if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 4645eb6ba83SJavier Cardona /* The following may also be needed for other older chips */ 4655eb6ba83SJavier Cardona if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160) 4665eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 467203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 468203c4805SLuis R. Rodriguez } 469203c4805SLuis R. Rodriguez 470203c4805SLuis R. Rodriguez return rfilt; 471203c4805SLuis R. Rodriguez 472203c4805SLuis R. Rodriguez #undef RX_FILTER_PRESERVE 473203c4805SLuis R. Rodriguez } 474203c4805SLuis R. Rodriguez 475203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 476203c4805SLuis R. Rodriguez { 477203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 478203c4805SLuis R. Rodriguez struct ath_buf *bf, *tbf; 479203c4805SLuis R. Rodriguez 480b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 481b5c80475SFelix Fietkau ath_edma_start_recv(sc); 482b5c80475SFelix Fietkau return 0; 483b5c80475SFelix Fietkau } 484b5c80475SFelix Fietkau 485203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 486203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 487203c4805SLuis R. Rodriguez goto start_recv; 488203c4805SLuis R. Rodriguez 489203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 490203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 491203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 492203c4805SLuis R. Rodriguez } 493203c4805SLuis R. Rodriguez 494203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 495203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 496203c4805SLuis R. Rodriguez goto start_recv; 497203c4805SLuis R. Rodriguez 498203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 499203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 500203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 501203c4805SLuis R. Rodriguez 502203c4805SLuis R. Rodriguez start_recv: 503203c4805SLuis R. Rodriguez ath_opmode_init(sc); 50448a6a468SLuis R. Rodriguez ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL)); 505203c4805SLuis R. Rodriguez 5067583c550SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 5077583c550SLuis R. Rodriguez 508203c4805SLuis R. Rodriguez return 0; 509203c4805SLuis R. Rodriguez } 510203c4805SLuis R. Rodriguez 511203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 512203c4805SLuis R. Rodriguez { 513203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 5145882da02SFelix Fietkau bool stopped, reset = false; 515203c4805SLuis R. Rodriguez 5161e450285SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 517d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 518203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 5195882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 520b5c80475SFelix Fietkau 521b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 522b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 523b5c80475SFelix Fietkau else 524203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 5251e450285SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 526203c4805SLuis R. Rodriguez 527d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 528d584747bSRajkumar Manoharan unlikely(!stopped)) { 529d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 530d7fd1b50SBen Greear "Could not stop RX, we could be " 53178a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 532d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 533d7fd1b50SBen Greear } 5342232d31bSFelix Fietkau return stopped && !reset; 535203c4805SLuis R. Rodriguez } 536203c4805SLuis R. Rodriguez 537203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc) 538203c4805SLuis R. Rodriguez { 539203c4805SLuis R. Rodriguez sc->sc_flags |= SC_OP_RXFLUSH; 540b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 541b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, true); 542b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, false); 543203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 544203c4805SLuis R. Rodriguez } 545203c4805SLuis R. Rodriguez 546cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 547cc65965cSJouni Malinen { 548cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 549cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 550cc65965cSJouni Malinen u8 *pos, *end, id, elen; 551cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 552cc65965cSJouni Malinen 553cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 554cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 555cc65965cSJouni Malinen end = skb->data + skb->len; 556cc65965cSJouni Malinen 557cc65965cSJouni Malinen while (pos + 2 < end) { 558cc65965cSJouni Malinen id = *pos++; 559cc65965cSJouni Malinen elen = *pos++; 560cc65965cSJouni Malinen if (pos + elen > end) 561cc65965cSJouni Malinen break; 562cc65965cSJouni Malinen 563cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 564cc65965cSJouni Malinen if (elen < sizeof(*tim)) 565cc65965cSJouni Malinen break; 566cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 567cc65965cSJouni Malinen if (tim->dtim_count != 0) 568cc65965cSJouni Malinen break; 569cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 570cc65965cSJouni Malinen } 571cc65965cSJouni Malinen 572cc65965cSJouni Malinen pos += elen; 573cc65965cSJouni Malinen } 574cc65965cSJouni Malinen 575cc65965cSJouni Malinen return false; 576cc65965cSJouni Malinen } 577cc65965cSJouni Malinen 578cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 579cc65965cSJouni Malinen { 580cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 5811510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 582cc65965cSJouni Malinen 583cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 584cc65965cSJouni Malinen return; 585cc65965cSJouni Malinen 586cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 5874801416cSBen Greear if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0) { 5884801416cSBen Greear /* TODO: This doesn't work well if you have stations 5894801416cSBen Greear * associated to two different APs because curbssid 5904801416cSBen Greear * is just the last AP that any of the stations associated 5914801416cSBen Greear * with. 5924801416cSBen Greear */ 593cc65965cSJouni Malinen return; /* not from our current AP */ 5944801416cSBen Greear } 595cc65965cSJouni Malinen 5961b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 597293dc5dfSGabor Juhos 5981b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5991b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 600226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 601226afe68SJoe Perches "Reconfigure Beacon timers based on timestamp from the AP\n"); 60299e4d43aSRajkumar Manoharan ath_set_beacon(sc); 603deb75188SRajkumar Manoharan sc->ps_flags &= ~PS_TSFOOR_SYNC; 604ccdfeab6SJouni Malinen } 605ccdfeab6SJouni Malinen 606cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 607cc65965cSJouni Malinen /* 608cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 60958f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 61058f5fffdSGabor Juhos * received properly, the next beacon frame will work as 61158f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 61258f5fffdSGabor Juhos * so we are waiting for it as well. 613cc65965cSJouni Malinen */ 614226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 615226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 6161b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 617cc65965cSJouni Malinen return; 618cc65965cSJouni Malinen } 619cc65965cSJouni Malinen 6201b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 621cc65965cSJouni Malinen /* 622cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 623cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 624cc65965cSJouni Malinen * been delivered. 625cc65965cSJouni Malinen */ 6261b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 627226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 628c46917bbSLuis R. Rodriguez "PS wait for CAB frames timed out\n"); 629cc65965cSJouni Malinen } 630cc65965cSJouni Malinen } 631cc65965cSJouni Malinen 632cc65965cSJouni Malinen static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb) 633cc65965cSJouni Malinen { 634cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 635c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 636cc65965cSJouni Malinen 637cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 638cc65965cSJouni Malinen 639cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 640ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 641ededf1f8SVasanthakumar Thiagarajan && ieee80211_is_beacon(hdr->frame_control)) 642cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 6431b04b930SSujith else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 644cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 645cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 646cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 647cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 648cc65965cSJouni Malinen /* 649cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 650cc65965cSJouni Malinen * point. 651cc65965cSJouni Malinen */ 6523fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 653226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 654c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6551b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6569a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6579a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6581b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 659226afe68SJoe Perches ath_dbg(common, ATH_DBG_PS, 660226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6611b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6621b04b930SSujith PS_WAIT_FOR_CAB | 6631b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6641b04b930SSujith PS_WAIT_FOR_TX_ACK)); 665cc65965cSJouni Malinen } 666cc65965cSJouni Malinen } 667cc65965cSJouni Malinen 668b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 669b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 670203c4805SLuis R. Rodriguez { 671b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 672203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 67327c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 674b5c80475SFelix Fietkau struct sk_buff *skb; 675b5c80475SFelix Fietkau struct ath_buf *bf; 676b5c80475SFelix Fietkau int ret; 677203c4805SLuis R. Rodriguez 678b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 679b5c80475SFelix Fietkau if (!skb) 680b5c80475SFelix Fietkau return false; 681203c4805SLuis R. Rodriguez 682b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 683b5c80475SFelix Fietkau BUG_ON(!bf); 684b5c80475SFelix Fietkau 685ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 686b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 687b5c80475SFelix Fietkau 688b5c80475SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data); 689ce9426d1SMing Lei if (ret == -EINPROGRESS) { 690ce9426d1SMing Lei /*let device gain the buffer again*/ 691ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 692ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 693b5c80475SFelix Fietkau return false; 694ce9426d1SMing Lei } 695b5c80475SFelix Fietkau 696b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 697b5c80475SFelix Fietkau if (ret == -EINVAL) { 698b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 699b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 700b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 701b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 702b5c80475SFelix Fietkau if (!skb) 703b5c80475SFelix Fietkau return true; 704b5c80475SFelix Fietkau 705b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 706b5c80475SFelix Fietkau BUG_ON(!bf); 707b5c80475SFelix Fietkau 708b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 709b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 710b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 711083e3e8dSVasanthakumar Thiagarajan return true; 712b5c80475SFelix Fietkau } 713b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_buffers, skb); 714b5c80475SFelix Fietkau 715b5c80475SFelix Fietkau return true; 716b5c80475SFelix Fietkau } 717b5c80475SFelix Fietkau 718b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 719b5c80475SFelix Fietkau struct ath_rx_status *rs, 720b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 721b5c80475SFelix Fietkau { 722b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 723b5c80475SFelix Fietkau struct sk_buff *skb; 724b5c80475SFelix Fietkau struct ath_buf *bf; 725b5c80475SFelix Fietkau 726b5c80475SFelix Fietkau while (ath_edma_get_buffers(sc, qtype)); 727b5c80475SFelix Fietkau skb = __skb_dequeue(&rx_edma->rx_buffers); 728b5c80475SFelix Fietkau if (!skb) 729b5c80475SFelix Fietkau return NULL; 730b5c80475SFelix Fietkau 731b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 732b5c80475SFelix Fietkau ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data); 733b5c80475SFelix Fietkau return bf; 734b5c80475SFelix Fietkau } 735b5c80475SFelix Fietkau 736b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc, 737b5c80475SFelix Fietkau struct ath_rx_status *rs) 738b5c80475SFelix Fietkau { 739b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 740b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 741b5c80475SFelix Fietkau struct ath_desc *ds; 742b5c80475SFelix Fietkau struct ath_buf *bf; 743b5c80475SFelix Fietkau int ret; 744203c4805SLuis R. Rodriguez 745203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 746203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 747b5c80475SFelix Fietkau return NULL; 748203c4805SLuis R. Rodriguez } 749203c4805SLuis R. Rodriguez 750203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 751203c4805SLuis R. Rodriguez ds = bf->bf_desc; 752203c4805SLuis R. Rodriguez 753203c4805SLuis R. Rodriguez /* 754203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 755203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 756203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 757203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 758203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 759203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 760203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 761203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 762203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 763203c4805SLuis R. Rodriguez */ 764b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0); 765b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 76629bffa96SFelix Fietkau struct ath_rx_status trs; 767203c4805SLuis R. Rodriguez struct ath_buf *tbf; 768203c4805SLuis R. Rodriguez struct ath_desc *tds; 769203c4805SLuis R. Rodriguez 77029bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 771203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 772203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 773b5c80475SFelix Fietkau return NULL; 774203c4805SLuis R. Rodriguez } 775203c4805SLuis R. Rodriguez 776203c4805SLuis R. Rodriguez tbf = list_entry(bf->list.next, struct ath_buf, list); 777203c4805SLuis R. Rodriguez 778203c4805SLuis R. Rodriguez /* 779203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 780203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 781203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 782203c4805SLuis R. Rodriguez * set or not. 783203c4805SLuis R. Rodriguez * 784203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 785203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 786203c4805SLuis R. Rodriguez * this descriptor and continue... 787203c4805SLuis R. Rodriguez */ 788203c4805SLuis R. Rodriguez 789203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 790b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0); 791b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 792b5c80475SFelix Fietkau return NULL; 793203c4805SLuis R. Rodriguez } 794203c4805SLuis R. Rodriguez 795b5c80475SFelix Fietkau if (!bf->bf_mpdu) 796b5c80475SFelix Fietkau return bf; 797203c4805SLuis R. Rodriguez 798203c4805SLuis R. Rodriguez /* 799203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 800203c4805SLuis R. Rodriguez * 1. accessing the frame 801203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 802203c4805SLuis R. Rodriguez */ 803ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 804cc861f74SLuis R. Rodriguez common->rx_bufsize, 805203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 806203c4805SLuis R. Rodriguez 807b5c80475SFelix Fietkau return bf; 808b5c80475SFelix Fietkau } 809b5c80475SFelix Fietkau 810d435700fSSujith /* Assumes you've already done the endian to CPU conversion */ 811d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common, 8129f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 813d435700fSSujith struct ieee80211_rx_status *rxs, 814d435700fSSujith struct ath_rx_status *rx_stats, 815d435700fSSujith bool *decrypt_error) 816d435700fSSujith { 81738852b20SSenthil Balasubramanian #define is_mc_or_valid_tkip_keyix ((is_mc || \ 81838852b20SSenthil Balasubramanian (rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID && \ 81938852b20SSenthil Balasubramanian test_bit(rx_stats->rs_keyix, common->tkip_keymap)))) 82038852b20SSenthil Balasubramanian 821d435700fSSujith struct ath_hw *ah = common->ah; 822d435700fSSujith __le16 fc; 823b7b1b512SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 824d435700fSSujith 825d435700fSSujith fc = hdr->frame_control; 826d435700fSSujith 827d435700fSSujith if (!rx_stats->rs_datalen) 828d435700fSSujith return false; 829d435700fSSujith /* 830d435700fSSujith * rs_status follows rs_datalen so if rs_datalen is too large 831d435700fSSujith * we can take a hint that hardware corrupted it, so ignore 832d435700fSSujith * those frames. 833d435700fSSujith */ 834b7b1b512SVasanthakumar Thiagarajan if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len)) 835d435700fSSujith return false; 836d435700fSSujith 8370d95521eSFelix Fietkau /* Only use error bits from the last fragment */ 838d435700fSSujith if (rx_stats->rs_more) 8390d95521eSFelix Fietkau return true; 840d435700fSSujith 841d435700fSSujith /* 842d435700fSSujith * The rx_stats->rs_status will not be set until the end of the 843d435700fSSujith * chained descriptors so it can be ignored if rs_more is set. The 844d435700fSSujith * rs_more will be false at the last element of the chained 845d435700fSSujith * descriptors. 846d435700fSSujith */ 847d435700fSSujith if (rx_stats->rs_status != 0) { 848d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_CRC) 849d435700fSSujith rxs->flag |= RX_FLAG_FAILED_FCS_CRC; 850d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_PHY) 851d435700fSSujith return false; 852d435700fSSujith 853d435700fSSujith if (rx_stats->rs_status & ATH9K_RXERR_DECRYPT) { 854d435700fSSujith *decrypt_error = true; 855d435700fSSujith } else if (rx_stats->rs_status & ATH9K_RXERR_MIC) { 85638852b20SSenthil Balasubramanian bool is_mc; 857d435700fSSujith /* 85856363ddeSFelix Fietkau * The MIC error bit is only valid if the frame 85956363ddeSFelix Fietkau * is not a control frame or fragment, and it was 86056363ddeSFelix Fietkau * decrypted using a valid TKIP key. 861d435700fSSujith */ 86238852b20SSenthil Balasubramanian is_mc = !!is_multicast_ether_addr(hdr->addr1); 86338852b20SSenthil Balasubramanian 86456363ddeSFelix Fietkau if (!ieee80211_is_ctl(fc) && 86556363ddeSFelix Fietkau !ieee80211_has_morefrags(fc) && 86656363ddeSFelix Fietkau !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) && 86738852b20SSenthil Balasubramanian is_mc_or_valid_tkip_keyix) 868d435700fSSujith rxs->flag |= RX_FLAG_MMIC_ERROR; 86956363ddeSFelix Fietkau else 87056363ddeSFelix Fietkau rx_stats->rs_status &= ~ATH9K_RXERR_MIC; 871d435700fSSujith } 872d435700fSSujith /* 873d435700fSSujith * Reject error frames with the exception of 874d435700fSSujith * decryption and MIC failures. For monitor mode, 875d435700fSSujith * we also ignore the CRC error. 876d435700fSSujith */ 8775f841b41SRajkumar Manoharan if (ah->is_monitoring) { 878d435700fSSujith if (rx_stats->rs_status & 879d435700fSSujith ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC | 880d435700fSSujith ATH9K_RXERR_CRC)) 881d435700fSSujith return false; 882d435700fSSujith } else { 883d435700fSSujith if (rx_stats->rs_status & 884d435700fSSujith ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) { 885d435700fSSujith return false; 886d435700fSSujith } 887d435700fSSujith } 888d435700fSSujith } 889d435700fSSujith return true; 890d435700fSSujith } 891d435700fSSujith 892d435700fSSujith static int ath9k_process_rate(struct ath_common *common, 893d435700fSSujith struct ieee80211_hw *hw, 894d435700fSSujith struct ath_rx_status *rx_stats, 8959f167f64SVasanthakumar Thiagarajan struct ieee80211_rx_status *rxs) 896d435700fSSujith { 897d435700fSSujith struct ieee80211_supported_band *sband; 898d435700fSSujith enum ieee80211_band band; 899d435700fSSujith unsigned int i = 0; 900d435700fSSujith 901d435700fSSujith band = hw->conf.channel->band; 902d435700fSSujith sband = hw->wiphy->bands[band]; 903d435700fSSujith 904d435700fSSujith if (rx_stats->rs_rate & 0x80) { 905d435700fSSujith /* HT rate */ 906d435700fSSujith rxs->flag |= RX_FLAG_HT; 907d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_2040) 908d435700fSSujith rxs->flag |= RX_FLAG_40MHZ; 909d435700fSSujith if (rx_stats->rs_flags & ATH9K_RX_GI) 910d435700fSSujith rxs->flag |= RX_FLAG_SHORT_GI; 911d435700fSSujith rxs->rate_idx = rx_stats->rs_rate & 0x7f; 912d435700fSSujith return 0; 913d435700fSSujith } 914d435700fSSujith 915d435700fSSujith for (i = 0; i < sband->n_bitrates; i++) { 916d435700fSSujith if (sband->bitrates[i].hw_value == rx_stats->rs_rate) { 917d435700fSSujith rxs->rate_idx = i; 918d435700fSSujith return 0; 919d435700fSSujith } 920d435700fSSujith if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) { 921d435700fSSujith rxs->flag |= RX_FLAG_SHORTPRE; 922d435700fSSujith rxs->rate_idx = i; 923d435700fSSujith return 0; 924d435700fSSujith } 925d435700fSSujith } 926d435700fSSujith 927d435700fSSujith /* 928d435700fSSujith * No valid hardware bitrate found -- we should not get here 929d435700fSSujith * because hardware has already validated this frame as OK. 930d435700fSSujith */ 931226afe68SJoe Perches ath_dbg(common, ATH_DBG_XMIT, 932226afe68SJoe Perches "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 933226afe68SJoe Perches rx_stats->rs_rate); 934d435700fSSujith 935d435700fSSujith return -EINVAL; 936d435700fSSujith } 937d435700fSSujith 938d435700fSSujith static void ath9k_process_rssi(struct ath_common *common, 939d435700fSSujith struct ieee80211_hw *hw, 9409f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 941d435700fSSujith struct ath_rx_status *rx_stats) 942d435700fSSujith { 9439ac58615SFelix Fietkau struct ath_softc *sc = hw->priv; 944d435700fSSujith struct ath_hw *ah = common->ah; 9459fa23e17SFelix Fietkau int last_rssi; 946d435700fSSujith __le16 fc; 947d435700fSSujith 9482b892a98SRajkumar Manoharan if ((ah->opmode != NL80211_IFTYPE_STATION) && 9492b892a98SRajkumar Manoharan (ah->opmode != NL80211_IFTYPE_ADHOC)) 9509fa23e17SFelix Fietkau return; 9519fa23e17SFelix Fietkau 952d435700fSSujith fc = hdr->frame_control; 9539fa23e17SFelix Fietkau if (!ieee80211_is_beacon(fc) || 9544801416cSBen Greear compare_ether_addr(hdr->addr3, common->curbssid)) { 9554801416cSBen Greear /* TODO: This doesn't work well if you have stations 9564801416cSBen Greear * associated to two different APs because curbssid 9574801416cSBen Greear * is just the last AP that any of the stations associated 9584801416cSBen Greear * with. 9594801416cSBen Greear */ 9609fa23e17SFelix Fietkau return; 9614801416cSBen Greear } 962d435700fSSujith 9639fa23e17SFelix Fietkau if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr) 9649ac58615SFelix Fietkau ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi); 965686b9cb9SBen Greear 9669ac58615SFelix Fietkau last_rssi = sc->last_rssi; 967d435700fSSujith if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER)) 968d435700fSSujith rx_stats->rs_rssi = ATH_EP_RND(last_rssi, 969d435700fSSujith ATH_RSSI_EP_MULTIPLIER); 970d435700fSSujith if (rx_stats->rs_rssi < 0) 971d435700fSSujith rx_stats->rs_rssi = 0; 972d435700fSSujith 973d435700fSSujith /* Update Beacon RSSI, this is used by ANI. */ 974d435700fSSujith ah->stats.avgbrssi = rx_stats->rs_rssi; 975d435700fSSujith } 976d435700fSSujith 977d435700fSSujith /* 978d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 979d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 980d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 981d435700fSSujith */ 982d435700fSSujith static int ath9k_rx_skb_preprocess(struct ath_common *common, 983d435700fSSujith struct ieee80211_hw *hw, 9849f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 985d435700fSSujith struct ath_rx_status *rx_stats, 986d435700fSSujith struct ieee80211_rx_status *rx_status, 987d435700fSSujith bool *decrypt_error) 988d435700fSSujith { 989d435700fSSujith memset(rx_status, 0, sizeof(struct ieee80211_rx_status)); 990d435700fSSujith 991d435700fSSujith /* 992d435700fSSujith * everything but the rate is checked here, the rate check is done 993d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 994d435700fSSujith */ 9959f167f64SVasanthakumar Thiagarajan if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error)) 996d435700fSSujith return -EINVAL; 997d435700fSSujith 9980d95521eSFelix Fietkau /* Only use status info from the last fragment */ 9990d95521eSFelix Fietkau if (rx_stats->rs_more) 10000d95521eSFelix Fietkau return 0; 10010d95521eSFelix Fietkau 10029f167f64SVasanthakumar Thiagarajan ath9k_process_rssi(common, hw, hdr, rx_stats); 1003d435700fSSujith 10049f167f64SVasanthakumar Thiagarajan if (ath9k_process_rate(common, hw, rx_stats, rx_status)) 1005d435700fSSujith return -EINVAL; 1006d435700fSSujith 1007d435700fSSujith rx_status->band = hw->conf.channel->band; 1008d435700fSSujith rx_status->freq = hw->conf.channel->center_freq; 1009d435700fSSujith rx_status->signal = ATH_DEFAULT_NOISE_FLOOR + rx_stats->rs_rssi; 1010d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 10116ebacbb7SJohannes Berg rx_status->flag |= RX_FLAG_MACTIME_MPDU; 1012d435700fSSujith 1013d435700fSSujith return 0; 1014d435700fSSujith } 1015d435700fSSujith 1016d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common, 1017d435700fSSujith struct sk_buff *skb, 1018d435700fSSujith struct ath_rx_status *rx_stats, 1019d435700fSSujith struct ieee80211_rx_status *rxs, 1020d435700fSSujith bool decrypt_error) 1021d435700fSSujith { 1022d435700fSSujith struct ath_hw *ah = common->ah; 1023d435700fSSujith struct ieee80211_hdr *hdr; 1024d435700fSSujith int hdrlen, padpos, padsize; 1025d435700fSSujith u8 keyix; 1026d435700fSSujith __le16 fc; 1027d435700fSSujith 1028d435700fSSujith /* see if any padding is done by the hw and remove it */ 1029d435700fSSujith hdr = (struct ieee80211_hdr *) skb->data; 1030d435700fSSujith hdrlen = ieee80211_get_hdrlen_from_skb(skb); 1031d435700fSSujith fc = hdr->frame_control; 1032d435700fSSujith padpos = ath9k_cmn_padpos(hdr->frame_control); 1033d435700fSSujith 1034d435700fSSujith /* The MAC header is padded to have 32-bit boundary if the 1035d435700fSSujith * packet payload is non-zero. The general calculation for 1036d435700fSSujith * padsize would take into account odd header lengths: 1037d435700fSSujith * padsize = (4 - padpos % 4) % 4; However, since only 1038d435700fSSujith * even-length headers are used, padding can only be 0 or 2 1039d435700fSSujith * bytes and we can optimize this a bit. In addition, we must 1040d435700fSSujith * not try to remove padding from short control frames that do 1041d435700fSSujith * not have payload. */ 1042d435700fSSujith padsize = padpos & 3; 1043d435700fSSujith if (padsize && skb->len>=padpos+padsize+FCS_LEN) { 1044d435700fSSujith memmove(skb->data + padsize, skb->data, padpos); 1045d435700fSSujith skb_pull(skb, padsize); 1046d435700fSSujith } 1047d435700fSSujith 1048d435700fSSujith keyix = rx_stats->rs_keyix; 1049d435700fSSujith 1050d435700fSSujith if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error && 1051d435700fSSujith ieee80211_has_protected(fc)) { 1052d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1053d435700fSSujith } else if (ieee80211_has_protected(fc) 1054d435700fSSujith && !decrypt_error && skb->len >= hdrlen + 4) { 1055d435700fSSujith keyix = skb->data[hdrlen + 3] >> 6; 1056d435700fSSujith 1057d435700fSSujith if (test_bit(keyix, common->keymap)) 1058d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1059d435700fSSujith } 1060d435700fSSujith if (ah->sw_mgmt_crypto && 1061d435700fSSujith (rxs->flag & RX_FLAG_DECRYPTED) && 1062d435700fSSujith ieee80211_is_mgmt(fc)) 1063d435700fSSujith /* Use software decrypt for management frames. */ 1064d435700fSSujith rxs->flag &= ~RX_FLAG_DECRYPTED; 1065d435700fSSujith } 1066b5c80475SFelix Fietkau 1067102885a5SVasanthakumar Thiagarajan static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb, 1068102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf ant_conf, 1069102885a5SVasanthakumar Thiagarajan int main_rssi_avg) 1070102885a5SVasanthakumar Thiagarajan { 1071102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt = 0; 1072102885a5SVasanthakumar Thiagarajan 1073102885a5SVasanthakumar Thiagarajan if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2) 1074102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1075102885a5SVasanthakumar Thiagarajan else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1) 1076102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1077102885a5SVasanthakumar Thiagarajan 1078102885a5SVasanthakumar Thiagarajan switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) { 1079*223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1080102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1081102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1082102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1083102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1084102885a5SVasanthakumar Thiagarajan break; 1085*223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1086102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1087102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1088102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1089102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1090102885a5SVasanthakumar Thiagarajan break; 1091*223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1092102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2; 1093102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1094102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1095102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1096102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1097102885a5SVasanthakumar Thiagarajan break; 1098*223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1099102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1; 1100102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1101102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1102102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = 1103102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1104102885a5SVasanthakumar Thiagarajan break; 1105*223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1106102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1107102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1108102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1109102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1; 1110102885a5SVasanthakumar Thiagarajan break; 1111*223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1112102885a5SVasanthakumar Thiagarajan antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1113102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf = 1114102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1115102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2; 1116102885a5SVasanthakumar Thiagarajan break; 1117102885a5SVasanthakumar Thiagarajan default: 1118102885a5SVasanthakumar Thiagarajan break; 1119102885a5SVasanthakumar Thiagarajan } 1120102885a5SVasanthakumar Thiagarajan } 1121102885a5SVasanthakumar Thiagarajan 1122102885a5SVasanthakumar Thiagarajan static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb, 1123102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf *div_ant_conf, 1124102885a5SVasanthakumar Thiagarajan int main_rssi_avg, int alt_rssi_avg, 1125102885a5SVasanthakumar Thiagarajan int alt_ratio) 1126102885a5SVasanthakumar Thiagarajan { 1127102885a5SVasanthakumar Thiagarajan /* alt_good */ 1128102885a5SVasanthakumar Thiagarajan switch (antcomb->quick_scan_cnt) { 1129102885a5SVasanthakumar Thiagarajan case 0: 1130102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1131102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1132102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf; 1133102885a5SVasanthakumar Thiagarajan break; 1134102885a5SVasanthakumar Thiagarajan case 1: 1135102885a5SVasanthakumar Thiagarajan /* set alt to main, and alt to first conf */ 1136102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = antcomb->main_conf; 1137102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf; 1138102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1139102885a5SVasanthakumar Thiagarajan antcomb->rssi_second = alt_rssi_avg; 1140102885a5SVasanthakumar Thiagarajan 1141102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1142102885a5SVasanthakumar Thiagarajan /* main is LNA1 */ 1143102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1144102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1145102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1146102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1147102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1148102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1149102885a5SVasanthakumar Thiagarajan else 1150102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1151102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1152102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1153102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1154102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1155102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1156102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1157102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1158102885a5SVasanthakumar Thiagarajan else 1159102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1160102885a5SVasanthakumar Thiagarajan } else { 1161102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1162102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1163102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1164102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1165102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1166102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = true; 1167102885a5SVasanthakumar Thiagarajan else 1168102885a5SVasanthakumar Thiagarajan antcomb->first_ratio = false; 1169102885a5SVasanthakumar Thiagarajan } 1170102885a5SVasanthakumar Thiagarajan break; 1171102885a5SVasanthakumar Thiagarajan case 2: 1172102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1173102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1174102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1175102885a5SVasanthakumar Thiagarajan antcomb->rssi_first = main_rssi_avg; 1176102885a5SVasanthakumar Thiagarajan antcomb->rssi_third = alt_rssi_avg; 1177102885a5SVasanthakumar Thiagarajan 1178102885a5SVasanthakumar Thiagarajan if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1) 1179102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1180102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1181102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1182102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1183102885a5SVasanthakumar Thiagarajan else if (antcomb->second_quick_scan_conf == 1184102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) { 1185102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) 1186102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1187102885a5SVasanthakumar Thiagarajan else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) 1188102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1189102885a5SVasanthakumar Thiagarajan } 1190102885a5SVasanthakumar Thiagarajan 1191102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > antcomb->rssi_lna1 + 1192102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA) 1193102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1194102885a5SVasanthakumar Thiagarajan else 1195102885a5SVasanthakumar Thiagarajan div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1; 1196102885a5SVasanthakumar Thiagarajan 1197102885a5SVasanthakumar Thiagarajan if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) { 1198102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1199102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI, 1200102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1201102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1202102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1203102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1204102885a5SVasanthakumar Thiagarajan else 1205102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1206102885a5SVasanthakumar Thiagarajan } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) { 1207102885a5SVasanthakumar Thiagarajan if (ath_is_alt_ant_ratio_better(alt_ratio, 1208102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_MID, 1209102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_LOW, 1210102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1211102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count)) 1212102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1213102885a5SVasanthakumar Thiagarajan else 1214102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1215102885a5SVasanthakumar Thiagarajan } else { 1216102885a5SVasanthakumar Thiagarajan if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) && 1217102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg + 1218102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) || 1219102885a5SVasanthakumar Thiagarajan (alt_rssi_avg > main_rssi_avg)) && 1220102885a5SVasanthakumar Thiagarajan (antcomb->total_pkt_count > 50)) 1221102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = true; 1222102885a5SVasanthakumar Thiagarajan else 1223102885a5SVasanthakumar Thiagarajan antcomb->second_ratio = false; 1224102885a5SVasanthakumar Thiagarajan } 1225102885a5SVasanthakumar Thiagarajan 1226102885a5SVasanthakumar Thiagarajan /* set alt to the conf with maximun ratio */ 1227102885a5SVasanthakumar Thiagarajan if (antcomb->first_ratio && antcomb->second_ratio) { 1228102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_second > antcomb->rssi_third) { 1229102885a5SVasanthakumar Thiagarajan /* first alt*/ 1230102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1231102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1232102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1233102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1234102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2*/ 1235102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1236102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1237102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1238102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1239102885a5SVasanthakumar Thiagarajan else 1240102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1241102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1242102885a5SVasanthakumar Thiagarajan else 1243102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1244102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1245102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1246102885a5SVasanthakumar Thiagarajan } else if ((antcomb->second_quick_scan_conf == 1247102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1248102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1249102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) { 1250102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1251102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1252102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1253102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1254102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1255102885a5SVasanthakumar Thiagarajan else 1256102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1257102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1258102885a5SVasanthakumar Thiagarajan } else { 1259102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1260102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1261102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1262102885a5SVasanthakumar Thiagarajan } 1263102885a5SVasanthakumar Thiagarajan } else if (antcomb->first_ratio) { 1264102885a5SVasanthakumar Thiagarajan /* first alt */ 1265102885a5SVasanthakumar Thiagarajan if ((antcomb->first_quick_scan_conf == 1266102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1267102885a5SVasanthakumar Thiagarajan (antcomb->first_quick_scan_conf == 1268102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1269102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1270102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1271102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1272102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1273102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1274102885a5SVasanthakumar Thiagarajan else 1275102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1276102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1277102885a5SVasanthakumar Thiagarajan else 1278102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1279102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1280102885a5SVasanthakumar Thiagarajan antcomb->first_quick_scan_conf; 1281102885a5SVasanthakumar Thiagarajan } else if (antcomb->second_ratio) { 1282102885a5SVasanthakumar Thiagarajan /* second alt */ 1283102885a5SVasanthakumar Thiagarajan if ((antcomb->second_quick_scan_conf == 1284102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1) || 1285102885a5SVasanthakumar Thiagarajan (antcomb->second_quick_scan_conf == 1286102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2)) 1287102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1288102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1289102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1290102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1291102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1292102885a5SVasanthakumar Thiagarajan else 1293102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1294102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1295102885a5SVasanthakumar Thiagarajan else 1296102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1297102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1298102885a5SVasanthakumar Thiagarajan antcomb->second_quick_scan_conf; 1299102885a5SVasanthakumar Thiagarajan } else { 1300102885a5SVasanthakumar Thiagarajan /* main is largest */ 1301102885a5SVasanthakumar Thiagarajan if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) || 1302102885a5SVasanthakumar Thiagarajan (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)) 1303102885a5SVasanthakumar Thiagarajan /* Set alt LNA1 or LNA2 */ 1304102885a5SVasanthakumar Thiagarajan if (div_ant_conf->main_lna_conf == 1305102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2) 1306102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1307102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1308102885a5SVasanthakumar Thiagarajan else 1309102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = 1310102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1311102885a5SVasanthakumar Thiagarajan else 1312102885a5SVasanthakumar Thiagarajan /* Set alt to A+B or A-B */ 1313102885a5SVasanthakumar Thiagarajan div_ant_conf->alt_lna_conf = antcomb->main_conf; 1314102885a5SVasanthakumar Thiagarajan } 1315102885a5SVasanthakumar Thiagarajan break; 1316102885a5SVasanthakumar Thiagarajan default: 1317102885a5SVasanthakumar Thiagarajan break; 1318102885a5SVasanthakumar Thiagarajan } 1319102885a5SVasanthakumar Thiagarajan } 1320102885a5SVasanthakumar Thiagarajan 13213e9a212aSMohammed Shafi Shajakhan static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf, 13223e9a212aSMohammed Shafi Shajakhan struct ath_ant_comb *antcomb, int alt_ratio) 1323102885a5SVasanthakumar Thiagarajan { 13243e9a212aSMohammed Shafi Shajakhan if (ant_conf->div_group == 0) { 1325102885a5SVasanthakumar Thiagarajan /* Adjust the fast_div_bias based on main and alt lna conf */ 13263e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 13273e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1328*223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 1329102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1330102885a5SVasanthakumar Thiagarajan break; 1331*223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 1332102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1333102885a5SVasanthakumar Thiagarajan break; 1334*223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 1335102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1336102885a5SVasanthakumar Thiagarajan break; 1337*223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 1338102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1339102885a5SVasanthakumar Thiagarajan break; 1340*223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 1341102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x2; 1342102885a5SVasanthakumar Thiagarajan break; 1343*223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 1344102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x7; 1345102885a5SVasanthakumar Thiagarajan break; 1346*223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 1347102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1348102885a5SVasanthakumar Thiagarajan break; 1349*223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 1350102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x0; 1351102885a5SVasanthakumar Thiagarajan break; 1352*223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 1353102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x6; 1354102885a5SVasanthakumar Thiagarajan break; 1355*223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 1356102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x1; 1357102885a5SVasanthakumar Thiagarajan break; 1358*223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 1359102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3b; 1360102885a5SVasanthakumar Thiagarajan break; 1361*223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 1362102885a5SVasanthakumar Thiagarajan ant_conf->fast_div_bias = 0x3d; 1363102885a5SVasanthakumar Thiagarajan break; 1364102885a5SVasanthakumar Thiagarajan default: 1365102885a5SVasanthakumar Thiagarajan break; 1366102885a5SVasanthakumar Thiagarajan } 13673e9a212aSMohammed Shafi Shajakhan } else if (ant_conf->div_group == 2) { 13683e9a212aSMohammed Shafi Shajakhan /* Adjust the fast_div_bias based on main and alt_lna_conf */ 13693e9a212aSMohammed Shafi Shajakhan switch ((ant_conf->main_lna_conf << 4) | 13703e9a212aSMohammed Shafi Shajakhan ant_conf->alt_lna_conf) { 1371*223c5a87SGabor Juhos case 0x01: /* A-B LNA2 */ 13723e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 13733e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 13743e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 13753e9a212aSMohammed Shafi Shajakhan break; 1376*223c5a87SGabor Juhos case 0x02: /* A-B LNA1 */ 13773e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 13783e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 13793e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 13803e9a212aSMohammed Shafi Shajakhan break; 1381*223c5a87SGabor Juhos case 0x03: /* A-B A+B */ 13823e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 13833e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 13843e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 13853e9a212aSMohammed Shafi Shajakhan break; 1386*223c5a87SGabor Juhos case 0x10: /* LNA2 A-B */ 13873e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 13883e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 13893e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 13903e9a212aSMohammed Shafi Shajakhan else 13913e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 13923e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 13933e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 13943e9a212aSMohammed Shafi Shajakhan break; 1395*223c5a87SGabor Juhos case 0x12: /* LNA2 LNA1 */ 13963e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 13973e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 13983e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 13993e9a212aSMohammed Shafi Shajakhan break; 1400*223c5a87SGabor Juhos case 0x13: /* LNA2 A+B */ 14013e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14023e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14033e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14043e9a212aSMohammed Shafi Shajakhan else 14053e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14063e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14073e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14083e9a212aSMohammed Shafi Shajakhan break; 1409*223c5a87SGabor Juhos case 0x20: /* LNA1 A-B */ 14103e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14113e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14123e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14133e9a212aSMohammed Shafi Shajakhan else 14143e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14153e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14163e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14173e9a212aSMohammed Shafi Shajakhan break; 1418*223c5a87SGabor Juhos case 0x21: /* LNA1 LNA2 */ 14193e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14203e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14213e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14223e9a212aSMohammed Shafi Shajakhan break; 1423*223c5a87SGabor Juhos case 0x23: /* LNA1 A+B */ 14243e9a212aSMohammed Shafi Shajakhan if (!(antcomb->scan) && 14253e9a212aSMohammed Shafi Shajakhan (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)) 14263e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14273e9a212aSMohammed Shafi Shajakhan else 14283e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x2; 14293e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14303e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14313e9a212aSMohammed Shafi Shajakhan break; 1432*223c5a87SGabor Juhos case 0x30: /* A+B A-B */ 14333e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14343e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14353e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14363e9a212aSMohammed Shafi Shajakhan break; 1437*223c5a87SGabor Juhos case 0x31: /* A+B LNA2 */ 14383e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14393e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14403e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14413e9a212aSMohammed Shafi Shajakhan break; 1442*223c5a87SGabor Juhos case 0x32: /* A+B LNA1 */ 14433e9a212aSMohammed Shafi Shajakhan ant_conf->fast_div_bias = 0x1; 14443e9a212aSMohammed Shafi Shajakhan ant_conf->main_gaintb = 0; 14453e9a212aSMohammed Shafi Shajakhan ant_conf->alt_gaintb = 0; 14463e9a212aSMohammed Shafi Shajakhan break; 14473e9a212aSMohammed Shafi Shajakhan default: 14483e9a212aSMohammed Shafi Shajakhan break; 14493e9a212aSMohammed Shafi Shajakhan } 14503e9a212aSMohammed Shafi Shajakhan } 1451102885a5SVasanthakumar Thiagarajan } 1452102885a5SVasanthakumar Thiagarajan 1453102885a5SVasanthakumar Thiagarajan /* Antenna diversity and combining */ 1454102885a5SVasanthakumar Thiagarajan static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs) 1455102885a5SVasanthakumar Thiagarajan { 1456102885a5SVasanthakumar Thiagarajan struct ath_hw_antcomb_conf div_ant_conf; 1457102885a5SVasanthakumar Thiagarajan struct ath_ant_comb *antcomb = &sc->ant_comb; 1458102885a5SVasanthakumar Thiagarajan int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set; 14590ff2b5c0SSujith Manoharan int curr_main_set; 1460102885a5SVasanthakumar Thiagarajan int main_rssi = rs->rs_rssi_ctl0; 1461102885a5SVasanthakumar Thiagarajan int alt_rssi = rs->rs_rssi_ctl1; 1462102885a5SVasanthakumar Thiagarajan int rx_ant_conf, main_ant_conf; 1463102885a5SVasanthakumar Thiagarajan bool short_scan = false; 1464102885a5SVasanthakumar Thiagarajan 1465102885a5SVasanthakumar Thiagarajan rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) & 1466102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1467102885a5SVasanthakumar Thiagarajan main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) & 1468102885a5SVasanthakumar Thiagarajan ATH_ANT_RX_MASK; 1469102885a5SVasanthakumar Thiagarajan 147021e8ee6dSMohammed Shafi Shajakhan /* Record packet only when both main_rssi and alt_rssi is positive */ 147121e8ee6dSMohammed Shafi Shajakhan if (main_rssi > 0 && alt_rssi > 0) { 1472102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count++; 1473102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi += main_rssi; 1474102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi += alt_rssi; 1475102885a5SVasanthakumar Thiagarajan if (main_ant_conf == rx_ant_conf) 1476102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt++; 1477102885a5SVasanthakumar Thiagarajan else 1478102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt++; 1479102885a5SVasanthakumar Thiagarajan } 1480102885a5SVasanthakumar Thiagarajan 1481102885a5SVasanthakumar Thiagarajan /* Short scan check */ 1482102885a5SVasanthakumar Thiagarajan if (antcomb->scan && antcomb->alt_good) { 1483102885a5SVasanthakumar Thiagarajan if (time_after(jiffies, antcomb->scan_start_time + 1484102885a5SVasanthakumar Thiagarajan msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR))) 1485102885a5SVasanthakumar Thiagarajan short_scan = true; 1486102885a5SVasanthakumar Thiagarajan else 1487102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count == 1488102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) { 1489102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1490102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1491102885a5SVasanthakumar Thiagarajan if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO) 1492102885a5SVasanthakumar Thiagarajan short_scan = true; 1493102885a5SVasanthakumar Thiagarajan } 1494102885a5SVasanthakumar Thiagarajan } 1495102885a5SVasanthakumar Thiagarajan 1496102885a5SVasanthakumar Thiagarajan if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) || 1497102885a5SVasanthakumar Thiagarajan rs->rs_moreaggr) && !short_scan) 1498102885a5SVasanthakumar Thiagarajan return; 1499102885a5SVasanthakumar Thiagarajan 1500102885a5SVasanthakumar Thiagarajan if (antcomb->total_pkt_count) { 1501102885a5SVasanthakumar Thiagarajan alt_ratio = ((antcomb->alt_recv_cnt * 100) / 1502102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1503102885a5SVasanthakumar Thiagarajan main_rssi_avg = (antcomb->main_total_rssi / 1504102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1505102885a5SVasanthakumar Thiagarajan alt_rssi_avg = (antcomb->alt_total_rssi / 1506102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count); 1507102885a5SVasanthakumar Thiagarajan } 1508102885a5SVasanthakumar Thiagarajan 1509102885a5SVasanthakumar Thiagarajan 1510102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf); 1511102885a5SVasanthakumar Thiagarajan curr_alt_set = div_ant_conf.alt_lna_conf; 1512102885a5SVasanthakumar Thiagarajan curr_main_set = div_ant_conf.main_lna_conf; 1513102885a5SVasanthakumar Thiagarajan 1514102885a5SVasanthakumar Thiagarajan antcomb->count++; 1515102885a5SVasanthakumar Thiagarajan 1516102885a5SVasanthakumar Thiagarajan if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) { 1517102885a5SVasanthakumar Thiagarajan if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) { 1518102885a5SVasanthakumar Thiagarajan ath_lnaconf_alt_good_scan(antcomb, div_ant_conf, 1519102885a5SVasanthakumar Thiagarajan main_rssi_avg); 1520102885a5SVasanthakumar Thiagarajan antcomb->alt_good = true; 1521102885a5SVasanthakumar Thiagarajan } else { 1522102885a5SVasanthakumar Thiagarajan antcomb->alt_good = false; 1523102885a5SVasanthakumar Thiagarajan } 1524102885a5SVasanthakumar Thiagarajan 1525102885a5SVasanthakumar Thiagarajan antcomb->count = 0; 1526102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1527102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = true; 1528102885a5SVasanthakumar Thiagarajan } 1529102885a5SVasanthakumar Thiagarajan 1530102885a5SVasanthakumar Thiagarajan if (!antcomb->scan) { 1531b85c5734SMohammed Shafi Shajakhan if (ath_ant_div_comb_alt_check(div_ant_conf.div_group, 1532b85c5734SMohammed Shafi Shajakhan alt_ratio, curr_main_set, curr_alt_set, 1533b85c5734SMohammed Shafi Shajakhan alt_rssi_avg, main_rssi_avg)) { 1534102885a5SVasanthakumar Thiagarajan if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) { 1535102885a5SVasanthakumar Thiagarajan /* Switch main and alt LNA */ 1536102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1537102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1538102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1539102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1540102885a5SVasanthakumar Thiagarajan } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) { 1541102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1542102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1543102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1544102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1545102885a5SVasanthakumar Thiagarajan } 1546102885a5SVasanthakumar Thiagarajan 1547102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1548102885a5SVasanthakumar Thiagarajan } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) && 1549102885a5SVasanthakumar Thiagarajan (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) { 1550102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1551102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) 1552102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1553102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1554102885a5SVasanthakumar Thiagarajan else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) 1555102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1556102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1557102885a5SVasanthakumar Thiagarajan 1558102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1559102885a5SVasanthakumar Thiagarajan } 1560102885a5SVasanthakumar Thiagarajan 1561102885a5SVasanthakumar Thiagarajan if ((alt_rssi_avg < (main_rssi_avg + 15628afbcc8bSMohammed Shafi Shajakhan div_ant_conf.lna1_lna2_delta))) 1563102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1564102885a5SVasanthakumar Thiagarajan } 1565102885a5SVasanthakumar Thiagarajan 1566102885a5SVasanthakumar Thiagarajan if (!antcomb->scan_not_start) { 1567102885a5SVasanthakumar Thiagarajan switch (curr_alt_set) { 1568102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA2: 1569102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = alt_rssi_avg; 1570102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = main_rssi_avg; 1571102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1572102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1573102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1574102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1575102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1576102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1577102885a5SVasanthakumar Thiagarajan break; 1578102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1: 1579102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1 = alt_rssi_avg; 1580102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna2 = main_rssi_avg; 1581102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1582102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1583102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2; 1584102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1585102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1586102885a5SVasanthakumar Thiagarajan break; 1587102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2: 1588102885a5SVasanthakumar Thiagarajan antcomb->rssi_add = alt_rssi_avg; 1589102885a5SVasanthakumar Thiagarajan antcomb->scan = true; 1590102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1591102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1592102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1593102885a5SVasanthakumar Thiagarajan break; 1594102885a5SVasanthakumar Thiagarajan case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2: 1595102885a5SVasanthakumar Thiagarajan antcomb->rssi_sub = alt_rssi_avg; 1596102885a5SVasanthakumar Thiagarajan antcomb->scan = false; 1597102885a5SVasanthakumar Thiagarajan if (antcomb->rssi_lna2 > 1598102885a5SVasanthakumar Thiagarajan (antcomb->rssi_lna1 + 1599102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) { 1600102885a5SVasanthakumar Thiagarajan /* use LNA2 as main LNA */ 1601102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna1) && 1602102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1603102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1604102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1605102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1606102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1607102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1608102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1609102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1610102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1611102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1612102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1613102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1614102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1615102885a5SVasanthakumar Thiagarajan } else { 1616102885a5SVasanthakumar Thiagarajan /* set to LNA1 */ 1617102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1618102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1619102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1620102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1621102885a5SVasanthakumar Thiagarajan } 1622102885a5SVasanthakumar Thiagarajan } else { 1623102885a5SVasanthakumar Thiagarajan /* use LNA1 as main LNA */ 1624102885a5SVasanthakumar Thiagarajan if ((antcomb->rssi_add > antcomb->rssi_lna2) && 1625102885a5SVasanthakumar Thiagarajan (antcomb->rssi_add > antcomb->rssi_sub)) { 1626102885a5SVasanthakumar Thiagarajan /* set to A+B */ 1627102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1628102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1629102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1630102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2; 1631102885a5SVasanthakumar Thiagarajan } else if (antcomb->rssi_sub > 1632102885a5SVasanthakumar Thiagarajan antcomb->rssi_lna1) { 1633102885a5SVasanthakumar Thiagarajan /* set to A-B */ 1634102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1635102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1636102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1637102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2; 1638102885a5SVasanthakumar Thiagarajan } else { 1639102885a5SVasanthakumar Thiagarajan /* set to LNA2 */ 1640102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1641102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1642102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1643102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1644102885a5SVasanthakumar Thiagarajan } 1645102885a5SVasanthakumar Thiagarajan } 1646102885a5SVasanthakumar Thiagarajan break; 1647102885a5SVasanthakumar Thiagarajan default: 1648102885a5SVasanthakumar Thiagarajan break; 1649102885a5SVasanthakumar Thiagarajan } 1650102885a5SVasanthakumar Thiagarajan } else { 1651102885a5SVasanthakumar Thiagarajan if (!antcomb->alt_good) { 1652102885a5SVasanthakumar Thiagarajan antcomb->scan_not_start = false; 1653102885a5SVasanthakumar Thiagarajan /* Set alt to another LNA */ 1654102885a5SVasanthakumar Thiagarajan if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) { 1655102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1656102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1657102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1658102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1659102885a5SVasanthakumar Thiagarajan } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) { 1660102885a5SVasanthakumar Thiagarajan div_ant_conf.main_lna_conf = 1661102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA1; 1662102885a5SVasanthakumar Thiagarajan div_ant_conf.alt_lna_conf = 1663102885a5SVasanthakumar Thiagarajan ATH_ANT_DIV_COMB_LNA2; 1664102885a5SVasanthakumar Thiagarajan } 1665102885a5SVasanthakumar Thiagarajan goto div_comb_done; 1666102885a5SVasanthakumar Thiagarajan } 1667102885a5SVasanthakumar Thiagarajan } 1668102885a5SVasanthakumar Thiagarajan 1669102885a5SVasanthakumar Thiagarajan ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf, 1670102885a5SVasanthakumar Thiagarajan main_rssi_avg, alt_rssi_avg, 1671102885a5SVasanthakumar Thiagarajan alt_ratio); 1672102885a5SVasanthakumar Thiagarajan 1673102885a5SVasanthakumar Thiagarajan antcomb->quick_scan_cnt++; 1674102885a5SVasanthakumar Thiagarajan 1675102885a5SVasanthakumar Thiagarajan div_comb_done: 16763e9a212aSMohammed Shafi Shajakhan ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio); 1677102885a5SVasanthakumar Thiagarajan ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf); 1678102885a5SVasanthakumar Thiagarajan 1679102885a5SVasanthakumar Thiagarajan antcomb->scan_start_time = jiffies; 1680102885a5SVasanthakumar Thiagarajan antcomb->total_pkt_count = 0; 1681102885a5SVasanthakumar Thiagarajan antcomb->main_total_rssi = 0; 1682102885a5SVasanthakumar Thiagarajan antcomb->alt_total_rssi = 0; 1683102885a5SVasanthakumar Thiagarajan antcomb->main_recv_cnt = 0; 1684102885a5SVasanthakumar Thiagarajan antcomb->alt_recv_cnt = 0; 1685102885a5SVasanthakumar Thiagarajan } 1686102885a5SVasanthakumar Thiagarajan 1687b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 1688b5c80475SFelix Fietkau { 1689b5c80475SFelix Fietkau struct ath_buf *bf; 16900d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 1691b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 1692b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 1693b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 1694b5c80475SFelix Fietkau /* 1695cae6b74dSMohammed Shafi Shajakhan * The hw can technically differ from common->hw when using ath9k 1696b5c80475SFelix Fietkau * virtual wiphy so to account for that we iterate over the active 1697b5c80475SFelix Fietkau * wiphys and find the appropriate wiphy and therefore hw. 1698b5c80475SFelix Fietkau */ 16997545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 1700b5c80475SFelix Fietkau struct ieee80211_hdr *hdr; 1701b5c80475SFelix Fietkau int retval; 1702b5c80475SFelix Fietkau bool decrypt_error = false; 1703b5c80475SFelix Fietkau struct ath_rx_status rs; 1704b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 1705b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 1706b5c80475SFelix Fietkau int dma_type; 17075c6dd921SVasanthakumar Thiagarajan u8 rx_status_len = ah->caps.rx_status_len; 1708a6d2055bSFelix Fietkau u64 tsf = 0; 1709a6d2055bSFelix Fietkau u32 tsf_lower = 0; 17108ab2cd09SLuis R. Rodriguez unsigned long flags; 1711b5c80475SFelix Fietkau 1712b5c80475SFelix Fietkau if (edma) 1713b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 171456824223SMing Lei else 171556824223SMing Lei dma_type = DMA_FROM_DEVICE; 1716b5c80475SFelix Fietkau 1717b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1718b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 1719b5c80475SFelix Fietkau 1720a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1721a6d2055bSFelix Fietkau tsf_lower = tsf & 0xffffffff; 1722a6d2055bSFelix Fietkau 1723b5c80475SFelix Fietkau do { 1724b5c80475SFelix Fietkau /* If handling rx interrupt and flush is in progress => exit */ 1725b5c80475SFelix Fietkau if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0)) 1726b5c80475SFelix Fietkau break; 1727b5c80475SFelix Fietkau 1728b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1729b5c80475SFelix Fietkau if (edma) 1730b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1731b5c80475SFelix Fietkau else 1732b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1733b5c80475SFelix Fietkau 1734b5c80475SFelix Fietkau if (!bf) 1735b5c80475SFelix Fietkau break; 1736b5c80475SFelix Fietkau 1737b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1738b5c80475SFelix Fietkau if (!skb) 1739b5c80475SFelix Fietkau continue; 1740b5c80475SFelix Fietkau 17410d95521eSFelix Fietkau /* 17420d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 17430d95521eSFelix Fietkau * the last one. 17440d95521eSFelix Fietkau */ 17450d95521eSFelix Fietkau if (sc->rx.frag) 17460d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 17470d95521eSFelix Fietkau else 17480d95521eSFelix Fietkau hdr_skb = skb; 17490d95521eSFelix Fietkau 17500d95521eSFelix Fietkau hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len); 17510d95521eSFelix Fietkau rxs = IEEE80211_SKB_RXCB(hdr_skb); 17525ca42627SLuis R. Rodriguez 175329bffa96SFelix Fietkau ath_debug_stat_rx(sc, &rs); 17541395d3f0SSujith 1755203c4805SLuis R. Rodriguez /* 1756203c4805SLuis R. Rodriguez * If we're asked to flush receive queue, directly 1757203c4805SLuis R. Rodriguez * chain it back at the queue without processing it. 1758203c4805SLuis R. Rodriguez */ 1759203c4805SLuis R. Rodriguez if (flush) 17600d95521eSFelix Fietkau goto requeue_drop_frag; 1761203c4805SLuis R. Rodriguez 1762c8f3b721SJan Friedrich retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs, 1763c8f3b721SJan Friedrich rxs, &decrypt_error); 1764c8f3b721SJan Friedrich if (retval) 17650d95521eSFelix Fietkau goto requeue_drop_frag; 1766c8f3b721SJan Friedrich 1767a6d2055bSFelix Fietkau rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp; 1768a6d2055bSFelix Fietkau if (rs.rs_tstamp > tsf_lower && 1769a6d2055bSFelix Fietkau unlikely(rs.rs_tstamp - tsf_lower > 0x10000000)) 1770a6d2055bSFelix Fietkau rxs->mactime -= 0x100000000ULL; 1771a6d2055bSFelix Fietkau 1772a6d2055bSFelix Fietkau if (rs.rs_tstamp < tsf_lower && 1773a6d2055bSFelix Fietkau unlikely(tsf_lower - rs.rs_tstamp > 0x10000000)) 1774a6d2055bSFelix Fietkau rxs->mactime += 0x100000000ULL; 1775a6d2055bSFelix Fietkau 1776203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1777203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1778cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1779203c4805SLuis R. Rodriguez 1780203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1781203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1782203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1783203c4805SLuis R. Rodriguez * processing. */ 1784203c4805SLuis R. Rodriguez if (!requeue_skb) 17850d95521eSFelix Fietkau goto requeue_drop_frag; 1786203c4805SLuis R. Rodriguez 1787203c4805SLuis R. Rodriguez /* Unmap the frame */ 1788203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 1789cc861f74SLuis R. Rodriguez common->rx_bufsize, 1790b5c80475SFelix Fietkau dma_type); 1791203c4805SLuis R. Rodriguez 1792b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1793b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1794b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1795203c4805SLuis R. Rodriguez 17960d95521eSFelix Fietkau if (!rs.rs_more) 17970d95521eSFelix Fietkau ath9k_rx_skb_postprocess(common, hdr_skb, &rs, 1798c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1799203c4805SLuis R. Rodriguez 1800203c4805SLuis R. Rodriguez /* We will now give hardware our shiny new allocated skb */ 1801203c4805SLuis R. Rodriguez bf->bf_mpdu = requeue_skb; 1802203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 1803cc861f74SLuis R. Rodriguez common->rx_bufsize, 1804b5c80475SFelix Fietkau dma_type); 1805203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 1806203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 1807203c4805SLuis R. Rodriguez dev_kfree_skb_any(requeue_skb); 1808203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 18096cf9e995SBen Greear bf->bf_buf_addr = 0; 18103800276aSJoe Perches ath_err(common, "dma_mapping_error() on RX\n"); 18117545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1812203c4805SLuis R. Rodriguez break; 1813203c4805SLuis R. Rodriguez } 1814203c4805SLuis R. Rodriguez 18150d95521eSFelix Fietkau if (rs.rs_more) { 18160d95521eSFelix Fietkau /* 18170d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 18180d95521eSFelix Fietkau * used to link buffers together for a sort of 18190d95521eSFelix Fietkau * scatter-gather operation. 18200d95521eSFelix Fietkau */ 18210d95521eSFelix Fietkau if (sc->rx.frag) { 18220d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 18230d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 18240d95521eSFelix Fietkau dev_kfree_skb_any(skb); 18250d95521eSFelix Fietkau skb = NULL; 18260d95521eSFelix Fietkau } 18270d95521eSFelix Fietkau sc->rx.frag = skb; 18280d95521eSFelix Fietkau goto requeue; 18290d95521eSFelix Fietkau } 18300d95521eSFelix Fietkau 18310d95521eSFelix Fietkau if (sc->rx.frag) { 18320d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 18330d95521eSFelix Fietkau 18340d95521eSFelix Fietkau sc->rx.frag = NULL; 18350d95521eSFelix Fietkau 18360d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 18370d95521eSFelix Fietkau dev_kfree_skb(skb); 18380d95521eSFelix Fietkau goto requeue_drop_frag; 18390d95521eSFelix Fietkau } 18400d95521eSFelix Fietkau 18410d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 18420d95521eSFelix Fietkau skb->len); 18430d95521eSFelix Fietkau dev_kfree_skb_any(skb); 18440d95521eSFelix Fietkau skb = hdr_skb; 18450d95521eSFelix Fietkau } 18460d95521eSFelix Fietkau 1847203c4805SLuis R. Rodriguez /* 1848203c4805SLuis R. Rodriguez * change the default rx antenna if rx diversity chooses the 1849203c4805SLuis R. Rodriguez * other antenna 3 times in a row. 1850203c4805SLuis R. Rodriguez */ 185129bffa96SFelix Fietkau if (sc->rx.defant != rs.rs_antenna) { 1852203c4805SLuis R. Rodriguez if (++sc->rx.rxotherant >= 3) 185329bffa96SFelix Fietkau ath_setdefantenna(sc, rs.rs_antenna); 1854203c4805SLuis R. Rodriguez } else { 1855203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 1856203c4805SLuis R. Rodriguez } 1857203c4805SLuis R. Rodriguez 18588ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1859aaef24b4SMohammed Shafi Shajakhan 1860aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 18611b04b930SSujith PS_WAIT_FOR_CAB | 1862aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1863cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1864cc65965cSJouni Malinen ath_rx_ps(sc, skb); 18658ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1866cc65965cSJouni Malinen 1867102885a5SVasanthakumar Thiagarajan if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) 1868102885a5SVasanthakumar Thiagarajan ath_ant_comb_scan(sc, &rs); 1869102885a5SVasanthakumar Thiagarajan 18707545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1871cc65965cSJouni Malinen 18720d95521eSFelix Fietkau requeue_drop_frag: 18730d95521eSFelix Fietkau if (sc->rx.frag) { 18740d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 18750d95521eSFelix Fietkau sc->rx.frag = NULL; 18760d95521eSFelix Fietkau } 1877203c4805SLuis R. Rodriguez requeue: 1878b5c80475SFelix Fietkau if (edma) { 1879b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1880b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1881b5c80475SFelix Fietkau } else { 1882203c4805SLuis R. Rodriguez list_move_tail(&bf->list, &sc->rx.rxbuf); 1883203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 188495294973SFelix Fietkau ath9k_hw_rxena(ah); 1885b5c80475SFelix Fietkau } 1886203c4805SLuis R. Rodriguez } while (1); 1887203c4805SLuis R. Rodriguez 1888203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 1889203c4805SLuis R. Rodriguez 1890203c4805SLuis R. Rodriguez return 0; 1891203c4805SLuis R. Rodriguez } 1892