1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 211a04d59dSFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_rxbuf **)__skb->cb)) 22b5c80475SFelix Fietkau 23ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 24ededf1f8SVasanthakumar Thiagarajan { 25ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 26ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 27ededf1f8SVasanthakumar Thiagarajan } 28ededf1f8SVasanthakumar Thiagarajan 29203c4805SLuis R. Rodriguez /* 30203c4805SLuis R. Rodriguez * Setup and link descriptors. 31203c4805SLuis R. Rodriguez * 32203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 33203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 34203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 35203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 36203c4805SLuis R. Rodriguez */ 371a04d59dSFelix Fietkau static void ath_rx_buf_link(struct ath_softc *sc, struct ath_rxbuf *bf) 38203c4805SLuis R. Rodriguez { 39203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 40cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 41203c4805SLuis R. Rodriguez struct ath_desc *ds; 42203c4805SLuis R. Rodriguez struct sk_buff *skb; 43203c4805SLuis R. Rodriguez 44203c4805SLuis R. Rodriguez ds = bf->bf_desc; 45203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 46203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 47203c4805SLuis R. Rodriguez 48203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 49203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 509680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 51203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 52203c4805SLuis R. Rodriguez 53cc861f74SLuis R. Rodriguez /* 54cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 55203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 56cc861f74SLuis R. Rodriguez * to process 57cc861f74SLuis R. Rodriguez */ 58203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 59cc861f74SLuis R. Rodriguez common->rx_bufsize, 60203c4805SLuis R. Rodriguez 0); 61203c4805SLuis R. Rodriguez 62203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 63203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 64203c4805SLuis R. Rodriguez else 65203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 66203c4805SLuis R. Rodriguez 67203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 68203c4805SLuis R. Rodriguez } 69203c4805SLuis R. Rodriguez 701a04d59dSFelix Fietkau static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_rxbuf *bf) 71e96542e5SFelix Fietkau { 72e96542e5SFelix Fietkau if (sc->rx.buf_hold) 73e96542e5SFelix Fietkau ath_rx_buf_link(sc, sc->rx.buf_hold); 74e96542e5SFelix Fietkau 75e96542e5SFelix Fietkau sc->rx.buf_hold = bf; 76e96542e5SFelix Fietkau } 77e96542e5SFelix Fietkau 78203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 79203c4805SLuis R. Rodriguez { 80203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 81203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 82203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 83203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 84203c4805SLuis R. Rodriguez } 85203c4805SLuis R. Rodriguez 86203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 87203c4805SLuis R. Rodriguez { 88203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 891510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 901510718dSLuis R. Rodriguez 91203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 92203c4805SLuis R. Rodriguez 93203c4805SLuis R. Rodriguez /* configure rx filter */ 94203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 95203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 96203c4805SLuis R. Rodriguez 97203c4805SLuis R. Rodriguez /* configure bssid mask */ 9813b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 99203c4805SLuis R. Rodriguez 100203c4805SLuis R. Rodriguez /* configure operational mode */ 101203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 102203c4805SLuis R. Rodriguez 103203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 104203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 105203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 106203c4805SLuis R. Rodriguez } 107203c4805SLuis R. Rodriguez 108b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 109b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 110b5c80475SFelix Fietkau { 111b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 112b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 113b5c80475SFelix Fietkau struct sk_buff *skb; 1141a04d59dSFelix Fietkau struct ath_rxbuf *bf; 115b5c80475SFelix Fietkau 116b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 117b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 118b5c80475SFelix Fietkau return false; 119b5c80475SFelix Fietkau 1201a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 121b5c80475SFelix Fietkau list_del_init(&bf->list); 122b5c80475SFelix Fietkau 123b5c80475SFelix Fietkau skb = bf->bf_mpdu; 124b5c80475SFelix Fietkau 125b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 126b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 127b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 128b5c80475SFelix Fietkau 129b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 130b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 13107236bf3SSujith Manoharan __skb_queue_tail(&rx_edma->rx_fifo, skb); 132b5c80475SFelix Fietkau 133b5c80475SFelix Fietkau return true; 134b5c80475SFelix Fietkau } 135b5c80475SFelix Fietkau 136b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 1377a897203SSujith Manoharan enum ath9k_rx_qtype qtype) 138b5c80475SFelix Fietkau { 139b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1401a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 141b5c80475SFelix Fietkau 142b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 143d2182b69SJoe Perches ath_dbg(common, QUEUE, "No free rx buf available\n"); 144b5c80475SFelix Fietkau return; 145b5c80475SFelix Fietkau } 146b5c80475SFelix Fietkau 1476a01f0c0SMohammed Shafi Shajakhan list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) 148b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 149b5c80475SFelix Fietkau break; 150b5c80475SFelix Fietkau 151b5c80475SFelix Fietkau } 152b5c80475SFelix Fietkau 153b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 154b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 155b5c80475SFelix Fietkau { 1561a04d59dSFelix Fietkau struct ath_rxbuf *bf; 157b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 158b5c80475SFelix Fietkau struct sk_buff *skb; 159b5c80475SFelix Fietkau 160b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 161b5c80475SFelix Fietkau 16207236bf3SSujith Manoharan while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 163b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 164b5c80475SFelix Fietkau BUG_ON(!bf); 165b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 166b5c80475SFelix Fietkau } 167b5c80475SFelix Fietkau } 168b5c80475SFelix Fietkau 169b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 170b5c80475SFelix Fietkau { 171ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 172ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 1731a04d59dSFelix Fietkau struct ath_rxbuf *bf; 174b5c80475SFelix Fietkau 175b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 176b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 177b5c80475SFelix Fietkau 178b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 179ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 180ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 181ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 182ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 183b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 184ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 185ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 186ba542385SMohammed Shafi Shajakhan } 187b5c80475SFelix Fietkau } 188b5c80475SFelix Fietkau } 189b5c80475SFelix Fietkau 190b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 191b5c80475SFelix Fietkau { 1925d07cca2SSujith Manoharan __skb_queue_head_init(&rx_edma->rx_fifo); 193b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 194b5c80475SFelix Fietkau } 195b5c80475SFelix Fietkau 196b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 197b5c80475SFelix Fietkau { 198b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 199b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 200b5c80475SFelix Fietkau struct sk_buff *skb; 2011a04d59dSFelix Fietkau struct ath_rxbuf *bf; 202b5c80475SFelix Fietkau int error = 0, i; 203b5c80475SFelix Fietkau u32 size; 204b5c80475SFelix Fietkau 205b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 206b5c80475SFelix Fietkau ah->caps.rx_status_len); 207b5c80475SFelix Fietkau 208b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 209b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 210b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 211b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 212b5c80475SFelix Fietkau 2131a04d59dSFelix Fietkau size = sizeof(struct ath_rxbuf) * nbufs; 214b81950b1SFelix Fietkau bf = devm_kzalloc(sc->dev, size, GFP_KERNEL); 215b5c80475SFelix Fietkau if (!bf) 216b5c80475SFelix Fietkau return -ENOMEM; 217b5c80475SFelix Fietkau 218b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 219b5c80475SFelix Fietkau 220b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 221b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 222b5c80475SFelix Fietkau if (!skb) { 223b5c80475SFelix Fietkau error = -ENOMEM; 224b5c80475SFelix Fietkau goto rx_init_fail; 225b5c80475SFelix Fietkau } 226b5c80475SFelix Fietkau 227b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 228b5c80475SFelix Fietkau bf->bf_mpdu = skb; 229b5c80475SFelix Fietkau 230b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 231b5c80475SFelix Fietkau common->rx_bufsize, 232b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 233b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 234b5c80475SFelix Fietkau bf->bf_buf_addr))) { 235b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 236b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2376cf9e995SBen Greear bf->bf_buf_addr = 0; 2383800276aSJoe Perches ath_err(common, 239b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 240b5c80475SFelix Fietkau error = -ENOMEM; 241b5c80475SFelix Fietkau goto rx_init_fail; 242b5c80475SFelix Fietkau } 243b5c80475SFelix Fietkau 244b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 245b5c80475SFelix Fietkau } 246b5c80475SFelix Fietkau 247b5c80475SFelix Fietkau return 0; 248b5c80475SFelix Fietkau 249b5c80475SFelix Fietkau rx_init_fail: 250b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 251b5c80475SFelix Fietkau return error; 252b5c80475SFelix Fietkau } 253b5c80475SFelix Fietkau 254b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 255b5c80475SFelix Fietkau { 256b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 2577a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP); 2587a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP); 259b5c80475SFelix Fietkau ath_opmode_init(sc); 2604cb54fa3SSujith Manoharan ath9k_hw_startpcureceive(sc->sc_ah, !!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)); 261b5c80475SFelix Fietkau } 262b5c80475SFelix Fietkau 263b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 264b5c80475SFelix Fietkau { 265b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 266b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 267b5c80475SFelix Fietkau } 268b5c80475SFelix Fietkau 269203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 270203c4805SLuis R. Rodriguez { 27127c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 272203c4805SLuis R. Rodriguez struct sk_buff *skb; 2731a04d59dSFelix Fietkau struct ath_rxbuf *bf; 274203c4805SLuis R. Rodriguez int error = 0; 275203c4805SLuis R. Rodriguez 2764bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 277203c4805SLuis R. Rodriguez 2780d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 2790d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 2800d95521eSFelix Fietkau 281e87f3d53SSujith Manoharan if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 282b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 283e87f3d53SSujith Manoharan 284d2182b69SJoe Perches ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n", 285cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 286203c4805SLuis R. Rodriguez 287203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 288203c4805SLuis R. Rodriguez 289203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 2904adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 291203c4805SLuis R. Rodriguez if (error != 0) { 2923800276aSJoe Perches ath_err(common, 293b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 294b5c80475SFelix Fietkau error); 295203c4805SLuis R. Rodriguez goto err; 296203c4805SLuis R. Rodriguez } 297203c4805SLuis R. Rodriguez 298203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 299b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 300b5c80475SFelix Fietkau GFP_KERNEL); 301203c4805SLuis R. Rodriguez if (skb == NULL) { 302203c4805SLuis R. Rodriguez error = -ENOMEM; 303203c4805SLuis R. Rodriguez goto err; 304203c4805SLuis R. Rodriguez } 305203c4805SLuis R. Rodriguez 306203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 307203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 308cc861f74SLuis R. Rodriguez common->rx_bufsize, 309203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 310203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 311203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 312203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 313203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3146cf9e995SBen Greear bf->bf_buf_addr = 0; 3153800276aSJoe Perches ath_err(common, 316203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 317203c4805SLuis R. Rodriguez error = -ENOMEM; 318203c4805SLuis R. Rodriguez goto err; 319203c4805SLuis R. Rodriguez } 320203c4805SLuis R. Rodriguez } 321203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 322203c4805SLuis R. Rodriguez err: 323203c4805SLuis R. Rodriguez if (error) 324203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 325203c4805SLuis R. Rodriguez 326203c4805SLuis R. Rodriguez return error; 327203c4805SLuis R. Rodriguez } 328203c4805SLuis R. Rodriguez 329203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 330203c4805SLuis R. Rodriguez { 331cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 332cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 333203c4805SLuis R. Rodriguez struct sk_buff *skb; 3341a04d59dSFelix Fietkau struct ath_rxbuf *bf; 335203c4805SLuis R. Rodriguez 336b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 337b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 338b5c80475SFelix Fietkau return; 339e87f3d53SSujith Manoharan } 340e87f3d53SSujith Manoharan 341203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 342203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 343203c4805SLuis R. Rodriguez if (skb) { 344203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 345b5c80475SFelix Fietkau common->rx_bufsize, 346b5c80475SFelix Fietkau DMA_FROM_DEVICE); 347203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 3486cf9e995SBen Greear bf->bf_buf_addr = 0; 3496cf9e995SBen Greear bf->bf_mpdu = NULL; 350203c4805SLuis R. Rodriguez } 351203c4805SLuis R. Rodriguez } 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez 354203c4805SLuis R. Rodriguez /* 355203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 356203c4805SLuis R. Rodriguez * operating mode and state: 357203c4805SLuis R. Rodriguez * 358203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 359203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 360203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 361203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 362203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 363203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 364203c4805SLuis R. Rodriguez * o accept beacons: 365203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 366203c4805SLuis R. Rodriguez * node table entries for peers, 367203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 368203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 369203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 370203c4805SLuis R. Rodriguez * - when scanning 371203c4805SLuis R. Rodriguez */ 372203c4805SLuis R. Rodriguez 373203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 374203c4805SLuis R. Rodriguez { 375203c4805SLuis R. Rodriguez u32 rfilt; 376203c4805SLuis R. Rodriguez 37789f927afSLuis R. Rodriguez if (config_enabled(CONFIG_ATH9K_TX99)) 37889f927afSLuis R. Rodriguez return 0; 37989f927afSLuis R. Rodriguez 380ac06697cSFelix Fietkau rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 381203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 382203c4805SLuis R. Rodriguez 38373e4937dSZefir Kurtisi /* if operating on a DFS channel, enable radar pulse detection */ 38473e4937dSZefir Kurtisi if (sc->hw->conf.radar_enabled) 38573e4937dSZefir Kurtisi rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR; 38673e4937dSZefir Kurtisi 3879c1d8e4aSJouni Malinen if (sc->rx.rxfilter & FIF_PROBE_REQ) 388203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 389203c4805SLuis R. Rodriguez 390203c4805SLuis R. Rodriguez /* 391203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 392203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 393203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 394203c4805SLuis R. Rodriguez */ 3952e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 396203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 397203c4805SLuis R. Rodriguez 398203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 399203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 400203c4805SLuis R. Rodriguez 401203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 402cfda6695SBen Greear (sc->nvifs <= 1) && 403203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 404203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 405203c4805SLuis R. Rodriguez else 406203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 407203c4805SLuis R. Rodriguez 408264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 40966afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 410203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 411203c4805SLuis R. Rodriguez 4127ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4137ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4147ea310beSSujith 4157545daf4SFelix Fietkau if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 416a549459cSThomas Wagner /* This is needed for older chips */ 417a549459cSThomas Wagner if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160) 4185eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 419203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 420203c4805SLuis R. Rodriguez } 421203c4805SLuis R. Rodriguez 4222c323058SSujith Manoharan if (AR_SREV_9550(sc->sc_ah) || AR_SREV_9531(sc->sc_ah)) 423b3d7aa43SGabor Juhos rfilt |= ATH9K_RX_FILTER_4ADDRESS; 424b3d7aa43SGabor Juhos 425203c4805SLuis R. Rodriguez return rfilt; 426203c4805SLuis R. Rodriguez 427203c4805SLuis R. Rodriguez } 428203c4805SLuis R. Rodriguez 429203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 430203c4805SLuis R. Rodriguez { 431203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4321a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 433203c4805SLuis R. Rodriguez 434b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 435b5c80475SFelix Fietkau ath_edma_start_recv(sc); 436b5c80475SFelix Fietkau return 0; 437b5c80475SFelix Fietkau } 438b5c80475SFelix Fietkau 439203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 440203c4805SLuis R. Rodriguez goto start_recv; 441203c4805SLuis R. Rodriguez 442e96542e5SFelix Fietkau sc->rx.buf_hold = NULL; 443203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 444203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 445203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 446203c4805SLuis R. Rodriguez } 447203c4805SLuis R. Rodriguez 448203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 449203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 450203c4805SLuis R. Rodriguez goto start_recv; 451203c4805SLuis R. Rodriguez 4521a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 453203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 454203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 455203c4805SLuis R. Rodriguez 456203c4805SLuis R. Rodriguez start_recv: 457203c4805SLuis R. Rodriguez ath_opmode_init(sc); 4584cb54fa3SSujith Manoharan ath9k_hw_startpcureceive(ah, !!(sc->hw->conf.flags & IEEE80211_CONF_OFFCHANNEL)); 459203c4805SLuis R. Rodriguez 460203c4805SLuis R. Rodriguez return 0; 461203c4805SLuis R. Rodriguez } 462203c4805SLuis R. Rodriguez 4634b883f02SFelix Fietkau static void ath_flushrecv(struct ath_softc *sc) 4644b883f02SFelix Fietkau { 4654b883f02SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 4664b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, true); 4674b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, false); 4684b883f02SFelix Fietkau } 4694b883f02SFelix Fietkau 470203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 471203c4805SLuis R. Rodriguez { 472203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4735882da02SFelix Fietkau bool stopped, reset = false; 474203c4805SLuis R. Rodriguez 475d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 476203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 4775882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 478b5c80475SFelix Fietkau 4794b883f02SFelix Fietkau ath_flushrecv(sc); 4804b883f02SFelix Fietkau 481b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 482b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 483b5c80475SFelix Fietkau else 484203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 485203c4805SLuis R. Rodriguez 486d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 487d584747bSRajkumar Manoharan unlikely(!stopped)) { 488d7fd1b50SBen Greear ath_err(ath9k_hw_common(sc->sc_ah), 489d7fd1b50SBen Greear "Could not stop RX, we could be " 49078a7685eSLuis R. Rodriguez "confusing the DMA engine when we start RX up\n"); 491d7fd1b50SBen Greear ATH_DBG_WARN_ON_ONCE(!stopped); 492d7fd1b50SBen Greear } 4932232d31bSFelix Fietkau return stopped && !reset; 494203c4805SLuis R. Rodriguez } 495203c4805SLuis R. Rodriguez 496cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 497cc65965cSJouni Malinen { 498cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 499cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 500cc65965cSJouni Malinen u8 *pos, *end, id, elen; 501cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 502cc65965cSJouni Malinen 503cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 504cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 505cc65965cSJouni Malinen end = skb->data + skb->len; 506cc65965cSJouni Malinen 507cc65965cSJouni Malinen while (pos + 2 < end) { 508cc65965cSJouni Malinen id = *pos++; 509cc65965cSJouni Malinen elen = *pos++; 510cc65965cSJouni Malinen if (pos + elen > end) 511cc65965cSJouni Malinen break; 512cc65965cSJouni Malinen 513cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 514cc65965cSJouni Malinen if (elen < sizeof(*tim)) 515cc65965cSJouni Malinen break; 516cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 517cc65965cSJouni Malinen if (tim->dtim_count != 0) 518cc65965cSJouni Malinen break; 519cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 520cc65965cSJouni Malinen } 521cc65965cSJouni Malinen 522cc65965cSJouni Malinen pos += elen; 523cc65965cSJouni Malinen } 524cc65965cSJouni Malinen 525cc65965cSJouni Malinen return false; 526cc65965cSJouni Malinen } 527cc65965cSJouni Malinen 528cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 529cc65965cSJouni Malinen { 5301510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 531cc65965cSJouni Malinen 532cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 533cc65965cSJouni Malinen return; 534cc65965cSJouni Malinen 5351b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 536293dc5dfSGabor Juhos 5371b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5381b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 539d2182b69SJoe Perches ath_dbg(common, PS, 5401a6404a1SSujith Manoharan "Reconfigure beacon timers based on synchronized timestamp\n"); 541ef4ad633SSujith Manoharan ath9k_set_beacon(sc); 542ccdfeab6SJouni Malinen } 543ccdfeab6SJouni Malinen 544cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 545cc65965cSJouni Malinen /* 546cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 54758f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 54858f5fffdSGabor Juhos * received properly, the next beacon frame will work as 54958f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 55058f5fffdSGabor Juhos * so we are waiting for it as well. 551cc65965cSJouni Malinen */ 552d2182b69SJoe Perches ath_dbg(common, PS, 553226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 5541b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 555cc65965cSJouni Malinen return; 556cc65965cSJouni Malinen } 557cc65965cSJouni Malinen 5581b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 559cc65965cSJouni Malinen /* 560cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 561cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 562cc65965cSJouni Malinen * been delivered. 563cc65965cSJouni Malinen */ 5641b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 565d2182b69SJoe Perches ath_dbg(common, PS, "PS wait for CAB frames timed out\n"); 566cc65965cSJouni Malinen } 567cc65965cSJouni Malinen } 568cc65965cSJouni Malinen 569f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon) 570cc65965cSJouni Malinen { 571cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 572c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 573cc65965cSJouni Malinen 574cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 575cc65965cSJouni Malinen 576cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 577ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 57807c15a3fSSujith Manoharan && mybeacon) { 579cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 58007c15a3fSSujith Manoharan } else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 581cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 582cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 583cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 584cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 585cc65965cSJouni Malinen /* 586cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 587cc65965cSJouni Malinen * point. 588cc65965cSJouni Malinen */ 5893fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 590d2182b69SJoe Perches ath_dbg(common, PS, 591c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 5921b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 5939a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 5949a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 5951b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 596d2182b69SJoe Perches ath_dbg(common, PS, 597226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 5981b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 5991b04b930SSujith PS_WAIT_FOR_CAB | 6001b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6011b04b930SSujith PS_WAIT_FOR_TX_ACK)); 602cc65965cSJouni Malinen } 603cc65965cSJouni Malinen } 604cc65965cSJouni Malinen 605b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 6063a2923e8SFelix Fietkau enum ath9k_rx_qtype qtype, 6073a2923e8SFelix Fietkau struct ath_rx_status *rs, 6081a04d59dSFelix Fietkau struct ath_rxbuf **dest) 609203c4805SLuis R. Rodriguez { 610b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 611203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 61227c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 613b5c80475SFelix Fietkau struct sk_buff *skb; 6141a04d59dSFelix Fietkau struct ath_rxbuf *bf; 615b5c80475SFelix Fietkau int ret; 616203c4805SLuis R. Rodriguez 617b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 618b5c80475SFelix Fietkau if (!skb) 619b5c80475SFelix Fietkau return false; 620203c4805SLuis R. Rodriguez 621b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 622b5c80475SFelix Fietkau BUG_ON(!bf); 623b5c80475SFelix Fietkau 624ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 625b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 626b5c80475SFelix Fietkau 6273a2923e8SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data); 628ce9426d1SMing Lei if (ret == -EINPROGRESS) { 629ce9426d1SMing Lei /*let device gain the buffer again*/ 630ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 631ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 632b5c80475SFelix Fietkau return false; 633ce9426d1SMing Lei } 634b5c80475SFelix Fietkau 635b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 636b5c80475SFelix Fietkau if (ret == -EINVAL) { 637b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 638b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 639b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 640b5c80475SFelix Fietkau 6413a2923e8SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 6423a2923e8SFelix Fietkau if (skb) { 643b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 644b5c80475SFelix Fietkau BUG_ON(!bf); 645b5c80475SFelix Fietkau 646b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 647b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 648b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 649b5c80475SFelix Fietkau } 6506bb51c70STom Hughes 6516bb51c70STom Hughes bf = NULL; 6523a2923e8SFelix Fietkau } 653b5c80475SFelix Fietkau 6543a2923e8SFelix Fietkau *dest = bf; 655b5c80475SFelix Fietkau return true; 656b5c80475SFelix Fietkau } 657b5c80475SFelix Fietkau 6581a04d59dSFelix Fietkau static struct ath_rxbuf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 659b5c80475SFelix Fietkau struct ath_rx_status *rs, 660b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 661b5c80475SFelix Fietkau { 6621a04d59dSFelix Fietkau struct ath_rxbuf *bf = NULL; 663b5c80475SFelix Fietkau 6643a2923e8SFelix Fietkau while (ath_edma_get_buffers(sc, qtype, rs, &bf)) { 6653a2923e8SFelix Fietkau if (!bf) 6663a2923e8SFelix Fietkau continue; 667b5c80475SFelix Fietkau 668b5c80475SFelix Fietkau return bf; 669b5c80475SFelix Fietkau } 6703a2923e8SFelix Fietkau return NULL; 6713a2923e8SFelix Fietkau } 672b5c80475SFelix Fietkau 6731a04d59dSFelix Fietkau static struct ath_rxbuf *ath_get_next_rx_buf(struct ath_softc *sc, 674b5c80475SFelix Fietkau struct ath_rx_status *rs) 675b5c80475SFelix Fietkau { 676b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 677b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 678b5c80475SFelix Fietkau struct ath_desc *ds; 6791a04d59dSFelix Fietkau struct ath_rxbuf *bf; 680b5c80475SFelix Fietkau int ret; 681203c4805SLuis R. Rodriguez 682203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 683203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 684b5c80475SFelix Fietkau return NULL; 685203c4805SLuis R. Rodriguez } 686203c4805SLuis R. Rodriguez 6871a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 688e96542e5SFelix Fietkau if (bf == sc->rx.buf_hold) 689e96542e5SFelix Fietkau return NULL; 690e96542e5SFelix Fietkau 691203c4805SLuis R. Rodriguez ds = bf->bf_desc; 692203c4805SLuis R. Rodriguez 693203c4805SLuis R. Rodriguez /* 694203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 695203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 696203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 697203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 698203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 699203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 700203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 701203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 702203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 703203c4805SLuis R. Rodriguez */ 7043de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, ds, rs); 705b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 70629bffa96SFelix Fietkau struct ath_rx_status trs; 7071a04d59dSFelix Fietkau struct ath_rxbuf *tbf; 708203c4805SLuis R. Rodriguez struct ath_desc *tds; 709203c4805SLuis R. Rodriguez 71029bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 711203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 712203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 713b5c80475SFelix Fietkau return NULL; 714203c4805SLuis R. Rodriguez } 715203c4805SLuis R. Rodriguez 7161a04d59dSFelix Fietkau tbf = list_entry(bf->list.next, struct ath_rxbuf, list); 717203c4805SLuis R. Rodriguez 718203c4805SLuis R. Rodriguez /* 719203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 720203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 721203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 722203c4805SLuis R. Rodriguez * set or not. 723203c4805SLuis R. Rodriguez * 724203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 725203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 726203c4805SLuis R. Rodriguez * this descriptor and continue... 727203c4805SLuis R. Rodriguez */ 728203c4805SLuis R. Rodriguez 729203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 7303de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, tds, &trs); 731b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 732b5c80475SFelix Fietkau return NULL; 733723e7113SFelix Fietkau 734723e7113SFelix Fietkau /* 735723e7113SFelix Fietkau * mark descriptor as zero-length and set the 'more' 736723e7113SFelix Fietkau * flag to ensure that both buffers get discarded 737723e7113SFelix Fietkau */ 738723e7113SFelix Fietkau rs->rs_datalen = 0; 739723e7113SFelix Fietkau rs->rs_more = true; 740203c4805SLuis R. Rodriguez } 741203c4805SLuis R. Rodriguez 742a3dc48e8SFelix Fietkau list_del(&bf->list); 743b5c80475SFelix Fietkau if (!bf->bf_mpdu) 744b5c80475SFelix Fietkau return bf; 745203c4805SLuis R. Rodriguez 746203c4805SLuis R. Rodriguez /* 747203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 748203c4805SLuis R. Rodriguez * 1. accessing the frame 749203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 750203c4805SLuis R. Rodriguez */ 751ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 752cc861f74SLuis R. Rodriguez common->rx_bufsize, 753203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 754203c4805SLuis R. Rodriguez 755b5c80475SFelix Fietkau return bf; 756b5c80475SFelix Fietkau } 757b5c80475SFelix Fietkau 758d435700fSSujith /* Assumes you've already done the endian to CPU conversion */ 759d435700fSSujith static bool ath9k_rx_accept(struct ath_common *common, 7609f167f64SVasanthakumar Thiagarajan struct ieee80211_hdr *hdr, 761d435700fSSujith struct ieee80211_rx_status *rxs, 762d435700fSSujith struct ath_rx_status *rx_stats, 763d435700fSSujith bool *decrypt_error) 764d435700fSSujith { 765ec205999SFelix Fietkau struct ath_softc *sc = (struct ath_softc *) common->priv; 76666760eacSFelix Fietkau bool is_mc, is_valid_tkip, strip_mic, mic_error; 767d435700fSSujith struct ath_hw *ah = common->ah; 768d435700fSSujith __le16 fc; 769d435700fSSujith 770d435700fSSujith fc = hdr->frame_control; 771d435700fSSujith 77266760eacSFelix Fietkau is_mc = !!is_multicast_ether_addr(hdr->addr1); 77366760eacSFelix Fietkau is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID && 77466760eacSFelix Fietkau test_bit(rx_stats->rs_keyix, common->tkip_keymap); 775152e585dSBill Jordan strip_mic = is_valid_tkip && ieee80211_is_data(fc) && 7762a5783b8SMichael Liang ieee80211_has_protected(fc) && 777152e585dSBill Jordan !(rx_stats->rs_status & 778846d9363SFelix Fietkau (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC | 779846d9363SFelix Fietkau ATH9K_RXERR_KEYMISS)); 78066760eacSFelix Fietkau 781f88373faSFelix Fietkau /* 782f88373faSFelix Fietkau * Key miss events are only relevant for pairwise keys where the 783f88373faSFelix Fietkau * descriptor does contain a valid key index. This has been observed 784f88373faSFelix Fietkau * mostly with CCMP encryption. 785f88373faSFelix Fietkau */ 786bed3d9c0SFelix Fietkau if (rx_stats->rs_keyix == ATH9K_RXKEYIX_INVALID || 787bed3d9c0SFelix Fietkau !test_bit(rx_stats->rs_keyix, common->ccmp_keymap)) 788f88373faSFelix Fietkau rx_stats->rs_status &= ~ATH9K_RXERR_KEYMISS; 789f88373faSFelix Fietkau 79066760eacSFelix Fietkau mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) && 79166760eacSFelix Fietkau !ieee80211_has_morefrags(fc) && 79266760eacSFelix Fietkau !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) && 79366760eacSFelix Fietkau (rx_stats->rs_status & ATH9K_RXERR_MIC); 79466760eacSFelix Fietkau 795d435700fSSujith /* 796d435700fSSujith * The rx_stats->rs_status will not be set until the end of the 797d435700fSSujith * chained descriptors so it can be ignored if rs_more is set. The 798d435700fSSujith * rs_more will be false at the last element of the chained 799d435700fSSujith * descriptors. 800d435700fSSujith */ 801d435700fSSujith if (rx_stats->rs_status != 0) { 802846d9363SFelix Fietkau u8 status_mask; 803846d9363SFelix Fietkau 80466760eacSFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CRC) { 805d435700fSSujith rxs->flag |= RX_FLAG_FAILED_FCS_CRC; 80666760eacSFelix Fietkau mic_error = false; 80766760eacSFelix Fietkau } 808d435700fSSujith 809846d9363SFelix Fietkau if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) || 810846d9363SFelix Fietkau (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) { 811d435700fSSujith *decrypt_error = true; 81266760eacSFelix Fietkau mic_error = false; 813d435700fSSujith } 81466760eacSFelix Fietkau 815d435700fSSujith /* 816d435700fSSujith * Reject error frames with the exception of 817d435700fSSujith * decryption and MIC failures. For monitor mode, 818d435700fSSujith * we also ignore the CRC error. 819d435700fSSujith */ 820846d9363SFelix Fietkau status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC | 821846d9363SFelix Fietkau ATH9K_RXERR_KEYMISS; 822846d9363SFelix Fietkau 823ec205999SFelix Fietkau if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL)) 824846d9363SFelix Fietkau status_mask |= ATH9K_RXERR_CRC; 825846d9363SFelix Fietkau 826846d9363SFelix Fietkau if (rx_stats->rs_status & ~status_mask) 827d435700fSSujith return false; 828d435700fSSujith } 82966760eacSFelix Fietkau 83066760eacSFelix Fietkau /* 83166760eacSFelix Fietkau * For unicast frames the MIC error bit can have false positives, 83266760eacSFelix Fietkau * so all MIC error reports need to be validated in software. 83366760eacSFelix Fietkau * False negatives are not common, so skip software verification 83466760eacSFelix Fietkau * if the hardware considers the MIC valid. 83566760eacSFelix Fietkau */ 83666760eacSFelix Fietkau if (strip_mic) 83766760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_STRIPPED; 83866760eacSFelix Fietkau else if (is_mc && mic_error) 83966760eacSFelix Fietkau rxs->flag |= RX_FLAG_MMIC_ERROR; 84066760eacSFelix Fietkau 841d435700fSSujith return true; 842d435700fSSujith } 843d435700fSSujith 844e0dd1a96SSujith Manoharan static void ath9k_process_tsf(struct ath_rx_status *rs, 845e0dd1a96SSujith Manoharan struct ieee80211_rx_status *rxs, 846e0dd1a96SSujith Manoharan u64 tsf) 847e0dd1a96SSujith Manoharan { 848e0dd1a96SSujith Manoharan u32 tsf_lower = tsf & 0xffffffff; 849e0dd1a96SSujith Manoharan 850e0dd1a96SSujith Manoharan rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp; 851e0dd1a96SSujith Manoharan if (rs->rs_tstamp > tsf_lower && 852e0dd1a96SSujith Manoharan unlikely(rs->rs_tstamp - tsf_lower > 0x10000000)) 853e0dd1a96SSujith Manoharan rxs->mactime -= 0x100000000ULL; 854e0dd1a96SSujith Manoharan 855e0dd1a96SSujith Manoharan if (rs->rs_tstamp < tsf_lower && 856e0dd1a96SSujith Manoharan unlikely(tsf_lower - rs->rs_tstamp > 0x10000000)) 857e0dd1a96SSujith Manoharan rxs->mactime += 0x100000000ULL; 858e0dd1a96SSujith Manoharan } 859e0dd1a96SSujith Manoharan 860d435700fSSujith /* 861d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 862d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 863d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 864d435700fSSujith */ 865723e7113SFelix Fietkau static int ath9k_rx_skb_preprocess(struct ath_softc *sc, 8666f38482eSSujith Manoharan struct sk_buff *skb, 867d435700fSSujith struct ath_rx_status *rx_stats, 868d435700fSSujith struct ieee80211_rx_status *rx_status, 869e0dd1a96SSujith Manoharan bool *decrypt_error, u64 tsf) 870d435700fSSujith { 871723e7113SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 872723e7113SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 873723e7113SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 8746f38482eSSujith Manoharan struct ieee80211_hdr *hdr; 875723e7113SFelix Fietkau bool discard_current = sc->rx.discard_next; 8767c5c73cdSSujith Manoharan int ret = 0; 877723e7113SFelix Fietkau 8785871d2d7SSujith Manoharan /* 8795871d2d7SSujith Manoharan * Discard corrupt descriptors which are marked in 8805871d2d7SSujith Manoharan * ath_get_next_rx_buf(). 8815871d2d7SSujith Manoharan */ 882723e7113SFelix Fietkau sc->rx.discard_next = rx_stats->rs_more; 883723e7113SFelix Fietkau if (discard_current) 884723e7113SFelix Fietkau return -EINVAL; 885f749b946SFelix Fietkau 886d435700fSSujith /* 8875871d2d7SSujith Manoharan * Discard zero-length packets. 8885871d2d7SSujith Manoharan */ 8895871d2d7SSujith Manoharan if (!rx_stats->rs_datalen) { 8905871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 8915871d2d7SSujith Manoharan return -EINVAL; 8925871d2d7SSujith Manoharan } 8935871d2d7SSujith Manoharan 8945871d2d7SSujith Manoharan /* 8955871d2d7SSujith Manoharan * rs_status follows rs_datalen so if rs_datalen is too large 8965871d2d7SSujith Manoharan * we can take a hint that hardware corrupted it, so ignore 8975871d2d7SSujith Manoharan * those frames. 8985871d2d7SSujith Manoharan */ 8995871d2d7SSujith Manoharan if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) { 9005871d2d7SSujith Manoharan RX_STAT_INC(rx_len_err); 9015871d2d7SSujith Manoharan return -EINVAL; 9025871d2d7SSujith Manoharan } 9035871d2d7SSujith Manoharan 9044a470647SSujith Manoharan /* Only use status info from the last fragment */ 9054a470647SSujith Manoharan if (rx_stats->rs_more) 9064a470647SSujith Manoharan return 0; 9074a470647SSujith Manoharan 908b0925595SSujith Manoharan /* 909b0925595SSujith Manoharan * Return immediately if the RX descriptor has been marked 910b0925595SSujith Manoharan * as corrupt based on the various error bits. 911b0925595SSujith Manoharan * 912b0925595SSujith Manoharan * This is different from the other corrupt descriptor 913b0925595SSujith Manoharan * condition handled above. 914b0925595SSujith Manoharan */ 9157c5c73cdSSujith Manoharan if (rx_stats->rs_status & ATH9K_RXERR_CORRUPT_DESC) { 9167c5c73cdSSujith Manoharan ret = -EINVAL; 9177c5c73cdSSujith Manoharan goto exit; 9187c5c73cdSSujith Manoharan } 919b0925595SSujith Manoharan 9206f38482eSSujith Manoharan hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len); 9216f38482eSSujith Manoharan 922e0dd1a96SSujith Manoharan ath9k_process_tsf(rx_stats, rx_status, tsf); 9235e85a32aSSujith Manoharan ath_debug_stat_rx(sc, rx_stats); 924e0dd1a96SSujith Manoharan 9255871d2d7SSujith Manoharan /* 9266b87d71cSSujith Manoharan * Process PHY errors and return so that the packet 9276b87d71cSSujith Manoharan * can be dropped. 9286b87d71cSSujith Manoharan */ 9296b87d71cSSujith Manoharan if (rx_stats->rs_status & ATH9K_RXERR_PHY) { 9306b87d71cSSujith Manoharan ath9k_dfs_process_phyerr(sc, hdr, rx_stats, rx_status->mactime); 9316b87d71cSSujith Manoharan if (ath_process_fft(sc, hdr, rx_stats, rx_status->mactime)) 9326b87d71cSSujith Manoharan RX_STAT_INC(rx_spectral); 9336b87d71cSSujith Manoharan 9347c5c73cdSSujith Manoharan ret = -EINVAL; 9357c5c73cdSSujith Manoharan goto exit; 9366b87d71cSSujith Manoharan } 9376b87d71cSSujith Manoharan 9386b87d71cSSujith Manoharan /* 939d435700fSSujith * everything but the rate is checked here, the rate check is done 940d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 941d435700fSSujith */ 9427c5c73cdSSujith Manoharan if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error)) { 9437c5c73cdSSujith Manoharan ret = -EINVAL; 9447c5c73cdSSujith Manoharan goto exit; 9457c5c73cdSSujith Manoharan } 946d435700fSSujith 9471cc47a5bSOleksij Rempel if (ath_is_mybeacon(common, hdr)) { 9481cc47a5bSOleksij Rempel RX_STAT_INC(rx_beacons); 9491cc47a5bSOleksij Rempel rx_stats->is_mybeacon = true; 9501cc47a5bSOleksij Rempel } 9516f38482eSSujith Manoharan 952ff9a93f2SSujith Manoharan /* 953ff9a93f2SSujith Manoharan * This shouldn't happen, but have a safety check anyway. 954ff9a93f2SSujith Manoharan */ 955ff9a93f2SSujith Manoharan if (WARN_ON(!ah->curchan)) { 956ff9a93f2SSujith Manoharan ret = -EINVAL; 957ff9a93f2SSujith Manoharan goto exit; 958ff9a93f2SSujith Manoharan } 959ff9a93f2SSujith Manoharan 960*12746036SOleksij Rempel if (ath9k_cmn_process_rate(common, hw, rx_stats, rx_status)) { 961*12746036SOleksij Rempel /* 962*12746036SOleksij Rempel * No valid hardware bitrate found -- we should not get here 963*12746036SOleksij Rempel * because hardware has already validated this frame as OK. 964*12746036SOleksij Rempel */ 965*12746036SOleksij Rempel ath_dbg(common, ANY, "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 966*12746036SOleksij Rempel rx_stats->rs_rate); 967*12746036SOleksij Rempel RX_STAT_INC(rx_rate_err); 9687c5c73cdSSujith Manoharan ret =-EINVAL; 9697c5c73cdSSujith Manoharan goto exit; 9707c5c73cdSSujith Manoharan } 971d435700fSSujith 97232efb0ccSOleksij Rempel ath9k_cmn_process_rssi(common, hw, rx_stats, rx_status); 97374a97755SSujith Manoharan 974ff9a93f2SSujith Manoharan rx_status->band = ah->curchan->chan->band; 975ff9a93f2SSujith Manoharan rx_status->freq = ah->curchan->chan->center_freq; 976d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 97796d21371SThomas Pedersen rx_status->flag |= RX_FLAG_MACTIME_END; 978d435700fSSujith 979a5525d9cSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 980a5525d9cSSujith Manoharan if (ieee80211_is_data_present(hdr->frame_control) && 981a5525d9cSSujith Manoharan !ieee80211_is_qos_nullfunc(hdr->frame_control)) 982a5525d9cSSujith Manoharan sc->rx.num_pkts++; 983a5525d9cSSujith Manoharan #endif 984a5525d9cSSujith Manoharan 9857c5c73cdSSujith Manoharan exit: 9867c5c73cdSSujith Manoharan sc->rx.discard_next = false; 9877c5c73cdSSujith Manoharan return ret; 988d435700fSSujith } 989d435700fSSujith 990d435700fSSujith static void ath9k_rx_skb_postprocess(struct ath_common *common, 991d435700fSSujith struct sk_buff *skb, 992d435700fSSujith struct ath_rx_status *rx_stats, 993d435700fSSujith struct ieee80211_rx_status *rxs, 994d435700fSSujith bool decrypt_error) 995d435700fSSujith { 996d435700fSSujith struct ath_hw *ah = common->ah; 997d435700fSSujith struct ieee80211_hdr *hdr; 998d435700fSSujith int hdrlen, padpos, padsize; 999d435700fSSujith u8 keyix; 1000d435700fSSujith __le16 fc; 1001d435700fSSujith 1002d435700fSSujith /* see if any padding is done by the hw and remove it */ 1003d435700fSSujith hdr = (struct ieee80211_hdr *) skb->data; 1004d435700fSSujith hdrlen = ieee80211_get_hdrlen_from_skb(skb); 1005d435700fSSujith fc = hdr->frame_control; 1006c60c9929SFelix Fietkau padpos = ieee80211_hdrlen(fc); 1007d435700fSSujith 1008d435700fSSujith /* The MAC header is padded to have 32-bit boundary if the 1009d435700fSSujith * packet payload is non-zero. The general calculation for 1010d435700fSSujith * padsize would take into account odd header lengths: 1011d435700fSSujith * padsize = (4 - padpos % 4) % 4; However, since only 1012d435700fSSujith * even-length headers are used, padding can only be 0 or 2 1013d435700fSSujith * bytes and we can optimize this a bit. In addition, we must 1014d435700fSSujith * not try to remove padding from short control frames that do 1015d435700fSSujith * not have payload. */ 1016d435700fSSujith padsize = padpos & 3; 1017d435700fSSujith if (padsize && skb->len>=padpos+padsize+FCS_LEN) { 1018d435700fSSujith memmove(skb->data + padsize, skb->data, padpos); 1019d435700fSSujith skb_pull(skb, padsize); 1020d435700fSSujith } 1021d435700fSSujith 1022d435700fSSujith keyix = rx_stats->rs_keyix; 1023d435700fSSujith 1024d435700fSSujith if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error && 1025d435700fSSujith ieee80211_has_protected(fc)) { 1026d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1027d435700fSSujith } else if (ieee80211_has_protected(fc) 1028d435700fSSujith && !decrypt_error && skb->len >= hdrlen + 4) { 1029d435700fSSujith keyix = skb->data[hdrlen + 3] >> 6; 1030d435700fSSujith 1031d435700fSSujith if (test_bit(keyix, common->keymap)) 1032d435700fSSujith rxs->flag |= RX_FLAG_DECRYPTED; 1033d435700fSSujith } 1034d435700fSSujith if (ah->sw_mgmt_crypto && 1035d435700fSSujith (rxs->flag & RX_FLAG_DECRYPTED) && 1036d435700fSSujith ieee80211_is_mgmt(fc)) 1037d435700fSSujith /* Use software decrypt for management frames. */ 1038d435700fSSujith rxs->flag &= ~RX_FLAG_DECRYPTED; 1039d435700fSSujith } 1040b5c80475SFelix Fietkau 1041c3124df7SSujith Manoharan /* 1042c3124df7SSujith Manoharan * Run the LNA combining algorithm only in these cases: 1043c3124df7SSujith Manoharan * 1044c3124df7SSujith Manoharan * Standalone WLAN cards with both LNA/Antenna diversity 1045c3124df7SSujith Manoharan * enabled in the EEPROM. 1046c3124df7SSujith Manoharan * 1047c3124df7SSujith Manoharan * WLAN+BT cards which are in the supported card list 1048c3124df7SSujith Manoharan * in ath_pci_id_table and the user has loaded the 1049c3124df7SSujith Manoharan * driver with "bt_ant_diversity" set to true. 1050c3124df7SSujith Manoharan */ 1051c3124df7SSujith Manoharan static void ath9k_antenna_check(struct ath_softc *sc, 1052c3124df7SSujith Manoharan struct ath_rx_status *rs) 1053c3124df7SSujith Manoharan { 1054c3124df7SSujith Manoharan struct ath_hw *ah = sc->sc_ah; 1055c3124df7SSujith Manoharan struct ath9k_hw_capabilities *pCap = &ah->caps; 1056c3124df7SSujith Manoharan struct ath_common *common = ath9k_hw_common(ah); 1057c3124df7SSujith Manoharan 1058c3124df7SSujith Manoharan if (!(ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)) 1059c3124df7SSujith Manoharan return; 1060c3124df7SSujith Manoharan 1061c3124df7SSujith Manoharan /* 1062c3124df7SSujith Manoharan * Change the default rx antenna if rx diversity 1063c3124df7SSujith Manoharan * chooses the other antenna 3 times in a row. 1064c3124df7SSujith Manoharan */ 1065c3124df7SSujith Manoharan if (sc->rx.defant != rs->rs_antenna) { 1066c3124df7SSujith Manoharan if (++sc->rx.rxotherant >= 3) 1067c3124df7SSujith Manoharan ath_setdefantenna(sc, rs->rs_antenna); 1068c3124df7SSujith Manoharan } else { 1069c3124df7SSujith Manoharan sc->rx.rxotherant = 0; 1070c3124df7SSujith Manoharan } 1071c3124df7SSujith Manoharan 1072c3124df7SSujith Manoharan if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) { 1073c3124df7SSujith Manoharan if (common->bt_ant_diversity) 1074c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 1075c3124df7SSujith Manoharan } else { 1076c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 1077c3124df7SSujith Manoharan } 1078c3124df7SSujith Manoharan } 1079c3124df7SSujith Manoharan 108021fbbca3SChristian Lamparter static void ath9k_apply_ampdu_details(struct ath_softc *sc, 108121fbbca3SChristian Lamparter struct ath_rx_status *rs, struct ieee80211_rx_status *rxs) 108221fbbca3SChristian Lamparter { 108321fbbca3SChristian Lamparter if (rs->rs_isaggr) { 108421fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN; 108521fbbca3SChristian Lamparter 108621fbbca3SChristian Lamparter rxs->ampdu_reference = sc->rx.ampdu_ref; 108721fbbca3SChristian Lamparter 108821fbbca3SChristian Lamparter if (!rs->rs_moreaggr) { 108921fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_IS_LAST; 109021fbbca3SChristian Lamparter sc->rx.ampdu_ref++; 109121fbbca3SChristian Lamparter } 109221fbbca3SChristian Lamparter 109321fbbca3SChristian Lamparter if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE) 109421fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR; 109521fbbca3SChristian Lamparter } 109621fbbca3SChristian Lamparter } 109721fbbca3SChristian Lamparter 1098b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 1099b5c80475SFelix Fietkau { 11001a04d59dSFelix Fietkau struct ath_rxbuf *bf; 11010d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 1102b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 1103b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 1104b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 11057545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 1106b5c80475SFelix Fietkau int retval; 1107b5c80475SFelix Fietkau struct ath_rx_status rs; 1108b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 1109b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 1110b5c80475SFelix Fietkau int dma_type; 1111a6d2055bSFelix Fietkau u64 tsf = 0; 11128ab2cd09SLuis R. Rodriguez unsigned long flags; 11132e1cd495SFelix Fietkau dma_addr_t new_buf_addr; 1114b5c80475SFelix Fietkau 1115b5c80475SFelix Fietkau if (edma) 1116b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 111756824223SMing Lei else 111856824223SMing Lei dma_type = DMA_FROM_DEVICE; 1119b5c80475SFelix Fietkau 1120b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1121b5c80475SFelix Fietkau 1122a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1123a6d2055bSFelix Fietkau 1124b5c80475SFelix Fietkau do { 1125e1352fdeSLorenzo Bianconi bool decrypt_error = false; 1126b5c80475SFelix Fietkau 1127b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1128b5c80475SFelix Fietkau if (edma) 1129b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1130b5c80475SFelix Fietkau else 1131b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1132b5c80475SFelix Fietkau 1133b5c80475SFelix Fietkau if (!bf) 1134b5c80475SFelix Fietkau break; 1135b5c80475SFelix Fietkau 1136b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1137b5c80475SFelix Fietkau if (!skb) 1138b5c80475SFelix Fietkau continue; 1139b5c80475SFelix Fietkau 11400d95521eSFelix Fietkau /* 11410d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 11420d95521eSFelix Fietkau * the last one. 11430d95521eSFelix Fietkau */ 11440d95521eSFelix Fietkau if (sc->rx.frag) 11450d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 11460d95521eSFelix Fietkau else 11470d95521eSFelix Fietkau hdr_skb = skb; 11480d95521eSFelix Fietkau 1149f6307ddaSSujith Manoharan rxs = IEEE80211_SKB_RXCB(hdr_skb); 1150ffb1c56aSAshok Nagarajan memset(rxs, 0, sizeof(struct ieee80211_rx_status)); 1151ffb1c56aSAshok Nagarajan 11526f38482eSSujith Manoharan retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs, 1153e0dd1a96SSujith Manoharan &decrypt_error, tsf); 115483c76570SZefir Kurtisi if (retval) 115583c76570SZefir Kurtisi goto requeue_drop_frag; 115683c76570SZefir Kurtisi 1157203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1158203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1159cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1160203c4805SLuis R. Rodriguez 1161203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1162203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1163203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1164203c4805SLuis R. Rodriguez * processing. */ 116515072189SBen Greear if (!requeue_skb) { 116615072189SBen Greear RX_STAT_INC(rx_oom_err); 11670d95521eSFelix Fietkau goto requeue_drop_frag; 116815072189SBen Greear } 1169203c4805SLuis R. Rodriguez 11702e1cd495SFelix Fietkau /* We will now give hardware our shiny new allocated skb */ 11712e1cd495SFelix Fietkau new_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 11722e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 11732e1cd495SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) { 11742e1cd495SFelix Fietkau dev_kfree_skb_any(requeue_skb); 11752e1cd495SFelix Fietkau goto requeue_drop_frag; 11762e1cd495SFelix Fietkau } 11772e1cd495SFelix Fietkau 1178203c4805SLuis R. Rodriguez /* Unmap the frame */ 1179203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 11802e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 1181203c4805SLuis R. Rodriguez 1182176f0e84SSujith Manoharan bf->bf_mpdu = requeue_skb; 1183176f0e84SSujith Manoharan bf->bf_buf_addr = new_buf_addr; 1184176f0e84SSujith Manoharan 1185b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1186b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1187b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1188203c4805SLuis R. Rodriguez 11890d95521eSFelix Fietkau if (!rs.rs_more) 11900d95521eSFelix Fietkau ath9k_rx_skb_postprocess(common, hdr_skb, &rs, 1191c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1192203c4805SLuis R. Rodriguez 11930d95521eSFelix Fietkau if (rs.rs_more) { 119415072189SBen Greear RX_STAT_INC(rx_frags); 11950d95521eSFelix Fietkau /* 11960d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 11970d95521eSFelix Fietkau * used to link buffers together for a sort of 11980d95521eSFelix Fietkau * scatter-gather operation. 11990d95521eSFelix Fietkau */ 12000d95521eSFelix Fietkau if (sc->rx.frag) { 12010d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 12020d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 12030d95521eSFelix Fietkau dev_kfree_skb_any(skb); 120415072189SBen Greear RX_STAT_INC(rx_too_many_frags_err); 12050d95521eSFelix Fietkau skb = NULL; 12060d95521eSFelix Fietkau } 12070d95521eSFelix Fietkau sc->rx.frag = skb; 12080d95521eSFelix Fietkau goto requeue; 12090d95521eSFelix Fietkau } 12100d95521eSFelix Fietkau 12110d95521eSFelix Fietkau if (sc->rx.frag) { 12120d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 12130d95521eSFelix Fietkau 12140d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 12150d95521eSFelix Fietkau dev_kfree_skb(skb); 121615072189SBen Greear RX_STAT_INC(rx_oom_err); 12170d95521eSFelix Fietkau goto requeue_drop_frag; 12180d95521eSFelix Fietkau } 12190d95521eSFelix Fietkau 1220b5447ff9SEric Dumazet sc->rx.frag = NULL; 1221b5447ff9SEric Dumazet 12220d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 12230d95521eSFelix Fietkau skb->len); 12240d95521eSFelix Fietkau dev_kfree_skb_any(skb); 12250d95521eSFelix Fietkau skb = hdr_skb; 12260d95521eSFelix Fietkau } 12270d95521eSFelix Fietkau 122866760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 122966760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 123066760eacSFelix Fietkau 12318ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1232aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 12331b04b930SSujith PS_WAIT_FOR_CAB | 1234aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1235cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1236f73c604cSRajkumar Manoharan ath_rx_ps(sc, skb, rs.is_mybeacon); 12378ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1238cc65965cSJouni Malinen 1239c3124df7SSujith Manoharan ath9k_antenna_check(sc, &rs); 124021fbbca3SChristian Lamparter ath9k_apply_ampdu_details(sc, &rs, rxs); 1241350e2dcbSSujith Manoharan ath_debug_rate_stats(sc, &rs, skb); 124221fbbca3SChristian Lamparter 12437545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1244cc65965cSJouni Malinen 12450d95521eSFelix Fietkau requeue_drop_frag: 12460d95521eSFelix Fietkau if (sc->rx.frag) { 12470d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 12480d95521eSFelix Fietkau sc->rx.frag = NULL; 12490d95521eSFelix Fietkau } 1250203c4805SLuis R. Rodriguez requeue: 1251b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1252a3dc48e8SFelix Fietkau if (flush) 1253a3dc48e8SFelix Fietkau continue; 1254a3dc48e8SFelix Fietkau 1255a3dc48e8SFelix Fietkau if (edma) { 1256b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1257b5c80475SFelix Fietkau } else { 1258e96542e5SFelix Fietkau ath_rx_buf_relink(sc, bf); 125995294973SFelix Fietkau ath9k_hw_rxena(ah); 1260b5c80475SFelix Fietkau } 1261203c4805SLuis R. Rodriguez } while (1); 1262203c4805SLuis R. Rodriguez 126329ab0b36SRajkumar Manoharan if (!(ah->imask & ATH9K_INT_RXEOL)) { 126429ab0b36SRajkumar Manoharan ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 126572d874c6SFelix Fietkau ath9k_hw_set_interrupts(ah); 126629ab0b36SRajkumar Manoharan } 126729ab0b36SRajkumar Manoharan 1268203c4805SLuis R. Rodriguez return 0; 1269203c4805SLuis R. Rodriguez } 1270