1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #include "ath9k.h" 18b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 19203c4805SLuis R. Rodriguez 20b5c80475SFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb)) 21b5c80475SFelix Fietkau 22203c4805SLuis R. Rodriguez static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc, 23203c4805SLuis R. Rodriguez struct ieee80211_hdr *hdr) 24203c4805SLuis R. Rodriguez { 25203c4805SLuis R. Rodriguez struct ieee80211_hw *hw = sc->pri_wiphy->hw; 26203c4805SLuis R. Rodriguez int i; 27203c4805SLuis R. Rodriguez 28203c4805SLuis R. Rodriguez spin_lock_bh(&sc->wiphy_lock); 29203c4805SLuis R. Rodriguez for (i = 0; i < sc->num_sec_wiphy; i++) { 30203c4805SLuis R. Rodriguez struct ath_wiphy *aphy = sc->sec_wiphy[i]; 31203c4805SLuis R. Rodriguez if (aphy == NULL) 32203c4805SLuis R. Rodriguez continue; 33203c4805SLuis R. Rodriguez if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr) 34203c4805SLuis R. Rodriguez == 0) { 35203c4805SLuis R. Rodriguez hw = aphy->hw; 36203c4805SLuis R. Rodriguez break; 37203c4805SLuis R. Rodriguez } 38203c4805SLuis R. Rodriguez } 39203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->wiphy_lock); 40203c4805SLuis R. Rodriguez return hw; 41203c4805SLuis R. Rodriguez } 42203c4805SLuis R. Rodriguez 43203c4805SLuis R. Rodriguez /* 44203c4805SLuis R. Rodriguez * Setup and link descriptors. 45203c4805SLuis R. Rodriguez * 46203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 47203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 48203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 49203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 50203c4805SLuis R. Rodriguez */ 51203c4805SLuis R. Rodriguez static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf) 52203c4805SLuis R. Rodriguez { 53203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 54cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 55203c4805SLuis R. Rodriguez struct ath_desc *ds; 56203c4805SLuis R. Rodriguez struct sk_buff *skb; 57203c4805SLuis R. Rodriguez 58203c4805SLuis R. Rodriguez ATH_RXBUF_RESET(bf); 59203c4805SLuis R. Rodriguez 60203c4805SLuis R. Rodriguez ds = bf->bf_desc; 61203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 62203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 63203c4805SLuis R. Rodriguez 64203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 65203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 669680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 67203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 68203c4805SLuis R. Rodriguez 69cc861f74SLuis R. Rodriguez /* 70cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 71203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 72cc861f74SLuis R. Rodriguez * to process 73cc861f74SLuis R. Rodriguez */ 74203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 75cc861f74SLuis R. Rodriguez common->rx_bufsize, 76203c4805SLuis R. Rodriguez 0); 77203c4805SLuis R. Rodriguez 78203c4805SLuis R. Rodriguez if (sc->rx.rxlink == NULL) 79203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 80203c4805SLuis R. Rodriguez else 81203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 82203c4805SLuis R. Rodriguez 83203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 84203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 85203c4805SLuis R. Rodriguez } 86203c4805SLuis R. Rodriguez 87203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 88203c4805SLuis R. Rodriguez { 89203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 90203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 91203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 92203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 93203c4805SLuis R. Rodriguez } 94203c4805SLuis R. Rodriguez 95203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 96203c4805SLuis R. Rodriguez { 97203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 981510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 991510718dSLuis R. Rodriguez 100203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 101203c4805SLuis R. Rodriguez 102203c4805SLuis R. Rodriguez /* configure rx filter */ 103203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 104203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 105203c4805SLuis R. Rodriguez 106203c4805SLuis R. Rodriguez /* configure bssid mask */ 107203c4805SLuis R. Rodriguez if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) 10813b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 109203c4805SLuis R. Rodriguez 110203c4805SLuis R. Rodriguez /* configure operational mode */ 111203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 112203c4805SLuis R. Rodriguez 113203c4805SLuis R. Rodriguez /* Handle any link-level address change. */ 1141510718dSLuis R. Rodriguez ath9k_hw_setmac(ah, common->macaddr); 115203c4805SLuis R. Rodriguez 116203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 117203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 118203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 119203c4805SLuis R. Rodriguez } 120203c4805SLuis R. Rodriguez 121b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 122b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 123b5c80475SFelix Fietkau { 124b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 125b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 126b5c80475SFelix Fietkau struct sk_buff *skb; 127b5c80475SFelix Fietkau struct ath_buf *bf; 128b5c80475SFelix Fietkau 129b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 130b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 131b5c80475SFelix Fietkau return false; 132b5c80475SFelix Fietkau 133b5c80475SFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 134b5c80475SFelix Fietkau list_del_init(&bf->list); 135b5c80475SFelix Fietkau 136b5c80475SFelix Fietkau skb = bf->bf_mpdu; 137b5c80475SFelix Fietkau 138b5c80475SFelix Fietkau ATH_RXBUF_RESET(bf); 139b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 140b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 141b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 142b5c80475SFelix Fietkau 143b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 144b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 145b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_fifo, skb); 146b5c80475SFelix Fietkau 147b5c80475SFelix Fietkau return true; 148b5c80475SFelix Fietkau } 149b5c80475SFelix Fietkau 150b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 151b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype, int size) 152b5c80475SFelix Fietkau { 153b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 154b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 155b5c80475SFelix Fietkau u32 nbuf = 0; 156b5c80475SFelix Fietkau 157b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 158b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 159b5c80475SFelix Fietkau ath_print(common, ATH_DBG_QUEUE, "No free rx buf available\n"); 160b5c80475SFelix Fietkau return; 161b5c80475SFelix Fietkau } 162b5c80475SFelix Fietkau 163b5c80475SFelix Fietkau while (!list_empty(&sc->rx.rxbuf)) { 164b5c80475SFelix Fietkau nbuf++; 165b5c80475SFelix Fietkau 166b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 167b5c80475SFelix Fietkau break; 168b5c80475SFelix Fietkau 169b5c80475SFelix Fietkau if (nbuf >= size) 170b5c80475SFelix Fietkau break; 171b5c80475SFelix Fietkau } 172b5c80475SFelix Fietkau } 173b5c80475SFelix Fietkau 174b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 175b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 176b5c80475SFelix Fietkau { 177b5c80475SFelix Fietkau struct ath_buf *bf; 178b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 179b5c80475SFelix Fietkau struct sk_buff *skb; 180b5c80475SFelix Fietkau 181b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 182b5c80475SFelix Fietkau 183b5c80475SFelix Fietkau while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 184b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 185b5c80475SFelix Fietkau BUG_ON(!bf); 186b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 187b5c80475SFelix Fietkau } 188b5c80475SFelix Fietkau } 189b5c80475SFelix Fietkau 190b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 191b5c80475SFelix Fietkau { 192b5c80475SFelix Fietkau struct ath_buf *bf; 193b5c80475SFelix Fietkau 194b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 195b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 196b5c80475SFelix Fietkau 197b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 198b5c80475SFelix Fietkau if (bf->bf_mpdu) 199b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 200b5c80475SFelix Fietkau } 201b5c80475SFelix Fietkau 202b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 203b5c80475SFelix Fietkau 204b5c80475SFelix Fietkau kfree(sc->rx.rx_bufptr); 205b5c80475SFelix Fietkau sc->rx.rx_bufptr = NULL; 206b5c80475SFelix Fietkau } 207b5c80475SFelix Fietkau 208b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 209b5c80475SFelix Fietkau { 210b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_fifo); 211b5c80475SFelix Fietkau skb_queue_head_init(&rx_edma->rx_buffers); 212b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 213b5c80475SFelix Fietkau } 214b5c80475SFelix Fietkau 215b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 216b5c80475SFelix Fietkau { 217b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 218b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 219b5c80475SFelix Fietkau struct sk_buff *skb; 220b5c80475SFelix Fietkau struct ath_buf *bf; 221b5c80475SFelix Fietkau int error = 0, i; 222b5c80475SFelix Fietkau u32 size; 223b5c80475SFelix Fietkau 224b5c80475SFelix Fietkau 225b5c80475SFelix Fietkau common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN + 226b5c80475SFelix Fietkau ah->caps.rx_status_len, 227b5c80475SFelix Fietkau min(common->cachelsz, (u16)64)); 228b5c80475SFelix Fietkau 229b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 230b5c80475SFelix Fietkau ah->caps.rx_status_len); 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 233b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 234b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 235b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 236b5c80475SFelix Fietkau 237b5c80475SFelix Fietkau size = sizeof(struct ath_buf) * nbufs; 238b5c80475SFelix Fietkau bf = kzalloc(size, GFP_KERNEL); 239b5c80475SFelix Fietkau if (!bf) 240b5c80475SFelix Fietkau return -ENOMEM; 241b5c80475SFelix Fietkau 242b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 243b5c80475SFelix Fietkau sc->rx.rx_bufptr = bf; 244b5c80475SFelix Fietkau 245b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 246b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 247b5c80475SFelix Fietkau if (!skb) { 248b5c80475SFelix Fietkau error = -ENOMEM; 249b5c80475SFelix Fietkau goto rx_init_fail; 250b5c80475SFelix Fietkau } 251b5c80475SFelix Fietkau 252b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 253b5c80475SFelix Fietkau bf->bf_mpdu = skb; 254b5c80475SFelix Fietkau 255b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 256b5c80475SFelix Fietkau common->rx_bufsize, 257b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 258b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 259b5c80475SFelix Fietkau bf->bf_buf_addr))) { 260b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 261b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 262b5c80475SFelix Fietkau ath_print(common, ATH_DBG_FATAL, 263b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 264b5c80475SFelix Fietkau error = -ENOMEM; 265b5c80475SFelix Fietkau goto rx_init_fail; 266b5c80475SFelix Fietkau } 267b5c80475SFelix Fietkau 268b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271b5c80475SFelix Fietkau return 0; 272b5c80475SFelix Fietkau 273b5c80475SFelix Fietkau rx_init_fail: 274b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 275b5c80475SFelix Fietkau return error; 276b5c80475SFelix Fietkau } 277b5c80475SFelix Fietkau 278b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 279b5c80475SFelix Fietkau { 280b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 281b5c80475SFelix Fietkau 282b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 283b5c80475SFelix Fietkau 284b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP, 285b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize); 286b5c80475SFelix Fietkau 287b5c80475SFelix Fietkau ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP, 288b5c80475SFelix Fietkau sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize); 289b5c80475SFelix Fietkau 290b5c80475SFelix Fietkau spin_unlock_bh(&sc->rx.rxbuflock); 291b5c80475SFelix Fietkau 292b5c80475SFelix Fietkau ath_opmode_init(sc); 293b5c80475SFelix Fietkau 294b5c80475SFelix Fietkau ath9k_hw_startpcureceive(sc->sc_ah); 295b5c80475SFelix Fietkau } 296b5c80475SFelix Fietkau 297b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 298b5c80475SFelix Fietkau { 299b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 300b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 301b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 302b5c80475SFelix Fietkau spin_unlock_bh(&sc->rx.rxbuflock); 303b5c80475SFelix Fietkau } 304b5c80475SFelix Fietkau 305203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 306203c4805SLuis R. Rodriguez { 30727c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 308203c4805SLuis R. Rodriguez struct sk_buff *skb; 309203c4805SLuis R. Rodriguez struct ath_buf *bf; 310203c4805SLuis R. Rodriguez int error = 0; 311203c4805SLuis R. Rodriguez 312203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxflushlock); 313203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 314203c4805SLuis R. Rodriguez spin_lock_init(&sc->rx.rxbuflock); 315203c4805SLuis R. Rodriguez 316b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 317b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 318b5c80475SFelix Fietkau } else { 319cc861f74SLuis R. Rodriguez common->rx_bufsize = roundup(IEEE80211_MAX_MPDU_LEN, 32027c51f1aSLuis R. Rodriguez min(common->cachelsz, (u16)64)); 321203c4805SLuis R. Rodriguez 322c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n", 323cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 324203c4805SLuis R. Rodriguez 325203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 326203c4805SLuis R. Rodriguez 327203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 3284adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 329203c4805SLuis R. Rodriguez if (error != 0) { 330c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 331b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 332b5c80475SFelix Fietkau error); 333203c4805SLuis R. Rodriguez goto err; 334203c4805SLuis R. Rodriguez } 335203c4805SLuis R. Rodriguez 336203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 337b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 338b5c80475SFelix Fietkau GFP_KERNEL); 339203c4805SLuis R. Rodriguez if (skb == NULL) { 340203c4805SLuis R. Rodriguez error = -ENOMEM; 341203c4805SLuis R. Rodriguez goto err; 342203c4805SLuis R. Rodriguez } 343203c4805SLuis R. Rodriguez 344203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 345203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 346cc861f74SLuis R. Rodriguez common->rx_bufsize, 347203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 348203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 349203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 350203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 351203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 352c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 353203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 354203c4805SLuis R. Rodriguez error = -ENOMEM; 355203c4805SLuis R. Rodriguez goto err; 356203c4805SLuis R. Rodriguez } 357203c4805SLuis R. Rodriguez bf->bf_dmacontext = bf->bf_buf_addr; 358203c4805SLuis R. Rodriguez } 359203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 360b5c80475SFelix Fietkau } 361203c4805SLuis R. Rodriguez 362203c4805SLuis R. Rodriguez err: 363203c4805SLuis R. Rodriguez if (error) 364203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 365203c4805SLuis R. Rodriguez 366203c4805SLuis R. Rodriguez return error; 367203c4805SLuis R. Rodriguez } 368203c4805SLuis R. Rodriguez 369203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 370203c4805SLuis R. Rodriguez { 371cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 372cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 373203c4805SLuis R. Rodriguez struct sk_buff *skb; 374203c4805SLuis R. Rodriguez struct ath_buf *bf; 375203c4805SLuis R. Rodriguez 376b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 377b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 378b5c80475SFelix Fietkau return; 379b5c80475SFelix Fietkau } else { 380203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 381203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 382203c4805SLuis R. Rodriguez if (skb) { 383203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 384b5c80475SFelix Fietkau common->rx_bufsize, 385b5c80475SFelix Fietkau DMA_FROM_DEVICE); 386203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 387203c4805SLuis R. Rodriguez } 388203c4805SLuis R. Rodriguez } 389203c4805SLuis R. Rodriguez 390203c4805SLuis R. Rodriguez if (sc->rx.rxdma.dd_desc_len != 0) 391203c4805SLuis R. Rodriguez ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf); 392203c4805SLuis R. Rodriguez } 393b5c80475SFelix Fietkau } 394203c4805SLuis R. Rodriguez 395203c4805SLuis R. Rodriguez /* 396203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 397203c4805SLuis R. Rodriguez * operating mode and state: 398203c4805SLuis R. Rodriguez * 399203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 400203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 401203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 402203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 403203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 404203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 405203c4805SLuis R. Rodriguez * o accept beacons: 406203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 407203c4805SLuis R. Rodriguez * node table entries for peers, 408203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 409203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 410203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 411203c4805SLuis R. Rodriguez * - when scanning 412203c4805SLuis R. Rodriguez */ 413203c4805SLuis R. Rodriguez 414203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 415203c4805SLuis R. Rodriguez { 416203c4805SLuis R. Rodriguez #define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR) 417203c4805SLuis R. Rodriguez 418203c4805SLuis R. Rodriguez u32 rfilt; 419203c4805SLuis R. Rodriguez 420203c4805SLuis R. Rodriguez rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE) 421203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 422203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 423203c4805SLuis R. Rodriguez 424203c4805SLuis R. Rodriguez /* If not a STA, enable processing of Probe Requests */ 425203c4805SLuis R. Rodriguez if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION) 426203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 427203c4805SLuis R. Rodriguez 428203c4805SLuis R. Rodriguez /* 429203c4805SLuis R. Rodriguez * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station 430203c4805SLuis R. Rodriguez * mode interface or when in monitor mode. AP mode does not need this 431203c4805SLuis R. Rodriguez * since it receives all in-BSS frames anyway. 432203c4805SLuis R. Rodriguez */ 433203c4805SLuis R. Rodriguez if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) && 434203c4805SLuis R. Rodriguez (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) || 435203c4805SLuis R. Rodriguez (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR)) 436203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez if (sc->rx.rxfilter & FIF_CONTROL) 439203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 440203c4805SLuis R. Rodriguez 441203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 442203c4805SLuis R. Rodriguez !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)) 443203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 444203c4805SLuis R. Rodriguez else 445203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 446203c4805SLuis R. Rodriguez 44766afad01SSenthil Balasubramanian if ((AR_SREV_9280_10_OR_LATER(sc->sc_ah) || 44866afad01SSenthil Balasubramanian AR_SREV_9285_10_OR_LATER(sc->sc_ah)) && 44966afad01SSenthil Balasubramanian (sc->sc_ah->opmode == NL80211_IFTYPE_AP) && 45066afad01SSenthil Balasubramanian (sc->rx.rxfilter & FIF_PSPOLL)) 451203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 452203c4805SLuis R. Rodriguez 4537ea310beSSujith if (conf_is_ht(&sc->hw->conf)) 4547ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4557ea310beSSujith 4565eb6ba83SJavier Cardona if (sc->sec_wiphy || (sc->rx.rxfilter & FIF_OTHER_BSS)) { 457203c4805SLuis R. Rodriguez /* TODO: only needed if more than one BSSID is in use in 458203c4805SLuis R. Rodriguez * station/adhoc mode */ 4595eb6ba83SJavier Cardona /* The following may also be needed for other older chips */ 4605eb6ba83SJavier Cardona if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160) 4615eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 462203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 463203c4805SLuis R. Rodriguez } 464203c4805SLuis R. Rodriguez 465203c4805SLuis R. Rodriguez return rfilt; 466203c4805SLuis R. Rodriguez 467203c4805SLuis R. Rodriguez #undef RX_FILTER_PRESERVE 468203c4805SLuis R. Rodriguez } 469203c4805SLuis R. Rodriguez 470203c4805SLuis R. Rodriguez int ath_startrecv(struct ath_softc *sc) 471203c4805SLuis R. Rodriguez { 472203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 473203c4805SLuis R. Rodriguez struct ath_buf *bf, *tbf; 474203c4805SLuis R. Rodriguez 475b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 476b5c80475SFelix Fietkau ath_edma_start_recv(sc); 477b5c80475SFelix Fietkau return 0; 478b5c80475SFelix Fietkau } 479b5c80475SFelix Fietkau 480203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxbuflock); 481203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 482203c4805SLuis R. Rodriguez goto start_recv; 483203c4805SLuis R. Rodriguez 484203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 485203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 486203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 487203c4805SLuis R. Rodriguez } 488203c4805SLuis R. Rodriguez 489203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 490203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 491203c4805SLuis R. Rodriguez goto start_recv; 492203c4805SLuis R. Rodriguez 493203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 494203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 495203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 496203c4805SLuis R. Rodriguez 497203c4805SLuis R. Rodriguez start_recv: 498203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 499203c4805SLuis R. Rodriguez ath_opmode_init(sc); 500203c4805SLuis R. Rodriguez ath9k_hw_startpcureceive(ah); 501203c4805SLuis R. Rodriguez 502203c4805SLuis R. Rodriguez return 0; 503203c4805SLuis R. Rodriguez } 504203c4805SLuis R. Rodriguez 505203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 506203c4805SLuis R. Rodriguez { 507203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 508203c4805SLuis R. Rodriguez bool stopped; 509203c4805SLuis R. Rodriguez 510203c4805SLuis R. Rodriguez ath9k_hw_stoppcurecv(ah); 511203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 512203c4805SLuis R. Rodriguez stopped = ath9k_hw_stopdmarecv(ah); 513b5c80475SFelix Fietkau 514b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 515b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 516b5c80475SFelix Fietkau else 517203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 518203c4805SLuis R. Rodriguez 519203c4805SLuis R. Rodriguez return stopped; 520203c4805SLuis R. Rodriguez } 521203c4805SLuis R. Rodriguez 522203c4805SLuis R. Rodriguez void ath_flushrecv(struct ath_softc *sc) 523203c4805SLuis R. Rodriguez { 524203c4805SLuis R. Rodriguez spin_lock_bh(&sc->rx.rxflushlock); 525203c4805SLuis R. Rodriguez sc->sc_flags |= SC_OP_RXFLUSH; 526b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 527b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, true); 528b5c80475SFelix Fietkau ath_rx_tasklet(sc, 1, false); 529203c4805SLuis R. Rodriguez sc->sc_flags &= ~SC_OP_RXFLUSH; 530203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxflushlock); 531203c4805SLuis R. Rodriguez } 532203c4805SLuis R. Rodriguez 533cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 534cc65965cSJouni Malinen { 535cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 536cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 537cc65965cSJouni Malinen u8 *pos, *end, id, elen; 538cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 539cc65965cSJouni Malinen 540cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 541cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 542cc65965cSJouni Malinen end = skb->data + skb->len; 543cc65965cSJouni Malinen 544cc65965cSJouni Malinen while (pos + 2 < end) { 545cc65965cSJouni Malinen id = *pos++; 546cc65965cSJouni Malinen elen = *pos++; 547cc65965cSJouni Malinen if (pos + elen > end) 548cc65965cSJouni Malinen break; 549cc65965cSJouni Malinen 550cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 551cc65965cSJouni Malinen if (elen < sizeof(*tim)) 552cc65965cSJouni Malinen break; 553cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 554cc65965cSJouni Malinen if (tim->dtim_count != 0) 555cc65965cSJouni Malinen break; 556cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 557cc65965cSJouni Malinen } 558cc65965cSJouni Malinen 559cc65965cSJouni Malinen pos += elen; 560cc65965cSJouni Malinen } 561cc65965cSJouni Malinen 562cc65965cSJouni Malinen return false; 563cc65965cSJouni Malinen } 564cc65965cSJouni Malinen 565cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 566cc65965cSJouni Malinen { 567cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 5681510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 569cc65965cSJouni Malinen 570cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 571cc65965cSJouni Malinen return; 572cc65965cSJouni Malinen 573cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 5741510718dSLuis R. Rodriguez if (memcmp(common->curbssid, mgmt->bssid, ETH_ALEN) != 0) 575cc65965cSJouni Malinen return; /* not from our current AP */ 576cc65965cSJouni Malinen 5771b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 578293dc5dfSGabor Juhos 5791b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5801b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 581c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 582c46917bbSLuis R. Rodriguez "Reconfigure Beacon timers based on " 583ccdfeab6SJouni Malinen "timestamp from the AP\n"); 584ccdfeab6SJouni Malinen ath_beacon_config(sc, NULL); 585ccdfeab6SJouni Malinen } 586ccdfeab6SJouni Malinen 587cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 588cc65965cSJouni Malinen /* 589cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 59058f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 59158f5fffdSGabor Juhos * received properly, the next beacon frame will work as 59258f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 59358f5fffdSGabor Juhos * so we are waiting for it as well. 594cc65965cSJouni Malinen */ 595c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, "Received DTIM beacon indicating " 596cc65965cSJouni Malinen "buffered broadcast/multicast frame(s)\n"); 5971b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 598cc65965cSJouni Malinen return; 599cc65965cSJouni Malinen } 600cc65965cSJouni Malinen 6011b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 602cc65965cSJouni Malinen /* 603cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 604cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 605cc65965cSJouni Malinen * been delivered. 606cc65965cSJouni Malinen */ 6071b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 608c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 609c46917bbSLuis R. Rodriguez "PS wait for CAB frames timed out\n"); 610cc65965cSJouni Malinen } 611cc65965cSJouni Malinen } 612cc65965cSJouni Malinen 613cc65965cSJouni Malinen static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb) 614cc65965cSJouni Malinen { 615cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 616c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 617cc65965cSJouni Malinen 618cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 619cc65965cSJouni Malinen 620cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 6211b04b930SSujith if ((sc->ps_flags & PS_WAIT_FOR_BEACON) && 6229a23f9caSJouni Malinen ieee80211_is_beacon(hdr->frame_control)) 623cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 6241b04b930SSujith else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 625cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 626cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 627cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 628cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 629cc65965cSJouni Malinen /* 630cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 631cc65965cSJouni Malinen * point. 632cc65965cSJouni Malinen */ 6331b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 634c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 635c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6361b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6379a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6389a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6391b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 640c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_PS, 641c46917bbSLuis R. Rodriguez "Going back to sleep after having received " 642f643e51dSPavel Roskin "PS-Poll data (0x%lx)\n", 6431b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6441b04b930SSujith PS_WAIT_FOR_CAB | 6451b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6461b04b930SSujith PS_WAIT_FOR_TX_ACK)); 647cc65965cSJouni Malinen } 648cc65965cSJouni Malinen } 649cc65965cSJouni Malinen 650b4afffc0SLuis R. Rodriguez static void ath_rx_send_to_mac80211(struct ieee80211_hw *hw, 651b4afffc0SLuis R. Rodriguez struct ath_softc *sc, struct sk_buff *skb, 6525ca42627SLuis R. Rodriguez struct ieee80211_rx_status *rxs) 6539d64a3cfSJouni Malinen { 6549d64a3cfSJouni Malinen struct ieee80211_hdr *hdr; 6559d64a3cfSJouni Malinen 6569d64a3cfSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 6579d64a3cfSJouni Malinen 6589d64a3cfSJouni Malinen /* Send the frame to mac80211 */ 6599d64a3cfSJouni Malinen if (is_multicast_ether_addr(hdr->addr1)) { 6609d64a3cfSJouni Malinen int i; 6619d64a3cfSJouni Malinen /* 6629d64a3cfSJouni Malinen * Deliver broadcast/multicast frames to all suitable 6639d64a3cfSJouni Malinen * virtual wiphys. 6649d64a3cfSJouni Malinen */ 6659d64a3cfSJouni Malinen /* TODO: filter based on channel configuration */ 6669d64a3cfSJouni Malinen for (i = 0; i < sc->num_sec_wiphy; i++) { 6679d64a3cfSJouni Malinen struct ath_wiphy *aphy = sc->sec_wiphy[i]; 6689d64a3cfSJouni Malinen struct sk_buff *nskb; 6699d64a3cfSJouni Malinen if (aphy == NULL) 6709d64a3cfSJouni Malinen continue; 6719d64a3cfSJouni Malinen nskb = skb_copy(skb, GFP_ATOMIC); 6725ca42627SLuis R. Rodriguez if (!nskb) 6735ca42627SLuis R. Rodriguez continue; 674f1d58c25SJohannes Berg ieee80211_rx(aphy->hw, nskb); 6759d64a3cfSJouni Malinen } 676f1d58c25SJohannes Berg ieee80211_rx(sc->hw, skb); 6775ca42627SLuis R. Rodriguez } else 6789d64a3cfSJouni Malinen /* Deliver unicast frames based on receiver address */ 679b4afffc0SLuis R. Rodriguez ieee80211_rx(hw, skb); 6809d64a3cfSJouni Malinen } 6819d64a3cfSJouni Malinen 682b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 683b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 684203c4805SLuis R. Rodriguez { 685b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 686203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 68727c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 688b5c80475SFelix Fietkau struct sk_buff *skb; 689b5c80475SFelix Fietkau struct ath_buf *bf; 690b5c80475SFelix Fietkau int ret; 691203c4805SLuis R. Rodriguez 692b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 693b5c80475SFelix Fietkau if (!skb) 694b5c80475SFelix Fietkau return false; 695203c4805SLuis R. Rodriguez 696b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 697b5c80475SFelix Fietkau BUG_ON(!bf); 698b5c80475SFelix Fietkau 699b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 700b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 701b5c80475SFelix Fietkau 702b5c80475SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, NULL, skb->data); 703b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 704b5c80475SFelix Fietkau return false; 705b5c80475SFelix Fietkau 706b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 707b5c80475SFelix Fietkau if (ret == -EINVAL) { 708b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 709b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 710b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 711b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 712b5c80475SFelix Fietkau if (!skb) 713b5c80475SFelix Fietkau return true; 714b5c80475SFelix Fietkau 715b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 716b5c80475SFelix Fietkau BUG_ON(!bf); 717b5c80475SFelix Fietkau 718b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 719b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 720b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 721*083e3e8dSVasanthakumar Thiagarajan return true; 722b5c80475SFelix Fietkau } 723b5c80475SFelix Fietkau skb_queue_tail(&rx_edma->rx_buffers, skb); 724b5c80475SFelix Fietkau 725b5c80475SFelix Fietkau return true; 726b5c80475SFelix Fietkau } 727b5c80475SFelix Fietkau 728b5c80475SFelix Fietkau static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 729b5c80475SFelix Fietkau struct ath_rx_status *rs, 730b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 731b5c80475SFelix Fietkau { 732b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 733b5c80475SFelix Fietkau struct sk_buff *skb; 734b5c80475SFelix Fietkau struct ath_buf *bf; 735b5c80475SFelix Fietkau 736b5c80475SFelix Fietkau while (ath_edma_get_buffers(sc, qtype)); 737b5c80475SFelix Fietkau skb = __skb_dequeue(&rx_edma->rx_buffers); 738b5c80475SFelix Fietkau if (!skb) 739b5c80475SFelix Fietkau return NULL; 740b5c80475SFelix Fietkau 741b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 742b5c80475SFelix Fietkau ath9k_hw_process_rxdesc_edma(sc->sc_ah, rs, skb->data); 743b5c80475SFelix Fietkau return bf; 744b5c80475SFelix Fietkau } 745b5c80475SFelix Fietkau 746b5c80475SFelix Fietkau static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc, 747b5c80475SFelix Fietkau struct ath_rx_status *rs) 748b5c80475SFelix Fietkau { 749b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 750b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 751b5c80475SFelix Fietkau struct ath_desc *ds; 752b5c80475SFelix Fietkau struct ath_buf *bf; 753b5c80475SFelix Fietkau int ret; 754203c4805SLuis R. Rodriguez 755203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 756203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 757b5c80475SFelix Fietkau return NULL; 758203c4805SLuis R. Rodriguez } 759203c4805SLuis R. Rodriguez 760203c4805SLuis R. Rodriguez bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list); 761203c4805SLuis R. Rodriguez ds = bf->bf_desc; 762203c4805SLuis R. Rodriguez 763203c4805SLuis R. Rodriguez /* 764203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 765203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 766203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 767203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 768203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 769203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 770203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 771203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 772203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 773203c4805SLuis R. Rodriguez */ 774b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs, 0); 775b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 77629bffa96SFelix Fietkau struct ath_rx_status trs; 777203c4805SLuis R. Rodriguez struct ath_buf *tbf; 778203c4805SLuis R. Rodriguez struct ath_desc *tds; 779203c4805SLuis R. Rodriguez 78029bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 781203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 782203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 783b5c80475SFelix Fietkau return NULL; 784203c4805SLuis R. Rodriguez } 785203c4805SLuis R. Rodriguez 786203c4805SLuis R. Rodriguez tbf = list_entry(bf->list.next, struct ath_buf, list); 787203c4805SLuis R. Rodriguez 788203c4805SLuis R. Rodriguez /* 789203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 790203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 791203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 792203c4805SLuis R. Rodriguez * set or not. 793203c4805SLuis R. Rodriguez * 794203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 795203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 796203c4805SLuis R. Rodriguez * this descriptor and continue... 797203c4805SLuis R. Rodriguez */ 798203c4805SLuis R. Rodriguez 799203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 800b5c80475SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, tds, &trs, 0); 801b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 802b5c80475SFelix Fietkau return NULL; 803203c4805SLuis R. Rodriguez } 804203c4805SLuis R. Rodriguez 805b5c80475SFelix Fietkau if (!bf->bf_mpdu) 806b5c80475SFelix Fietkau return bf; 807203c4805SLuis R. Rodriguez 808203c4805SLuis R. Rodriguez /* 809203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 810203c4805SLuis R. Rodriguez * 1. accessing the frame 811203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 812203c4805SLuis R. Rodriguez */ 813b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 814cc861f74SLuis R. Rodriguez common->rx_bufsize, 815203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 816203c4805SLuis R. Rodriguez 817b5c80475SFelix Fietkau return bf; 818b5c80475SFelix Fietkau } 819b5c80475SFelix Fietkau 820b5c80475SFelix Fietkau 821b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 822b5c80475SFelix Fietkau { 823b5c80475SFelix Fietkau struct ath_buf *bf; 824b5c80475SFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb; 825b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 826b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 827b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 828b5c80475SFelix Fietkau /* 829b5c80475SFelix Fietkau * The hw can techncically differ from common->hw when using ath9k 830b5c80475SFelix Fietkau * virtual wiphy so to account for that we iterate over the active 831b5c80475SFelix Fietkau * wiphys and find the appropriate wiphy and therefore hw. 832b5c80475SFelix Fietkau */ 833b5c80475SFelix Fietkau struct ieee80211_hw *hw = NULL; 834b5c80475SFelix Fietkau struct ieee80211_hdr *hdr; 835b5c80475SFelix Fietkau int retval; 836b5c80475SFelix Fietkau bool decrypt_error = false; 837b5c80475SFelix Fietkau struct ath_rx_status rs; 838b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 839b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 840b5c80475SFelix Fietkau int dma_type; 841b5c80475SFelix Fietkau 842b5c80475SFelix Fietkau if (edma) 843b5c80475SFelix Fietkau dma_type = DMA_FROM_DEVICE; 844b5c80475SFelix Fietkau else 845b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 846b5c80475SFelix Fietkau 847b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 848b5c80475SFelix Fietkau spin_lock_bh(&sc->rx.rxbuflock); 849b5c80475SFelix Fietkau 850b5c80475SFelix Fietkau do { 851b5c80475SFelix Fietkau /* If handling rx interrupt and flush is in progress => exit */ 852b5c80475SFelix Fietkau if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0)) 853b5c80475SFelix Fietkau break; 854b5c80475SFelix Fietkau 855b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 856b5c80475SFelix Fietkau if (edma) 857b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 858b5c80475SFelix Fietkau else 859b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 860b5c80475SFelix Fietkau 861b5c80475SFelix Fietkau if (!bf) 862b5c80475SFelix Fietkau break; 863b5c80475SFelix Fietkau 864b5c80475SFelix Fietkau skb = bf->bf_mpdu; 865b5c80475SFelix Fietkau if (!skb) 866b5c80475SFelix Fietkau continue; 867b5c80475SFelix Fietkau 868b4afffc0SLuis R. Rodriguez hdr = (struct ieee80211_hdr *) skb->data; 8695ca42627SLuis R. Rodriguez rxs = IEEE80211_SKB_RXCB(skb); 8705ca42627SLuis R. Rodriguez 871b4afffc0SLuis R. Rodriguez hw = ath_get_virt_hw(sc, hdr); 872b4afffc0SLuis R. Rodriguez 87329bffa96SFelix Fietkau ath_debug_stat_rx(sc, &rs); 8741395d3f0SSujith 875203c4805SLuis R. Rodriguez /* 876203c4805SLuis R. Rodriguez * If we're asked to flush receive queue, directly 877203c4805SLuis R. Rodriguez * chain it back at the queue without processing it. 878203c4805SLuis R. Rodriguez */ 879203c4805SLuis R. Rodriguez if (flush) 880203c4805SLuis R. Rodriguez goto requeue; 881203c4805SLuis R. Rodriguez 88229bffa96SFelix Fietkau retval = ath9k_cmn_rx_skb_preprocess(common, hw, skb, &rs, 8831e875e9fSLuis R. Rodriguez rxs, &decrypt_error); 8841e875e9fSLuis R. Rodriguez if (retval) 885203c4805SLuis R. Rodriguez goto requeue; 886203c4805SLuis R. Rodriguez 887203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 888203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 889cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 890203c4805SLuis R. Rodriguez 891203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 892203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 893203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 894203c4805SLuis R. Rodriguez * processing. */ 895203c4805SLuis R. Rodriguez if (!requeue_skb) 896203c4805SLuis R. Rodriguez goto requeue; 897203c4805SLuis R. Rodriguez 898203c4805SLuis R. Rodriguez /* Unmap the frame */ 899203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 900cc861f74SLuis R. Rodriguez common->rx_bufsize, 901b5c80475SFelix Fietkau dma_type); 902203c4805SLuis R. Rodriguez 903b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 904b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 905b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 906203c4805SLuis R. Rodriguez 90729bffa96SFelix Fietkau ath9k_cmn_rx_skb_postprocess(common, skb, &rs, 908c9b14170SLuis R. Rodriguez rxs, decrypt_error); 909203c4805SLuis R. Rodriguez 910203c4805SLuis R. Rodriguez /* We will now give hardware our shiny new allocated skb */ 911203c4805SLuis R. Rodriguez bf->bf_mpdu = requeue_skb; 912203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 913cc861f74SLuis R. Rodriguez common->rx_bufsize, 914b5c80475SFelix Fietkau dma_type); 915203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 916203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 917203c4805SLuis R. Rodriguez dev_kfree_skb_any(requeue_skb); 918203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 919c46917bbSLuis R. Rodriguez ath_print(common, ATH_DBG_FATAL, 920203c4805SLuis R. Rodriguez "dma_mapping_error() on RX\n"); 9215ca42627SLuis R. Rodriguez ath_rx_send_to_mac80211(hw, sc, skb, rxs); 922203c4805SLuis R. Rodriguez break; 923203c4805SLuis R. Rodriguez } 924203c4805SLuis R. Rodriguez bf->bf_dmacontext = bf->bf_buf_addr; 925203c4805SLuis R. Rodriguez 926203c4805SLuis R. Rodriguez /* 927203c4805SLuis R. Rodriguez * change the default rx antenna if rx diversity chooses the 928203c4805SLuis R. Rodriguez * other antenna 3 times in a row. 929203c4805SLuis R. Rodriguez */ 93029bffa96SFelix Fietkau if (sc->rx.defant != rs.rs_antenna) { 931203c4805SLuis R. Rodriguez if (++sc->rx.rxotherant >= 3) 93229bffa96SFelix Fietkau ath_setdefantenna(sc, rs.rs_antenna); 933203c4805SLuis R. Rodriguez } else { 934203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 935203c4805SLuis R. Rodriguez } 936203c4805SLuis R. Rodriguez 9371b04b930SSujith if (unlikely(sc->ps_flags & (PS_WAIT_FOR_BEACON | 9381b04b930SSujith PS_WAIT_FOR_CAB | 9391b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA))) 940cc65965cSJouni Malinen ath_rx_ps(sc, skb); 941cc65965cSJouni Malinen 9425ca42627SLuis R. Rodriguez ath_rx_send_to_mac80211(hw, sc, skb, rxs); 943cc65965cSJouni Malinen 944203c4805SLuis R. Rodriguez requeue: 945b5c80475SFelix Fietkau if (edma) { 946b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 947b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 948b5c80475SFelix Fietkau } else { 949203c4805SLuis R. Rodriguez list_move_tail(&bf->list, &sc->rx.rxbuf); 950203c4805SLuis R. Rodriguez ath_rx_buf_link(sc, bf); 951b5c80475SFelix Fietkau } 952203c4805SLuis R. Rodriguez } while (1); 953203c4805SLuis R. Rodriguez 954203c4805SLuis R. Rodriguez spin_unlock_bh(&sc->rx.rxbuflock); 955203c4805SLuis R. Rodriguez 956203c4805SLuis R. Rodriguez return 0; 957203c4805SLuis R. Rodriguez } 958