1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 18203c4805SLuis R. Rodriguez #include "ath9k.h" 19b622a720SLuis R. Rodriguez #include "ar9003_mac.h" 20203c4805SLuis R. Rodriguez 211a04d59dSFelix Fietkau #define SKB_CB_ATHBUF(__skb) (*((struct ath_rxbuf **)__skb->cb)) 22b5c80475SFelix Fietkau 23ededf1f8SVasanthakumar Thiagarajan static inline bool ath9k_check_auto_sleep(struct ath_softc *sc) 24ededf1f8SVasanthakumar Thiagarajan { 25ededf1f8SVasanthakumar Thiagarajan return sc->ps_enabled && 26ededf1f8SVasanthakumar Thiagarajan (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP); 27ededf1f8SVasanthakumar Thiagarajan } 28ededf1f8SVasanthakumar Thiagarajan 29203c4805SLuis R. Rodriguez /* 30203c4805SLuis R. Rodriguez * Setup and link descriptors. 31203c4805SLuis R. Rodriguez * 32203c4805SLuis R. Rodriguez * 11N: we can no longer afford to self link the last descriptor. 33203c4805SLuis R. Rodriguez * MAC acknowledges BA status as long as it copies frames to host 34203c4805SLuis R. Rodriguez * buffer (or rx fifo). This can incorrectly acknowledge packets 35203c4805SLuis R. Rodriguez * to a sender if last desc is self-linked. 36203c4805SLuis R. Rodriguez */ 377dd74f5fSFelix Fietkau static void ath_rx_buf_link(struct ath_softc *sc, struct ath_rxbuf *bf, 387dd74f5fSFelix Fietkau bool flush) 39203c4805SLuis R. Rodriguez { 40203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 41cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 42203c4805SLuis R. Rodriguez struct ath_desc *ds; 43203c4805SLuis R. Rodriguez struct sk_buff *skb; 44203c4805SLuis R. Rodriguez 45203c4805SLuis R. Rodriguez ds = bf->bf_desc; 46203c4805SLuis R. Rodriguez ds->ds_link = 0; /* link to null */ 47203c4805SLuis R. Rodriguez ds->ds_data = bf->bf_buf_addr; 48203c4805SLuis R. Rodriguez 49203c4805SLuis R. Rodriguez /* virtual addr of the beginning of the buffer. */ 50203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 519680e8a3SLuis R. Rodriguez BUG_ON(skb == NULL); 52203c4805SLuis R. Rodriguez ds->ds_vdata = skb->data; 53203c4805SLuis R. Rodriguez 54cc861f74SLuis R. Rodriguez /* 55cc861f74SLuis R. Rodriguez * setup rx descriptors. The rx_bufsize here tells the hardware 56203c4805SLuis R. Rodriguez * how much data it can DMA to us and that we are prepared 57cc861f74SLuis R. Rodriguez * to process 58cc861f74SLuis R. Rodriguez */ 59203c4805SLuis R. Rodriguez ath9k_hw_setuprxdesc(ah, ds, 60cc861f74SLuis R. Rodriguez common->rx_bufsize, 61203c4805SLuis R. Rodriguez 0); 62203c4805SLuis R. Rodriguez 637dd74f5fSFelix Fietkau if (sc->rx.rxlink) 64203c4805SLuis R. Rodriguez *sc->rx.rxlink = bf->bf_daddr; 657dd74f5fSFelix Fietkau else if (!flush) 667dd74f5fSFelix Fietkau ath9k_hw_putrxbuf(ah, bf->bf_daddr); 67203c4805SLuis R. Rodriguez 68203c4805SLuis R. Rodriguez sc->rx.rxlink = &ds->ds_link; 69203c4805SLuis R. Rodriguez } 70203c4805SLuis R. Rodriguez 717dd74f5fSFelix Fietkau static void ath_rx_buf_relink(struct ath_softc *sc, struct ath_rxbuf *bf, 727dd74f5fSFelix Fietkau bool flush) 73e96542e5SFelix Fietkau { 74e96542e5SFelix Fietkau if (sc->rx.buf_hold) 757dd74f5fSFelix Fietkau ath_rx_buf_link(sc, sc->rx.buf_hold, flush); 76e96542e5SFelix Fietkau 77e96542e5SFelix Fietkau sc->rx.buf_hold = bf; 78e96542e5SFelix Fietkau } 79e96542e5SFelix Fietkau 80203c4805SLuis R. Rodriguez static void ath_setdefantenna(struct ath_softc *sc, u32 antenna) 81203c4805SLuis R. Rodriguez { 82203c4805SLuis R. Rodriguez /* XXX block beacon interrupts */ 83203c4805SLuis R. Rodriguez ath9k_hw_setantenna(sc->sc_ah, antenna); 84203c4805SLuis R. Rodriguez sc->rx.defant = antenna; 85203c4805SLuis R. Rodriguez sc->rx.rxotherant = 0; 86203c4805SLuis R. Rodriguez } 87203c4805SLuis R. Rodriguez 88203c4805SLuis R. Rodriguez static void ath_opmode_init(struct ath_softc *sc) 89203c4805SLuis R. Rodriguez { 90203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 911510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 921510718dSLuis R. Rodriguez 93203c4805SLuis R. Rodriguez u32 rfilt, mfilt[2]; 94203c4805SLuis R. Rodriguez 95203c4805SLuis R. Rodriguez /* configure rx filter */ 96203c4805SLuis R. Rodriguez rfilt = ath_calcrxfilter(sc); 97203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, rfilt); 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez /* configure bssid mask */ 10013b81559SLuis R. Rodriguez ath_hw_setbssidmask(common); 101203c4805SLuis R. Rodriguez 102203c4805SLuis R. Rodriguez /* configure operational mode */ 103203c4805SLuis R. Rodriguez ath9k_hw_setopmode(ah); 104203c4805SLuis R. Rodriguez 105203c4805SLuis R. Rodriguez /* calculate and install multicast filter */ 106203c4805SLuis R. Rodriguez mfilt[0] = mfilt[1] = ~0; 107203c4805SLuis R. Rodriguez ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]); 108203c4805SLuis R. Rodriguez } 109203c4805SLuis R. Rodriguez 110b5c80475SFelix Fietkau static bool ath_rx_edma_buf_link(struct ath_softc *sc, 111b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 112b5c80475SFelix Fietkau { 113b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 114b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 115b5c80475SFelix Fietkau struct sk_buff *skb; 1161a04d59dSFelix Fietkau struct ath_rxbuf *bf; 117b5c80475SFelix Fietkau 118b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 119b5c80475SFelix Fietkau if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize) 120b5c80475SFelix Fietkau return false; 121b5c80475SFelix Fietkau 1221a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 123b5c80475SFelix Fietkau list_del_init(&bf->list); 124b5c80475SFelix Fietkau 125b5c80475SFelix Fietkau skb = bf->bf_mpdu; 126b5c80475SFelix Fietkau 127b5c80475SFelix Fietkau memset(skb->data, 0, ah->caps.rx_status_len); 128b5c80475SFelix Fietkau dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 129b5c80475SFelix Fietkau ah->caps.rx_status_len, DMA_TO_DEVICE); 130b5c80475SFelix Fietkau 131b5c80475SFelix Fietkau SKB_CB_ATHBUF(skb) = bf; 132b5c80475SFelix Fietkau ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype); 13307236bf3SSujith Manoharan __skb_queue_tail(&rx_edma->rx_fifo, skb); 134b5c80475SFelix Fietkau 135b5c80475SFelix Fietkau return true; 136b5c80475SFelix Fietkau } 137b5c80475SFelix Fietkau 138b5c80475SFelix Fietkau static void ath_rx_addbuffer_edma(struct ath_softc *sc, 1397a897203SSujith Manoharan enum ath9k_rx_qtype qtype) 140b5c80475SFelix Fietkau { 141b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 1421a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 143b5c80475SFelix Fietkau 144b5c80475SFelix Fietkau if (list_empty(&sc->rx.rxbuf)) { 145d2182b69SJoe Perches ath_dbg(common, QUEUE, "No free rx buf available\n"); 146b5c80475SFelix Fietkau return; 147b5c80475SFelix Fietkau } 148b5c80475SFelix Fietkau 1496a01f0c0SMohammed Shafi Shajakhan list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) 150b5c80475SFelix Fietkau if (!ath_rx_edma_buf_link(sc, qtype)) 151b5c80475SFelix Fietkau break; 152b5c80475SFelix Fietkau 153b5c80475SFelix Fietkau } 154b5c80475SFelix Fietkau 155b5c80475SFelix Fietkau static void ath_rx_remove_buffer(struct ath_softc *sc, 156b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 157b5c80475SFelix Fietkau { 1581a04d59dSFelix Fietkau struct ath_rxbuf *bf; 159b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma; 160b5c80475SFelix Fietkau struct sk_buff *skb; 161b5c80475SFelix Fietkau 162b5c80475SFelix Fietkau rx_edma = &sc->rx.rx_edma[qtype]; 163b5c80475SFelix Fietkau 16407236bf3SSujith Manoharan while ((skb = __skb_dequeue(&rx_edma->rx_fifo)) != NULL) { 165b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 166b5c80475SFelix Fietkau BUG_ON(!bf); 167b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 168b5c80475SFelix Fietkau } 169b5c80475SFelix Fietkau } 170b5c80475SFelix Fietkau 171b5c80475SFelix Fietkau static void ath_rx_edma_cleanup(struct ath_softc *sc) 172b5c80475SFelix Fietkau { 173ba542385SMohammed Shafi Shajakhan struct ath_hw *ah = sc->sc_ah; 174ba542385SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 1751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 176b5c80475SFelix Fietkau 177b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 178b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 179b5c80475SFelix Fietkau 180b5c80475SFelix Fietkau list_for_each_entry(bf, &sc->rx.rxbuf, list) { 181ba542385SMohammed Shafi Shajakhan if (bf->bf_mpdu) { 182ba542385SMohammed Shafi Shajakhan dma_unmap_single(sc->dev, bf->bf_buf_addr, 183ba542385SMohammed Shafi Shajakhan common->rx_bufsize, 184ba542385SMohammed Shafi Shajakhan DMA_BIDIRECTIONAL); 185b5c80475SFelix Fietkau dev_kfree_skb_any(bf->bf_mpdu); 186ba542385SMohammed Shafi Shajakhan bf->bf_buf_addr = 0; 187ba542385SMohammed Shafi Shajakhan bf->bf_mpdu = NULL; 188ba542385SMohammed Shafi Shajakhan } 189b5c80475SFelix Fietkau } 190b5c80475SFelix Fietkau } 191b5c80475SFelix Fietkau 192b5c80475SFelix Fietkau static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size) 193b5c80475SFelix Fietkau { 1945d07cca2SSujith Manoharan __skb_queue_head_init(&rx_edma->rx_fifo); 195b5c80475SFelix Fietkau rx_edma->rx_fifo_hwsize = size; 196b5c80475SFelix Fietkau } 197b5c80475SFelix Fietkau 198b5c80475SFelix Fietkau static int ath_rx_edma_init(struct ath_softc *sc, int nbufs) 199b5c80475SFelix Fietkau { 200b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 201b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 202b5c80475SFelix Fietkau struct sk_buff *skb; 2031a04d59dSFelix Fietkau struct ath_rxbuf *bf; 204b5c80475SFelix Fietkau int error = 0, i; 205b5c80475SFelix Fietkau u32 size; 206b5c80475SFelix Fietkau 207b5c80475SFelix Fietkau ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize - 208b5c80475SFelix Fietkau ah->caps.rx_status_len); 209b5c80475SFelix Fietkau 210b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP], 211b5c80475SFelix Fietkau ah->caps.rx_lp_qdepth); 212b5c80475SFelix Fietkau ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP], 213b5c80475SFelix Fietkau ah->caps.rx_hp_qdepth); 214b5c80475SFelix Fietkau 2151a04d59dSFelix Fietkau size = sizeof(struct ath_rxbuf) * nbufs; 216b81950b1SFelix Fietkau bf = devm_kzalloc(sc->dev, size, GFP_KERNEL); 217b5c80475SFelix Fietkau if (!bf) 218b5c80475SFelix Fietkau return -ENOMEM; 219b5c80475SFelix Fietkau 220b5c80475SFelix Fietkau INIT_LIST_HEAD(&sc->rx.rxbuf); 221b5c80475SFelix Fietkau 222b5c80475SFelix Fietkau for (i = 0; i < nbufs; i++, bf++) { 223b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL); 224b5c80475SFelix Fietkau if (!skb) { 225b5c80475SFelix Fietkau error = -ENOMEM; 226b5c80475SFelix Fietkau goto rx_init_fail; 227b5c80475SFelix Fietkau } 228b5c80475SFelix Fietkau 229b5c80475SFelix Fietkau memset(skb->data, 0, common->rx_bufsize); 230b5c80475SFelix Fietkau bf->bf_mpdu = skb; 231b5c80475SFelix Fietkau 232b5c80475SFelix Fietkau bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 233b5c80475SFelix Fietkau common->rx_bufsize, 234b5c80475SFelix Fietkau DMA_BIDIRECTIONAL); 235b5c80475SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, 236b5c80475SFelix Fietkau bf->bf_buf_addr))) { 237b5c80475SFelix Fietkau dev_kfree_skb_any(skb); 238b5c80475SFelix Fietkau bf->bf_mpdu = NULL; 2396cf9e995SBen Greear bf->bf_buf_addr = 0; 2403800276aSJoe Perches ath_err(common, 241b5c80475SFelix Fietkau "dma_mapping_error() on RX init\n"); 242b5c80475SFelix Fietkau error = -ENOMEM; 243b5c80475SFelix Fietkau goto rx_init_fail; 244b5c80475SFelix Fietkau } 245b5c80475SFelix Fietkau 246b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 247b5c80475SFelix Fietkau } 248b5c80475SFelix Fietkau 249b5c80475SFelix Fietkau return 0; 250b5c80475SFelix Fietkau 251b5c80475SFelix Fietkau rx_init_fail: 252b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 253b5c80475SFelix Fietkau return error; 254b5c80475SFelix Fietkau } 255b5c80475SFelix Fietkau 256b5c80475SFelix Fietkau static void ath_edma_start_recv(struct ath_softc *sc) 257b5c80475SFelix Fietkau { 258b5c80475SFelix Fietkau ath9k_hw_rxena(sc->sc_ah); 2597a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP); 2607a897203SSujith Manoharan ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP); 261b5c80475SFelix Fietkau ath_opmode_init(sc); 262fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(sc->sc_ah, sc->cur_chan->offchannel); 263b5c80475SFelix Fietkau } 264b5c80475SFelix Fietkau 265b5c80475SFelix Fietkau static void ath_edma_stop_recv(struct ath_softc *sc) 266b5c80475SFelix Fietkau { 267b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP); 268b5c80475SFelix Fietkau ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP); 269b5c80475SFelix Fietkau } 270b5c80475SFelix Fietkau 271203c4805SLuis R. Rodriguez int ath_rx_init(struct ath_softc *sc, int nbufs) 272203c4805SLuis R. Rodriguez { 27327c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 274203c4805SLuis R. Rodriguez struct sk_buff *skb; 2751a04d59dSFelix Fietkau struct ath_rxbuf *bf; 276203c4805SLuis R. Rodriguez int error = 0; 277203c4805SLuis R. Rodriguez 2784bdd1e97SLuis R. Rodriguez spin_lock_init(&sc->sc_pcu_lock); 279203c4805SLuis R. Rodriguez 2800d95521eSFelix Fietkau common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 + 2810d95521eSFelix Fietkau sc->sc_ah->caps.rx_status_len; 2820d95521eSFelix Fietkau 283e87f3d53SSujith Manoharan if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 284b5c80475SFelix Fietkau return ath_rx_edma_init(sc, nbufs); 285e87f3d53SSujith Manoharan 286d2182b69SJoe Perches ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n", 287cc861f74SLuis R. Rodriguez common->cachelsz, common->rx_bufsize); 288203c4805SLuis R. Rodriguez 289203c4805SLuis R. Rodriguez /* Initialize rx descriptors */ 290203c4805SLuis R. Rodriguez 291203c4805SLuis R. Rodriguez error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf, 2924adfcdedSVasanthakumar Thiagarajan "rx", nbufs, 1, 0); 293203c4805SLuis R. Rodriguez if (error != 0) { 2943800276aSJoe Perches ath_err(common, 295b5c80475SFelix Fietkau "failed to allocate rx descriptors: %d\n", 296b5c80475SFelix Fietkau error); 297203c4805SLuis R. Rodriguez goto err; 298203c4805SLuis R. Rodriguez } 299203c4805SLuis R. Rodriguez 300203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 301b5c80475SFelix Fietkau skb = ath_rxbuf_alloc(common, common->rx_bufsize, 302b5c80475SFelix Fietkau GFP_KERNEL); 303203c4805SLuis R. Rodriguez if (skb == NULL) { 304203c4805SLuis R. Rodriguez error = -ENOMEM; 305203c4805SLuis R. Rodriguez goto err; 306203c4805SLuis R. Rodriguez } 307203c4805SLuis R. Rodriguez 308203c4805SLuis R. Rodriguez bf->bf_mpdu = skb; 309203c4805SLuis R. Rodriguez bf->bf_buf_addr = dma_map_single(sc->dev, skb->data, 310cc861f74SLuis R. Rodriguez common->rx_bufsize, 311203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 312203c4805SLuis R. Rodriguez if (unlikely(dma_mapping_error(sc->dev, 313203c4805SLuis R. Rodriguez bf->bf_buf_addr))) { 314203c4805SLuis R. Rodriguez dev_kfree_skb_any(skb); 315203c4805SLuis R. Rodriguez bf->bf_mpdu = NULL; 3166cf9e995SBen Greear bf->bf_buf_addr = 0; 3173800276aSJoe Perches ath_err(common, 318203c4805SLuis R. Rodriguez "dma_mapping_error() on RX init\n"); 319203c4805SLuis R. Rodriguez error = -ENOMEM; 320203c4805SLuis R. Rodriguez goto err; 321203c4805SLuis R. Rodriguez } 322203c4805SLuis R. Rodriguez } 323203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 324203c4805SLuis R. Rodriguez err: 325203c4805SLuis R. Rodriguez if (error) 326203c4805SLuis R. Rodriguez ath_rx_cleanup(sc); 327203c4805SLuis R. Rodriguez 328203c4805SLuis R. Rodriguez return error; 329203c4805SLuis R. Rodriguez } 330203c4805SLuis R. Rodriguez 331203c4805SLuis R. Rodriguez void ath_rx_cleanup(struct ath_softc *sc) 332203c4805SLuis R. Rodriguez { 333cc861f74SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 334cc861f74SLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 335203c4805SLuis R. Rodriguez struct sk_buff *skb; 3361a04d59dSFelix Fietkau struct ath_rxbuf *bf; 337203c4805SLuis R. Rodriguez 338b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 339b5c80475SFelix Fietkau ath_rx_edma_cleanup(sc); 340b5c80475SFelix Fietkau return; 341e87f3d53SSujith Manoharan } 342e87f3d53SSujith Manoharan 343203c4805SLuis R. Rodriguez list_for_each_entry(bf, &sc->rx.rxbuf, list) { 344203c4805SLuis R. Rodriguez skb = bf->bf_mpdu; 345203c4805SLuis R. Rodriguez if (skb) { 346203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 347b5c80475SFelix Fietkau common->rx_bufsize, 348b5c80475SFelix Fietkau DMA_FROM_DEVICE); 349203c4805SLuis R. Rodriguez dev_kfree_skb(skb); 3506cf9e995SBen Greear bf->bf_buf_addr = 0; 3516cf9e995SBen Greear bf->bf_mpdu = NULL; 352203c4805SLuis R. Rodriguez } 353203c4805SLuis R. Rodriguez } 354203c4805SLuis R. Rodriguez } 355203c4805SLuis R. Rodriguez 356203c4805SLuis R. Rodriguez /* 357203c4805SLuis R. Rodriguez * Calculate the receive filter according to the 358203c4805SLuis R. Rodriguez * operating mode and state: 359203c4805SLuis R. Rodriguez * 360203c4805SLuis R. Rodriguez * o always accept unicast, broadcast, and multicast traffic 361203c4805SLuis R. Rodriguez * o maintain current state of phy error reception (the hal 362203c4805SLuis R. Rodriguez * may enable phy error frames for noise immunity work) 363203c4805SLuis R. Rodriguez * o probe request frames are accepted only when operating in 364203c4805SLuis R. Rodriguez * hostap, adhoc, or monitor modes 365203c4805SLuis R. Rodriguez * o enable promiscuous mode according to the interface state 366203c4805SLuis R. Rodriguez * o accept beacons: 367203c4805SLuis R. Rodriguez * - when operating in adhoc mode so the 802.11 layer creates 368203c4805SLuis R. Rodriguez * node table entries for peers, 369203c4805SLuis R. Rodriguez * - when operating in station mode for collecting rssi data when 370203c4805SLuis R. Rodriguez * the station is otherwise quiet, or 371203c4805SLuis R. Rodriguez * - when operating as a repeater so we see repeater-sta beacons 372203c4805SLuis R. Rodriguez * - when scanning 373203c4805SLuis R. Rodriguez */ 374203c4805SLuis R. Rodriguez 375203c4805SLuis R. Rodriguez u32 ath_calcrxfilter(struct ath_softc *sc) 376203c4805SLuis R. Rodriguez { 37778b21949SFelix Fietkau struct ath_common *common = ath9k_hw_common(sc->sc_ah); 378203c4805SLuis R. Rodriguez u32 rfilt; 379203c4805SLuis R. Rodriguez 38097f2645fSMasahiro Yamada if (IS_ENABLED(CONFIG_ATH9K_TX99)) 38189f927afSLuis R. Rodriguez return 0; 38289f927afSLuis R. Rodriguez 383ac06697cSFelix Fietkau rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST 384203c4805SLuis R. Rodriguez | ATH9K_RX_FILTER_MCAST; 385203c4805SLuis R. Rodriguez 38673e4937dSZefir Kurtisi /* if operating on a DFS channel, enable radar pulse detection */ 38773e4937dSZefir Kurtisi if (sc->hw->conf.radar_enabled) 38873e4937dSZefir Kurtisi rfilt |= ATH9K_RX_FILTER_PHYRADAR | ATH9K_RX_FILTER_PHYERR; 38973e4937dSZefir Kurtisi 390fce34430SSujith Manoharan spin_lock_bh(&sc->chan_lock); 391fce34430SSujith Manoharan 392fce34430SSujith Manoharan if (sc->cur_chan->rxfilter & FIF_PROBE_REQ) 393203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROBEREQ; 394203c4805SLuis R. Rodriguez 3952e286947SFelix Fietkau if (sc->sc_ah->is_monitoring) 396203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PROM; 397203c4805SLuis R. Rodriguez 39835c273eaSLorenzo Bianconi if ((sc->cur_chan->rxfilter & FIF_CONTROL) || 39935c273eaSLorenzo Bianconi sc->sc_ah->dynack.enabled) 400203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_CONTROL; 401203c4805SLuis R. Rodriguez 402203c4805SLuis R. Rodriguez if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) && 403ca529c93SSujith Manoharan (sc->cur_chan->nvifs <= 1) && 404fce34430SSujith Manoharan !(sc->cur_chan->rxfilter & FIF_BCN_PRBRESP_PROMISC)) 405203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MYBEACON; 406862a336cSJan Kaisrlik else if (sc->sc_ah->opmode != NL80211_IFTYPE_OCB) 407203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_BEACON; 408203c4805SLuis R. Rodriguez 409264bbec8SFelix Fietkau if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) || 410fce34430SSujith Manoharan (sc->cur_chan->rxfilter & FIF_PSPOLL)) 411203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_PSPOLL; 412203c4805SLuis R. Rodriguez 4133d1132d0SSujith Manoharan if (sc->cur_chandef.width != NL80211_CHAN_WIDTH_20_NOHT) 4147ea310beSSujith rfilt |= ATH9K_RX_FILTER_COMP_BAR; 4157ea310beSSujith 416ca529c93SSujith Manoharan if (sc->cur_chan->nvifs > 1 || (sc->cur_chan->rxfilter & FIF_OTHER_BSS)) { 417a549459cSThomas Wagner /* This is needed for older chips */ 418a549459cSThomas Wagner if (sc->sc_ah->hw_version.macVersion <= AR_SREV_VERSION_9160) 4195eb6ba83SJavier Cardona rfilt |= ATH9K_RX_FILTER_PROM; 420203c4805SLuis R. Rodriguez rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL; 421203c4805SLuis R. Rodriguez } 422203c4805SLuis R. Rodriguez 423ede6a5e7SMiaoqing Pan if (AR_SREV_9550(sc->sc_ah) || AR_SREV_9531(sc->sc_ah) || 424ede6a5e7SMiaoqing Pan AR_SREV_9561(sc->sc_ah)) 425b3d7aa43SGabor Juhos rfilt |= ATH9K_RX_FILTER_4ADDRESS; 426b3d7aa43SGabor Juhos 427f0b2c30aSMiaoqing Pan if (AR_SREV_9462(sc->sc_ah) || AR_SREV_9565(sc->sc_ah)) 428f0b2c30aSMiaoqing Pan rfilt |= ATH9K_RX_FILTER_CONTROL_WRAPPER; 429f0b2c30aSMiaoqing Pan 430499afaccSSujith Manoharan if (ath9k_is_chanctx_enabled() && 43178b21949SFelix Fietkau test_bit(ATH_OP_SCANNING, &common->op_flags)) 43278b21949SFelix Fietkau rfilt |= ATH9K_RX_FILTER_BEACON; 43378b21949SFelix Fietkau 434fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 435fce34430SSujith Manoharan 436203c4805SLuis R. Rodriguez return rfilt; 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez } 439203c4805SLuis R. Rodriguez 44019ec477fSSujith Manoharan void ath_startrecv(struct ath_softc *sc) 441203c4805SLuis R. Rodriguez { 442203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4431a04d59dSFelix Fietkau struct ath_rxbuf *bf, *tbf; 444203c4805SLuis R. Rodriguez 445b5c80475SFelix Fietkau if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) { 446b5c80475SFelix Fietkau ath_edma_start_recv(sc); 44719ec477fSSujith Manoharan return; 448b5c80475SFelix Fietkau } 449b5c80475SFelix Fietkau 450203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 451203c4805SLuis R. Rodriguez goto start_recv; 452203c4805SLuis R. Rodriguez 453e96542e5SFelix Fietkau sc->rx.buf_hold = NULL; 454203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 455203c4805SLuis R. Rodriguez list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) { 4567dd74f5fSFelix Fietkau ath_rx_buf_link(sc, bf, false); 457203c4805SLuis R. Rodriguez } 458203c4805SLuis R. Rodriguez 459203c4805SLuis R. Rodriguez /* We could have deleted elements so the list may be empty now */ 460203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) 461203c4805SLuis R. Rodriguez goto start_recv; 462203c4805SLuis R. Rodriguez 4631a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 464203c4805SLuis R. Rodriguez ath9k_hw_putrxbuf(ah, bf->bf_daddr); 465203c4805SLuis R. Rodriguez ath9k_hw_rxena(ah); 466203c4805SLuis R. Rodriguez 467203c4805SLuis R. Rodriguez start_recv: 468203c4805SLuis R. Rodriguez ath_opmode_init(sc); 469fbbcd146SFelix Fietkau ath9k_hw_startpcureceive(ah, sc->cur_chan->offchannel); 470203c4805SLuis R. Rodriguez } 471203c4805SLuis R. Rodriguez 4724b883f02SFelix Fietkau static void ath_flushrecv(struct ath_softc *sc) 4734b883f02SFelix Fietkau { 4744b883f02SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 4754b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, true); 4764b883f02SFelix Fietkau ath_rx_tasklet(sc, 1, false); 4774b883f02SFelix Fietkau } 4784b883f02SFelix Fietkau 479203c4805SLuis R. Rodriguez bool ath_stoprecv(struct ath_softc *sc) 480203c4805SLuis R. Rodriguez { 481203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 4825882da02SFelix Fietkau bool stopped, reset = false; 483203c4805SLuis R. Rodriguez 484d47844a0SFelix Fietkau ath9k_hw_abortpcurecv(ah); 485203c4805SLuis R. Rodriguez ath9k_hw_setrxfilter(ah, 0); 4865882da02SFelix Fietkau stopped = ath9k_hw_stopdmarecv(ah, &reset); 487b5c80475SFelix Fietkau 4884b883f02SFelix Fietkau ath_flushrecv(sc); 4894b883f02SFelix Fietkau 490b5c80475SFelix Fietkau if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) 491b5c80475SFelix Fietkau ath_edma_stop_recv(sc); 492b5c80475SFelix Fietkau else 493203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 494203c4805SLuis R. Rodriguez 495d584747bSRajkumar Manoharan if (!(ah->ah_flags & AH_UNPLUGGED) && 496d584747bSRajkumar Manoharan unlikely(!stopped)) { 497e60ac9c7SFelix Fietkau ath_dbg(ath9k_hw_common(sc->sc_ah), RESET, 498e60ac9c7SFelix Fietkau "Failed to stop Rx DMA\n"); 499e60ac9c7SFelix Fietkau RESET_STAT_INC(sc, RESET_RX_DMA_ERROR); 500d7fd1b50SBen Greear } 5012232d31bSFelix Fietkau return stopped && !reset; 502203c4805SLuis R. Rodriguez } 503203c4805SLuis R. Rodriguez 504cc65965cSJouni Malinen static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb) 505cc65965cSJouni Malinen { 506cc65965cSJouni Malinen /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */ 507cc65965cSJouni Malinen struct ieee80211_mgmt *mgmt; 508cc65965cSJouni Malinen u8 *pos, *end, id, elen; 509cc65965cSJouni Malinen struct ieee80211_tim_ie *tim; 510cc65965cSJouni Malinen 511cc65965cSJouni Malinen mgmt = (struct ieee80211_mgmt *)skb->data; 512cc65965cSJouni Malinen pos = mgmt->u.beacon.variable; 513cc65965cSJouni Malinen end = skb->data + skb->len; 514cc65965cSJouni Malinen 515cc65965cSJouni Malinen while (pos + 2 < end) { 516cc65965cSJouni Malinen id = *pos++; 517cc65965cSJouni Malinen elen = *pos++; 518cc65965cSJouni Malinen if (pos + elen > end) 519cc65965cSJouni Malinen break; 520cc65965cSJouni Malinen 521cc65965cSJouni Malinen if (id == WLAN_EID_TIM) { 522cc65965cSJouni Malinen if (elen < sizeof(*tim)) 523cc65965cSJouni Malinen break; 524cc65965cSJouni Malinen tim = (struct ieee80211_tim_ie *) pos; 525cc65965cSJouni Malinen if (tim->dtim_count != 0) 526cc65965cSJouni Malinen break; 527cc65965cSJouni Malinen return tim->bitmap_ctrl & 0x01; 528cc65965cSJouni Malinen } 529cc65965cSJouni Malinen 530cc65965cSJouni Malinen pos += elen; 531cc65965cSJouni Malinen } 532cc65965cSJouni Malinen 533cc65965cSJouni Malinen return false; 534cc65965cSJouni Malinen } 535cc65965cSJouni Malinen 536cc65965cSJouni Malinen static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb) 537cc65965cSJouni Malinen { 5381510718dSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 53948bf43faSSujith Manoharan bool skip_beacon = false; 540cc65965cSJouni Malinen 541cc65965cSJouni Malinen if (skb->len < 24 + 8 + 2 + 2) 542cc65965cSJouni Malinen return; 543cc65965cSJouni Malinen 5441b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_BEACON; 545293dc5dfSGabor Juhos 5461b04b930SSujith if (sc->ps_flags & PS_BEACON_SYNC) { 5471b04b930SSujith sc->ps_flags &= ~PS_BEACON_SYNC; 548d2182b69SJoe Perches ath_dbg(common, PS, 5491a6404a1SSujith Manoharan "Reconfigure beacon timers based on synchronized timestamp\n"); 55048bf43faSSujith Manoharan 551853854d6SSujith Manoharan #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT 55248bf43faSSujith Manoharan if (ath9k_is_chanctx_enabled()) { 55348bf43faSSujith Manoharan if (sc->cur_chan == &sc->offchannel.chan) 55448bf43faSSujith Manoharan skip_beacon = true; 55548bf43faSSujith Manoharan } 556853854d6SSujith Manoharan #endif 55748bf43faSSujith Manoharan 55848bf43faSSujith Manoharan if (!skip_beacon && 55948bf43faSSujith Manoharan !(WARN_ON_ONCE(sc->cur_chan->beacon.beacon_interval == 0))) 560ef4ad633SSujith Manoharan ath9k_set_beacon(sc); 561c7dd40c9SSujith Manoharan 562c7dd40c9SSujith Manoharan ath9k_p2p_beacon_sync(sc); 563ccdfeab6SJouni Malinen } 564ccdfeab6SJouni Malinen 565cc65965cSJouni Malinen if (ath_beacon_dtim_pending_cab(skb)) { 566cc65965cSJouni Malinen /* 567cc65965cSJouni Malinen * Remain awake waiting for buffered broadcast/multicast 56858f5fffdSGabor Juhos * frames. If the last broadcast/multicast frame is not 56958f5fffdSGabor Juhos * received properly, the next beacon frame will work as 57058f5fffdSGabor Juhos * a backup trigger for returning into NETWORK SLEEP state, 57158f5fffdSGabor Juhos * so we are waiting for it as well. 572cc65965cSJouni Malinen */ 573d2182b69SJoe Perches ath_dbg(common, PS, 574226afe68SJoe Perches "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n"); 5751b04b930SSujith sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON; 576cc65965cSJouni Malinen return; 577cc65965cSJouni Malinen } 578cc65965cSJouni Malinen 5791b04b930SSujith if (sc->ps_flags & PS_WAIT_FOR_CAB) { 580cc65965cSJouni Malinen /* 581cc65965cSJouni Malinen * This can happen if a broadcast frame is dropped or the AP 582cc65965cSJouni Malinen * fails to send a frame indicating that all CAB frames have 583cc65965cSJouni Malinen * been delivered. 584cc65965cSJouni Malinen */ 5851b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_CAB; 586d2182b69SJoe Perches ath_dbg(common, PS, "PS wait for CAB frames timed out\n"); 587cc65965cSJouni Malinen } 588cc65965cSJouni Malinen } 589cc65965cSJouni Malinen 590f73c604cSRajkumar Manoharan static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon) 591cc65965cSJouni Malinen { 592cc65965cSJouni Malinen struct ieee80211_hdr *hdr; 593c46917bbSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(sc->sc_ah); 594cc65965cSJouni Malinen 595cc65965cSJouni Malinen hdr = (struct ieee80211_hdr *)skb->data; 596cc65965cSJouni Malinen 597cc65965cSJouni Malinen /* Process Beacon and CAB receive in PS state */ 598ededf1f8SVasanthakumar Thiagarajan if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc)) 59907c15a3fSSujith Manoharan && mybeacon) { 600cc65965cSJouni Malinen ath_rx_ps_beacon(sc, skb); 60107c15a3fSSujith Manoharan } else if ((sc->ps_flags & PS_WAIT_FOR_CAB) && 602cc65965cSJouni Malinen (ieee80211_is_data(hdr->frame_control) || 603cc65965cSJouni Malinen ieee80211_is_action(hdr->frame_control)) && 604cc65965cSJouni Malinen is_multicast_ether_addr(hdr->addr1) && 605cc65965cSJouni Malinen !ieee80211_has_moredata(hdr->frame_control)) { 606cc65965cSJouni Malinen /* 607cc65965cSJouni Malinen * No more broadcast/multicast frames to be received at this 608cc65965cSJouni Malinen * point. 609cc65965cSJouni Malinen */ 6103fac6dfdSSenthil Balasubramanian sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON); 611d2182b69SJoe Perches ath_dbg(common, PS, 612c46917bbSLuis R. Rodriguez "All PS CAB frames received, back to sleep\n"); 6131b04b930SSujith } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) && 6149a23f9caSJouni Malinen !is_multicast_ether_addr(hdr->addr1) && 6159a23f9caSJouni Malinen !ieee80211_has_morefrags(hdr->frame_control)) { 6161b04b930SSujith sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA; 617d2182b69SJoe Perches ath_dbg(common, PS, 618226afe68SJoe Perches "Going back to sleep after having received PS-Poll data (0x%lx)\n", 6191b04b930SSujith sc->ps_flags & (PS_WAIT_FOR_BEACON | 6201b04b930SSujith PS_WAIT_FOR_CAB | 6211b04b930SSujith PS_WAIT_FOR_PSPOLL_DATA | 6221b04b930SSujith PS_WAIT_FOR_TX_ACK)); 623cc65965cSJouni Malinen } 624cc65965cSJouni Malinen } 625cc65965cSJouni Malinen 626b5c80475SFelix Fietkau static bool ath_edma_get_buffers(struct ath_softc *sc, 6273a2923e8SFelix Fietkau enum ath9k_rx_qtype qtype, 6283a2923e8SFelix Fietkau struct ath_rx_status *rs, 6291a04d59dSFelix Fietkau struct ath_rxbuf **dest) 630203c4805SLuis R. Rodriguez { 631b5c80475SFelix Fietkau struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype]; 632203c4805SLuis R. Rodriguez struct ath_hw *ah = sc->sc_ah; 63327c51f1aSLuis R. Rodriguez struct ath_common *common = ath9k_hw_common(ah); 634b5c80475SFelix Fietkau struct sk_buff *skb; 6351a04d59dSFelix Fietkau struct ath_rxbuf *bf; 636b5c80475SFelix Fietkau int ret; 637203c4805SLuis R. Rodriguez 638b5c80475SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 639b5c80475SFelix Fietkau if (!skb) 640b5c80475SFelix Fietkau return false; 641203c4805SLuis R. Rodriguez 642b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 643b5c80475SFelix Fietkau BUG_ON(!bf); 644b5c80475SFelix Fietkau 645ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 646b5c80475SFelix Fietkau common->rx_bufsize, DMA_FROM_DEVICE); 647b5c80475SFelix Fietkau 6483a2923e8SFelix Fietkau ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data); 649ce9426d1SMing Lei if (ret == -EINPROGRESS) { 650ce9426d1SMing Lei /*let device gain the buffer again*/ 651ce9426d1SMing Lei dma_sync_single_for_device(sc->dev, bf->bf_buf_addr, 652ce9426d1SMing Lei common->rx_bufsize, DMA_FROM_DEVICE); 653b5c80475SFelix Fietkau return false; 654ce9426d1SMing Lei } 655b5c80475SFelix Fietkau 656b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 657b5c80475SFelix Fietkau if (ret == -EINVAL) { 658b5c80475SFelix Fietkau /* corrupt descriptor, skip this one and the following one */ 659b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 660b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 661b5c80475SFelix Fietkau 6623a2923e8SFelix Fietkau skb = skb_peek(&rx_edma->rx_fifo); 6633a2923e8SFelix Fietkau if (skb) { 664b5c80475SFelix Fietkau bf = SKB_CB_ATHBUF(skb); 665b5c80475SFelix Fietkau BUG_ON(!bf); 666b5c80475SFelix Fietkau 667b5c80475SFelix Fietkau __skb_unlink(skb, &rx_edma->rx_fifo); 668b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 669b5c80475SFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 670b5c80475SFelix Fietkau } 6716bb51c70STom Hughes 6726bb51c70STom Hughes bf = NULL; 6733a2923e8SFelix Fietkau } 674b5c80475SFelix Fietkau 6753a2923e8SFelix Fietkau *dest = bf; 676b5c80475SFelix Fietkau return true; 677b5c80475SFelix Fietkau } 678b5c80475SFelix Fietkau 6791a04d59dSFelix Fietkau static struct ath_rxbuf *ath_edma_get_next_rx_buf(struct ath_softc *sc, 680b5c80475SFelix Fietkau struct ath_rx_status *rs, 681b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype) 682b5c80475SFelix Fietkau { 6831a04d59dSFelix Fietkau struct ath_rxbuf *bf = NULL; 684b5c80475SFelix Fietkau 6853a2923e8SFelix Fietkau while (ath_edma_get_buffers(sc, qtype, rs, &bf)) { 6863a2923e8SFelix Fietkau if (!bf) 6873a2923e8SFelix Fietkau continue; 688b5c80475SFelix Fietkau 689b5c80475SFelix Fietkau return bf; 690b5c80475SFelix Fietkau } 6913a2923e8SFelix Fietkau return NULL; 6923a2923e8SFelix Fietkau } 693b5c80475SFelix Fietkau 6941a04d59dSFelix Fietkau static struct ath_rxbuf *ath_get_next_rx_buf(struct ath_softc *sc, 695b5c80475SFelix Fietkau struct ath_rx_status *rs) 696b5c80475SFelix Fietkau { 697b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 698b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 699b5c80475SFelix Fietkau struct ath_desc *ds; 7001a04d59dSFelix Fietkau struct ath_rxbuf *bf; 701b5c80475SFelix Fietkau int ret; 702203c4805SLuis R. Rodriguez 703203c4805SLuis R. Rodriguez if (list_empty(&sc->rx.rxbuf)) { 704203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 705b5c80475SFelix Fietkau return NULL; 706203c4805SLuis R. Rodriguez } 707203c4805SLuis R. Rodriguez 7081a04d59dSFelix Fietkau bf = list_first_entry(&sc->rx.rxbuf, struct ath_rxbuf, list); 709e96542e5SFelix Fietkau if (bf == sc->rx.buf_hold) 710e96542e5SFelix Fietkau return NULL; 711e96542e5SFelix Fietkau 712203c4805SLuis R. Rodriguez ds = bf->bf_desc; 713203c4805SLuis R. Rodriguez 714203c4805SLuis R. Rodriguez /* 715203c4805SLuis R. Rodriguez * Must provide the virtual address of the current 716203c4805SLuis R. Rodriguez * descriptor, the physical address, and the virtual 717203c4805SLuis R. Rodriguez * address of the next descriptor in the h/w chain. 718203c4805SLuis R. Rodriguez * This allows the HAL to look ahead to see if the 719203c4805SLuis R. Rodriguez * hardware is done with a descriptor by checking the 720203c4805SLuis R. Rodriguez * done bit in the following descriptor and the address 721203c4805SLuis R. Rodriguez * of the current descriptor the DMA engine is working 722203c4805SLuis R. Rodriguez * on. All this is necessary because of our use of 723203c4805SLuis R. Rodriguez * a self-linked list to avoid rx overruns. 724203c4805SLuis R. Rodriguez */ 7253de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, ds, rs); 726b5c80475SFelix Fietkau if (ret == -EINPROGRESS) { 72729bffa96SFelix Fietkau struct ath_rx_status trs; 7281a04d59dSFelix Fietkau struct ath_rxbuf *tbf; 729203c4805SLuis R. Rodriguez struct ath_desc *tds; 730203c4805SLuis R. Rodriguez 73129bffa96SFelix Fietkau memset(&trs, 0, sizeof(trs)); 732203c4805SLuis R. Rodriguez if (list_is_last(&bf->list, &sc->rx.rxbuf)) { 733203c4805SLuis R. Rodriguez sc->rx.rxlink = NULL; 734b5c80475SFelix Fietkau return NULL; 735203c4805SLuis R. Rodriguez } 736203c4805SLuis R. Rodriguez 7371a04d59dSFelix Fietkau tbf = list_entry(bf->list.next, struct ath_rxbuf, list); 738203c4805SLuis R. Rodriguez 739203c4805SLuis R. Rodriguez /* 740203c4805SLuis R. Rodriguez * On some hardware the descriptor status words could 741203c4805SLuis R. Rodriguez * get corrupted, including the done bit. Because of 742203c4805SLuis R. Rodriguez * this, check if the next descriptor's done bit is 743203c4805SLuis R. Rodriguez * set or not. 744203c4805SLuis R. Rodriguez * 745203c4805SLuis R. Rodriguez * If the next descriptor's done bit is set, the current 746203c4805SLuis R. Rodriguez * descriptor has been corrupted. Force s/w to discard 747203c4805SLuis R. Rodriguez * this descriptor and continue... 748203c4805SLuis R. Rodriguez */ 749203c4805SLuis R. Rodriguez 750203c4805SLuis R. Rodriguez tds = tbf->bf_desc; 7513de21116SRajkumar Manoharan ret = ath9k_hw_rxprocdesc(ah, tds, &trs); 752b5c80475SFelix Fietkau if (ret == -EINPROGRESS) 753b5c80475SFelix Fietkau return NULL; 754723e7113SFelix Fietkau 755723e7113SFelix Fietkau /* 756b7b146c9SFelix Fietkau * Re-check previous descriptor, in case it has been filled 757b7b146c9SFelix Fietkau * in the mean time. 758b7b146c9SFelix Fietkau */ 759b7b146c9SFelix Fietkau ret = ath9k_hw_rxprocdesc(ah, ds, rs); 760b7b146c9SFelix Fietkau if (ret == -EINPROGRESS) { 761b7b146c9SFelix Fietkau /* 762723e7113SFelix Fietkau * mark descriptor as zero-length and set the 'more' 763723e7113SFelix Fietkau * flag to ensure that both buffers get discarded 764723e7113SFelix Fietkau */ 765723e7113SFelix Fietkau rs->rs_datalen = 0; 766723e7113SFelix Fietkau rs->rs_more = true; 767203c4805SLuis R. Rodriguez } 768b7b146c9SFelix Fietkau } 769203c4805SLuis R. Rodriguez 770a3dc48e8SFelix Fietkau list_del(&bf->list); 771b5c80475SFelix Fietkau if (!bf->bf_mpdu) 772b5c80475SFelix Fietkau return bf; 773203c4805SLuis R. Rodriguez 774203c4805SLuis R. Rodriguez /* 775203c4805SLuis R. Rodriguez * Synchronize the DMA transfer with CPU before 776203c4805SLuis R. Rodriguez * 1. accessing the frame 777203c4805SLuis R. Rodriguez * 2. requeueing the same buffer to h/w 778203c4805SLuis R. Rodriguez */ 779ce9426d1SMing Lei dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr, 780cc861f74SLuis R. Rodriguez common->rx_bufsize, 781203c4805SLuis R. Rodriguez DMA_FROM_DEVICE); 782203c4805SLuis R. Rodriguez 783b5c80475SFelix Fietkau return bf; 784b5c80475SFelix Fietkau } 785b5c80475SFelix Fietkau 786e0dd1a96SSujith Manoharan static void ath9k_process_tsf(struct ath_rx_status *rs, 787e0dd1a96SSujith Manoharan struct ieee80211_rx_status *rxs, 788e0dd1a96SSujith Manoharan u64 tsf) 789e0dd1a96SSujith Manoharan { 790e0dd1a96SSujith Manoharan u32 tsf_lower = tsf & 0xffffffff; 791e0dd1a96SSujith Manoharan 792e0dd1a96SSujith Manoharan rxs->mactime = (tsf & ~0xffffffffULL) | rs->rs_tstamp; 793e0dd1a96SSujith Manoharan if (rs->rs_tstamp > tsf_lower && 794e0dd1a96SSujith Manoharan unlikely(rs->rs_tstamp - tsf_lower > 0x10000000)) 795e0dd1a96SSujith Manoharan rxs->mactime -= 0x100000000ULL; 796e0dd1a96SSujith Manoharan 797e0dd1a96SSujith Manoharan if (rs->rs_tstamp < tsf_lower && 798e0dd1a96SSujith Manoharan unlikely(tsf_lower - rs->rs_tstamp > 0x10000000)) 799e0dd1a96SSujith Manoharan rxs->mactime += 0x100000000ULL; 800e0dd1a96SSujith Manoharan } 801e0dd1a96SSujith Manoharan 802d435700fSSujith /* 803d435700fSSujith * For Decrypt or Demic errors, we only mark packet status here and always push 804d435700fSSujith * up the frame up to let mac80211 handle the actual error case, be it no 805d435700fSSujith * decryption key or real decryption error. This let us keep statistics there. 806d435700fSSujith */ 807723e7113SFelix Fietkau static int ath9k_rx_skb_preprocess(struct ath_softc *sc, 8086f38482eSSujith Manoharan struct sk_buff *skb, 809d435700fSSujith struct ath_rx_status *rx_stats, 810d435700fSSujith struct ieee80211_rx_status *rx_status, 811e0dd1a96SSujith Manoharan bool *decrypt_error, u64 tsf) 812d435700fSSujith { 813723e7113SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 814723e7113SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 815723e7113SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 8166f38482eSSujith Manoharan struct ieee80211_hdr *hdr; 817723e7113SFelix Fietkau bool discard_current = sc->rx.discard_next; 818723e7113SFelix Fietkau 8195871d2d7SSujith Manoharan /* 8205871d2d7SSujith Manoharan * Discard corrupt descriptors which are marked in 8215871d2d7SSujith Manoharan * ath_get_next_rx_buf(). 8225871d2d7SSujith Manoharan */ 823723e7113SFelix Fietkau if (discard_current) 824b7b146c9SFelix Fietkau goto corrupt; 825b7b146c9SFelix Fietkau 826b7b146c9SFelix Fietkau sc->rx.discard_next = false; 827f749b946SFelix Fietkau 828d435700fSSujith /* 8293c0efb74SFelix Fietkau * Discard zero-length packets and packets smaller than an ACK 8305871d2d7SSujith Manoharan */ 8313c0efb74SFelix Fietkau if (rx_stats->rs_datalen < 10) { 83272569b7bSArnd Bergmann RX_STAT_INC(sc, rx_len_err); 833b7b146c9SFelix Fietkau goto corrupt; 8345871d2d7SSujith Manoharan } 8355871d2d7SSujith Manoharan 8365871d2d7SSujith Manoharan /* 8375871d2d7SSujith Manoharan * rs_status follows rs_datalen so if rs_datalen is too large 8385871d2d7SSujith Manoharan * we can take a hint that hardware corrupted it, so ignore 8395871d2d7SSujith Manoharan * those frames. 8405871d2d7SSujith Manoharan */ 8415871d2d7SSujith Manoharan if (rx_stats->rs_datalen > (common->rx_bufsize - ah->caps.rx_status_len)) { 84272569b7bSArnd Bergmann RX_STAT_INC(sc, rx_len_err); 843b7b146c9SFelix Fietkau goto corrupt; 8445871d2d7SSujith Manoharan } 8455871d2d7SSujith Manoharan 8464a470647SSujith Manoharan /* Only use status info from the last fragment */ 8474a470647SSujith Manoharan if (rx_stats->rs_more) 8484a470647SSujith Manoharan return 0; 8494a470647SSujith Manoharan 850b0925595SSujith Manoharan /* 851b0925595SSujith Manoharan * Return immediately if the RX descriptor has been marked 852b0925595SSujith Manoharan * as corrupt based on the various error bits. 853b0925595SSujith Manoharan * 854b0925595SSujith Manoharan * This is different from the other corrupt descriptor 855b0925595SSujith Manoharan * condition handled above. 856b0925595SSujith Manoharan */ 857b7b146c9SFelix Fietkau if (rx_stats->rs_status & ATH9K_RXERR_CORRUPT_DESC) 858b7b146c9SFelix Fietkau goto corrupt; 859b0925595SSujith Manoharan 8606f38482eSSujith Manoharan hdr = (struct ieee80211_hdr *) (skb->data + ah->caps.rx_status_len); 8616f38482eSSujith Manoharan 862e0dd1a96SSujith Manoharan ath9k_process_tsf(rx_stats, rx_status, tsf); 8635e85a32aSSujith Manoharan ath_debug_stat_rx(sc, rx_stats); 864e0dd1a96SSujith Manoharan 8655871d2d7SSujith Manoharan /* 8666b87d71cSSujith Manoharan * Process PHY errors and return so that the packet 8676b87d71cSSujith Manoharan * can be dropped. 8686b87d71cSSujith Manoharan */ 8696b87d71cSSujith Manoharan if (rx_stats->rs_status & ATH9K_RXERR_PHY) { 87087fedb97SZefir Kurtisi /* 87187fedb97SZefir Kurtisi * DFS and spectral are mutually exclusive 87287fedb97SZefir Kurtisi * 87387fedb97SZefir Kurtisi * Since some chips use PHYERR_RADAR as indication for both, we 87487fedb97SZefir Kurtisi * need to double check which feature is enabled to prevent 87587fedb97SZefir Kurtisi * feeding spectral or dfs-detector with wrong frames. 87687fedb97SZefir Kurtisi */ 87787fedb97SZefir Kurtisi if (hw->conf.radar_enabled) { 87887fedb97SZefir Kurtisi ath9k_dfs_process_phyerr(sc, hdr, rx_stats, 87987fedb97SZefir Kurtisi rx_status->mactime); 88087fedb97SZefir Kurtisi } else if (sc->spec_priv.spectral_mode != SPECTRAL_DISABLED && 88187fedb97SZefir Kurtisi ath_cmn_process_fft(&sc->spec_priv, hdr, rx_stats, 88287fedb97SZefir Kurtisi rx_status->mactime)) { 88372569b7bSArnd Bergmann RX_STAT_INC(sc, rx_spectral); 88487fedb97SZefir Kurtisi } 885b7b146c9SFelix Fietkau return -EINVAL; 8866b87d71cSSujith Manoharan } 8876b87d71cSSujith Manoharan 8886b87d71cSSujith Manoharan /* 889d435700fSSujith * everything but the rate is checked here, the rate check is done 890d435700fSSujith * separately to avoid doing two lookups for a rate for each frame. 891d435700fSSujith */ 892fce34430SSujith Manoharan spin_lock_bh(&sc->chan_lock); 893fce34430SSujith Manoharan if (!ath9k_cmn_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error, 894fce34430SSujith Manoharan sc->cur_chan->rxfilter)) { 895fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 896b7b146c9SFelix Fietkau return -EINVAL; 897fce34430SSujith Manoharan } 898fce34430SSujith Manoharan spin_unlock_bh(&sc->chan_lock); 899d435700fSSujith 9001cc47a5bSOleksij Rempel if (ath_is_mybeacon(common, hdr)) { 90172569b7bSArnd Bergmann RX_STAT_INC(sc, rx_beacons); 9021cc47a5bSOleksij Rempel rx_stats->is_mybeacon = true; 9031cc47a5bSOleksij Rempel } 9046f38482eSSujith Manoharan 905ff9a93f2SSujith Manoharan /* 906ff9a93f2SSujith Manoharan * This shouldn't happen, but have a safety check anyway. 907ff9a93f2SSujith Manoharan */ 908b7b146c9SFelix Fietkau if (WARN_ON(!ah->curchan)) 909b7b146c9SFelix Fietkau return -EINVAL; 910ff9a93f2SSujith Manoharan 91112746036SOleksij Rempel if (ath9k_cmn_process_rate(common, hw, rx_stats, rx_status)) { 91212746036SOleksij Rempel /* 91312746036SOleksij Rempel * No valid hardware bitrate found -- we should not get here 91412746036SOleksij Rempel * because hardware has already validated this frame as OK. 91512746036SOleksij Rempel */ 91612746036SOleksij Rempel ath_dbg(common, ANY, "unsupported hw bitrate detected 0x%02x using 1 Mbit\n", 91712746036SOleksij Rempel rx_stats->rs_rate); 91872569b7bSArnd Bergmann RX_STAT_INC(sc, rx_rate_err); 919b7b146c9SFelix Fietkau return -EINVAL; 9207c5c73cdSSujith Manoharan } 921d435700fSSujith 92227babf9fSSujith Manoharan if (ath9k_is_chanctx_enabled()) { 92370b06dacSSujith Manoharan if (rx_stats->is_mybeacon) 924a2b28601SSujith Manoharan ath_chanctx_beacon_recv_ev(sc, 92527babf9fSSujith Manoharan ATH_CHANCTX_EVENT_BEACON_RECEIVED); 92627babf9fSSujith Manoharan } 92758b57375SFelix Fietkau 92832efb0ccSOleksij Rempel ath9k_cmn_process_rssi(common, hw, rx_stats, rx_status); 92974a97755SSujith Manoharan 930ff9a93f2SSujith Manoharan rx_status->band = ah->curchan->chan->band; 931ff9a93f2SSujith Manoharan rx_status->freq = ah->curchan->chan->center_freq; 932d435700fSSujith rx_status->antenna = rx_stats->rs_antenna; 93396d21371SThomas Pedersen rx_status->flag |= RX_FLAG_MACTIME_END; 934d435700fSSujith 935a5525d9cSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 936a5525d9cSSujith Manoharan if (ieee80211_is_data_present(hdr->frame_control) && 937a5525d9cSSujith Manoharan !ieee80211_is_qos_nullfunc(hdr->frame_control)) 938a5525d9cSSujith Manoharan sc->rx.num_pkts++; 939a5525d9cSSujith Manoharan #endif 940a5525d9cSSujith Manoharan 941b7b146c9SFelix Fietkau return 0; 942b7b146c9SFelix Fietkau 943b7b146c9SFelix Fietkau corrupt: 944b7b146c9SFelix Fietkau sc->rx.discard_next = rx_stats->rs_more; 945b7b146c9SFelix Fietkau return -EINVAL; 946d435700fSSujith } 947d435700fSSujith 948c3124df7SSujith Manoharan /* 949c3124df7SSujith Manoharan * Run the LNA combining algorithm only in these cases: 950c3124df7SSujith Manoharan * 951c3124df7SSujith Manoharan * Standalone WLAN cards with both LNA/Antenna diversity 952c3124df7SSujith Manoharan * enabled in the EEPROM. 953c3124df7SSujith Manoharan * 954c3124df7SSujith Manoharan * WLAN+BT cards which are in the supported card list 955c3124df7SSujith Manoharan * in ath_pci_id_table and the user has loaded the 956c3124df7SSujith Manoharan * driver with "bt_ant_diversity" set to true. 957c3124df7SSujith Manoharan */ 958c3124df7SSujith Manoharan static void ath9k_antenna_check(struct ath_softc *sc, 959c3124df7SSujith Manoharan struct ath_rx_status *rs) 960c3124df7SSujith Manoharan { 961c3124df7SSujith Manoharan struct ath_hw *ah = sc->sc_ah; 962c3124df7SSujith Manoharan struct ath9k_hw_capabilities *pCap = &ah->caps; 963c3124df7SSujith Manoharan struct ath_common *common = ath9k_hw_common(ah); 964c3124df7SSujith Manoharan 965c3124df7SSujith Manoharan if (!(ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)) 966c3124df7SSujith Manoharan return; 967c3124df7SSujith Manoharan 968c3124df7SSujith Manoharan /* 969c3124df7SSujith Manoharan * Change the default rx antenna if rx diversity 970c3124df7SSujith Manoharan * chooses the other antenna 3 times in a row. 971c3124df7SSujith Manoharan */ 972c3124df7SSujith Manoharan if (sc->rx.defant != rs->rs_antenna) { 973c3124df7SSujith Manoharan if (++sc->rx.rxotherant >= 3) 974c3124df7SSujith Manoharan ath_setdefantenna(sc, rs->rs_antenna); 975c3124df7SSujith Manoharan } else { 976c3124df7SSujith Manoharan sc->rx.rxotherant = 0; 977c3124df7SSujith Manoharan } 978c3124df7SSujith Manoharan 979c3124df7SSujith Manoharan if (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV) { 980c3124df7SSujith Manoharan if (common->bt_ant_diversity) 981c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 982c3124df7SSujith Manoharan } else { 983c3124df7SSujith Manoharan ath_ant_comb_scan(sc, rs); 984c3124df7SSujith Manoharan } 985c3124df7SSujith Manoharan } 986c3124df7SSujith Manoharan 98721fbbca3SChristian Lamparter static void ath9k_apply_ampdu_details(struct ath_softc *sc, 98821fbbca3SChristian Lamparter struct ath_rx_status *rs, struct ieee80211_rx_status *rxs) 98921fbbca3SChristian Lamparter { 99021fbbca3SChristian Lamparter if (rs->rs_isaggr) { 99121fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DETAILS | RX_FLAG_AMPDU_LAST_KNOWN; 99221fbbca3SChristian Lamparter 99321fbbca3SChristian Lamparter rxs->ampdu_reference = sc->rx.ampdu_ref; 99421fbbca3SChristian Lamparter 99521fbbca3SChristian Lamparter if (!rs->rs_moreaggr) { 99621fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_IS_LAST; 99721fbbca3SChristian Lamparter sc->rx.ampdu_ref++; 99821fbbca3SChristian Lamparter } 99921fbbca3SChristian Lamparter 100021fbbca3SChristian Lamparter if (rs->rs_flags & ATH9K_RX_DELIM_CRC_PRE) 100121fbbca3SChristian Lamparter rxs->flag |= RX_FLAG_AMPDU_DELIM_CRC_ERROR; 100221fbbca3SChristian Lamparter } 100321fbbca3SChristian Lamparter } 100421fbbca3SChristian Lamparter 100563fefa05SToke Høiland-Jørgensen static void ath_rx_count_airtime(struct ath_softc *sc, 100663fefa05SToke Høiland-Jørgensen struct ath_rx_status *rs, 100763fefa05SToke Høiland-Jørgensen struct sk_buff *skb) 100863fefa05SToke Høiland-Jørgensen { 100963fefa05SToke Høiland-Jørgensen struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data; 101063fefa05SToke Høiland-Jørgensen struct ath_hw *ah = sc->sc_ah; 101163fefa05SToke Høiland-Jørgensen struct ath_common *common = ath9k_hw_common(ah); 101263fefa05SToke Høiland-Jørgensen struct ieee80211_sta *sta; 101363fefa05SToke Høiland-Jørgensen struct ieee80211_rx_status *rxs; 101463fefa05SToke Høiland-Jørgensen const struct ieee80211_rate *rate; 101563fefa05SToke Høiland-Jørgensen bool is_sgi, is_40, is_sp; 101663fefa05SToke Høiland-Jørgensen int phy; 101763fefa05SToke Høiland-Jørgensen u16 len = rs->rs_datalen; 101863fefa05SToke Høiland-Jørgensen u32 airtime = 0; 1019*03af21d6SYueHaibing u8 tidno; 102063fefa05SToke Høiland-Jørgensen 102163fefa05SToke Høiland-Jørgensen if (!ieee80211_is_data(hdr->frame_control)) 102263fefa05SToke Høiland-Jørgensen return; 102363fefa05SToke Høiland-Jørgensen 102463fefa05SToke Høiland-Jørgensen rcu_read_lock(); 102563fefa05SToke Høiland-Jørgensen 102663fefa05SToke Høiland-Jørgensen sta = ieee80211_find_sta_by_ifaddr(sc->hw, hdr->addr2, NULL); 102763fefa05SToke Høiland-Jørgensen if (!sta) 102863fefa05SToke Høiland-Jørgensen goto exit; 102963fefa05SToke Høiland-Jørgensen tidno = skb->priority & IEEE80211_QOS_CTL_TID_MASK; 103063fefa05SToke Høiland-Jørgensen 103163fefa05SToke Høiland-Jørgensen rxs = IEEE80211_SKB_RXCB(skb); 103263fefa05SToke Høiland-Jørgensen 10337fdd69c5SJohannes Berg is_sgi = !!(rxs->enc_flags & RX_ENC_FLAG_SHORT_GI); 1034da6a4352SJohannes Berg is_40 = !!(rxs->bw == RATE_INFO_BW_40); 10357fdd69c5SJohannes Berg is_sp = !!(rxs->enc_flags & RX_ENC_FLAG_SHORTPRE); 103663fefa05SToke Høiland-Jørgensen 1037da6a4352SJohannes Berg if (!!(rxs->encoding == RX_ENC_HT)) { 103863fefa05SToke Høiland-Jørgensen /* MCS rates */ 103963fefa05SToke Høiland-Jørgensen 104063fefa05SToke Høiland-Jørgensen airtime += ath_pkt_duration(sc, rxs->rate_idx, len, 104163fefa05SToke Høiland-Jørgensen is_40, is_sgi, is_sp); 104263fefa05SToke Høiland-Jørgensen } else { 104363fefa05SToke Høiland-Jørgensen 104463fefa05SToke Høiland-Jørgensen phy = IS_CCK_RATE(rs->rs_rate) ? WLAN_RC_PHY_CCK : WLAN_RC_PHY_OFDM; 104563fefa05SToke Høiland-Jørgensen rate = &common->sbands[rxs->band].bitrates[rxs->rate_idx]; 104663fefa05SToke Høiland-Jørgensen airtime += ath9k_hw_computetxtime(ah, phy, rate->bitrate * 100, 104763fefa05SToke Høiland-Jørgensen len, rxs->rate_idx, is_sp); 104863fefa05SToke Høiland-Jørgensen } 104963fefa05SToke Høiland-Jørgensen 105089cea749SToke Høiland-Jørgensen ieee80211_sta_register_airtime(sta, tidno, 0, airtime); 105163fefa05SToke Høiland-Jørgensen exit: 105263fefa05SToke Høiland-Jørgensen rcu_read_unlock(); 105363fefa05SToke Høiland-Jørgensen } 105463fefa05SToke Høiland-Jørgensen 1055b5c80475SFelix Fietkau int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp) 1056b5c80475SFelix Fietkau { 10571a04d59dSFelix Fietkau struct ath_rxbuf *bf; 10580d95521eSFelix Fietkau struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb; 1059b5c80475SFelix Fietkau struct ieee80211_rx_status *rxs; 1060b5c80475SFelix Fietkau struct ath_hw *ah = sc->sc_ah; 1061b5c80475SFelix Fietkau struct ath_common *common = ath9k_hw_common(ah); 10627545daf4SFelix Fietkau struct ieee80211_hw *hw = sc->hw; 1063b5c80475SFelix Fietkau int retval; 1064b5c80475SFelix Fietkau struct ath_rx_status rs; 1065b5c80475SFelix Fietkau enum ath9k_rx_qtype qtype; 1066b5c80475SFelix Fietkau bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA); 1067b5c80475SFelix Fietkau int dma_type; 1068a6d2055bSFelix Fietkau u64 tsf = 0; 10698ab2cd09SLuis R. Rodriguez unsigned long flags; 10702e1cd495SFelix Fietkau dma_addr_t new_buf_addr; 1071c82552c5STim Harvey unsigned int budget = 512; 1072982e0395SLorenzo Bianconi struct ieee80211_hdr *hdr; 1073b5c80475SFelix Fietkau 1074b5c80475SFelix Fietkau if (edma) 1075b5c80475SFelix Fietkau dma_type = DMA_BIDIRECTIONAL; 107656824223SMing Lei else 107756824223SMing Lei dma_type = DMA_FROM_DEVICE; 1078b5c80475SFelix Fietkau 1079b5c80475SFelix Fietkau qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP; 1080b5c80475SFelix Fietkau 1081a6d2055bSFelix Fietkau tsf = ath9k_hw_gettsf64(ah); 1082a6d2055bSFelix Fietkau 1083b5c80475SFelix Fietkau do { 1084e1352fdeSLorenzo Bianconi bool decrypt_error = false; 1085b5c80475SFelix Fietkau 1086b5c80475SFelix Fietkau memset(&rs, 0, sizeof(rs)); 1087b5c80475SFelix Fietkau if (edma) 1088b5c80475SFelix Fietkau bf = ath_edma_get_next_rx_buf(sc, &rs, qtype); 1089b5c80475SFelix Fietkau else 1090b5c80475SFelix Fietkau bf = ath_get_next_rx_buf(sc, &rs); 1091b5c80475SFelix Fietkau 1092b5c80475SFelix Fietkau if (!bf) 1093b5c80475SFelix Fietkau break; 1094b5c80475SFelix Fietkau 1095b5c80475SFelix Fietkau skb = bf->bf_mpdu; 1096b5c80475SFelix Fietkau if (!skb) 1097b5c80475SFelix Fietkau continue; 1098b5c80475SFelix Fietkau 10990d95521eSFelix Fietkau /* 11000d95521eSFelix Fietkau * Take frame header from the first fragment and RX status from 11010d95521eSFelix Fietkau * the last one. 11020d95521eSFelix Fietkau */ 11030d95521eSFelix Fietkau if (sc->rx.frag) 11040d95521eSFelix Fietkau hdr_skb = sc->rx.frag; 11050d95521eSFelix Fietkau else 11060d95521eSFelix Fietkau hdr_skb = skb; 11070d95521eSFelix Fietkau 1108f6307ddaSSujith Manoharan rxs = IEEE80211_SKB_RXCB(hdr_skb); 1109ffb1c56aSAshok Nagarajan memset(rxs, 0, sizeof(struct ieee80211_rx_status)); 1110ffb1c56aSAshok Nagarajan 11116f38482eSSujith Manoharan retval = ath9k_rx_skb_preprocess(sc, hdr_skb, &rs, rxs, 1112e0dd1a96SSujith Manoharan &decrypt_error, tsf); 111383c76570SZefir Kurtisi if (retval) 111483c76570SZefir Kurtisi goto requeue_drop_frag; 111583c76570SZefir Kurtisi 1116203c4805SLuis R. Rodriguez /* Ensure we always have an skb to requeue once we are done 1117203c4805SLuis R. Rodriguez * processing the current buffer's skb */ 1118cc861f74SLuis R. Rodriguez requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC); 1119203c4805SLuis R. Rodriguez 1120203c4805SLuis R. Rodriguez /* If there is no memory we ignore the current RX'd frame, 1121203c4805SLuis R. Rodriguez * tell hardware it can give us a new frame using the old 1122203c4805SLuis R. Rodriguez * skb and put it at the tail of the sc->rx.rxbuf list for 1123203c4805SLuis R. Rodriguez * processing. */ 112415072189SBen Greear if (!requeue_skb) { 112572569b7bSArnd Bergmann RX_STAT_INC(sc, rx_oom_err); 11260d95521eSFelix Fietkau goto requeue_drop_frag; 112715072189SBen Greear } 1128203c4805SLuis R. Rodriguez 11292e1cd495SFelix Fietkau /* We will now give hardware our shiny new allocated skb */ 11302e1cd495SFelix Fietkau new_buf_addr = dma_map_single(sc->dev, requeue_skb->data, 11312e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 11322e1cd495SFelix Fietkau if (unlikely(dma_mapping_error(sc->dev, new_buf_addr))) { 11332e1cd495SFelix Fietkau dev_kfree_skb_any(requeue_skb); 11342e1cd495SFelix Fietkau goto requeue_drop_frag; 11352e1cd495SFelix Fietkau } 11362e1cd495SFelix Fietkau 1137203c4805SLuis R. Rodriguez /* Unmap the frame */ 1138203c4805SLuis R. Rodriguez dma_unmap_single(sc->dev, bf->bf_buf_addr, 11392e1cd495SFelix Fietkau common->rx_bufsize, dma_type); 1140203c4805SLuis R. Rodriguez 1141176f0e84SSujith Manoharan bf->bf_mpdu = requeue_skb; 1142176f0e84SSujith Manoharan bf->bf_buf_addr = new_buf_addr; 1143176f0e84SSujith Manoharan 1144b5c80475SFelix Fietkau skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len); 1145b5c80475SFelix Fietkau if (ah->caps.rx_status_len) 1146b5c80475SFelix Fietkau skb_pull(skb, ah->caps.rx_status_len); 1147203c4805SLuis R. Rodriguez 11480d95521eSFelix Fietkau if (!rs.rs_more) 11495a078fcbSOleksij Rempel ath9k_cmn_rx_skb_postprocess(common, hdr_skb, &rs, 1150c9b14170SLuis R. Rodriguez rxs, decrypt_error); 1151203c4805SLuis R. Rodriguez 11520d95521eSFelix Fietkau if (rs.rs_more) { 115372569b7bSArnd Bergmann RX_STAT_INC(sc, rx_frags); 11540d95521eSFelix Fietkau /* 11550d95521eSFelix Fietkau * rs_more indicates chained descriptors which can be 11560d95521eSFelix Fietkau * used to link buffers together for a sort of 11570d95521eSFelix Fietkau * scatter-gather operation. 11580d95521eSFelix Fietkau */ 11590d95521eSFelix Fietkau if (sc->rx.frag) { 11600d95521eSFelix Fietkau /* too many fragments - cannot handle frame */ 11610d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 11620d95521eSFelix Fietkau dev_kfree_skb_any(skb); 116372569b7bSArnd Bergmann RX_STAT_INC(sc, rx_too_many_frags_err); 11640d95521eSFelix Fietkau skb = NULL; 11650d95521eSFelix Fietkau } 11660d95521eSFelix Fietkau sc->rx.frag = skb; 11670d95521eSFelix Fietkau goto requeue; 11680d95521eSFelix Fietkau } 11690d95521eSFelix Fietkau 11700d95521eSFelix Fietkau if (sc->rx.frag) { 11710d95521eSFelix Fietkau int space = skb->len - skb_tailroom(hdr_skb); 11720d95521eSFelix Fietkau 11730d95521eSFelix Fietkau if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) { 11740d95521eSFelix Fietkau dev_kfree_skb(skb); 117572569b7bSArnd Bergmann RX_STAT_INC(sc, rx_oom_err); 11760d95521eSFelix Fietkau goto requeue_drop_frag; 11770d95521eSFelix Fietkau } 11780d95521eSFelix Fietkau 1179b5447ff9SEric Dumazet sc->rx.frag = NULL; 1180b5447ff9SEric Dumazet 11810d95521eSFelix Fietkau skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len), 11820d95521eSFelix Fietkau skb->len); 11830d95521eSFelix Fietkau dev_kfree_skb_any(skb); 11840d95521eSFelix Fietkau skb = hdr_skb; 11850d95521eSFelix Fietkau } 11860d95521eSFelix Fietkau 118766760eacSFelix Fietkau if (rxs->flag & RX_FLAG_MMIC_STRIPPED) 118866760eacSFelix Fietkau skb_trim(skb, skb->len - 8); 118966760eacSFelix Fietkau 11908ab2cd09SLuis R. Rodriguez spin_lock_irqsave(&sc->sc_pm_lock, flags); 1191aaef24b4SMohammed Shafi Shajakhan if ((sc->ps_flags & (PS_WAIT_FOR_BEACON | 11921b04b930SSujith PS_WAIT_FOR_CAB | 1193aaef24b4SMohammed Shafi Shajakhan PS_WAIT_FOR_PSPOLL_DATA)) || 1194cedc7e3dSMohammed Shafi Shajakhan ath9k_check_auto_sleep(sc)) 1195f73c604cSRajkumar Manoharan ath_rx_ps(sc, skb, rs.is_mybeacon); 11968ab2cd09SLuis R. Rodriguez spin_unlock_irqrestore(&sc->sc_pm_lock, flags); 1197cc65965cSJouni Malinen 1198c3124df7SSujith Manoharan ath9k_antenna_check(sc, &rs); 119921fbbca3SChristian Lamparter ath9k_apply_ampdu_details(sc, &rs, rxs); 1200350e2dcbSSujith Manoharan ath_debug_rate_stats(sc, &rs, skb); 120163fefa05SToke Høiland-Jørgensen ath_rx_count_airtime(sc, &rs, skb); 120221fbbca3SChristian Lamparter 1203982e0395SLorenzo Bianconi hdr = (struct ieee80211_hdr *)skb->data; 1204982e0395SLorenzo Bianconi if (ieee80211_is_ack(hdr->frame_control)) 1205982e0395SLorenzo Bianconi ath_dynack_sample_ack_ts(sc->sc_ah, skb, rs.rs_tstamp); 1206982e0395SLorenzo Bianconi 12077545daf4SFelix Fietkau ieee80211_rx(hw, skb); 1208cc65965cSJouni Malinen 12090d95521eSFelix Fietkau requeue_drop_frag: 12100d95521eSFelix Fietkau if (sc->rx.frag) { 12110d95521eSFelix Fietkau dev_kfree_skb_any(sc->rx.frag); 12120d95521eSFelix Fietkau sc->rx.frag = NULL; 12130d95521eSFelix Fietkau } 1214203c4805SLuis R. Rodriguez requeue: 1215b5c80475SFelix Fietkau list_add_tail(&bf->list, &sc->rx.rxbuf); 1216a3dc48e8SFelix Fietkau 12177dd74f5fSFelix Fietkau if (!edma) { 12187dd74f5fSFelix Fietkau ath_rx_buf_relink(sc, bf, flush); 12193a758134STim Harvey if (!flush) 122095294973SFelix Fietkau ath9k_hw_rxena(ah); 12217dd74f5fSFelix Fietkau } else if (!flush) { 12227dd74f5fSFelix Fietkau ath_rx_edma_buf_link(sc, qtype); 1223b5c80475SFelix Fietkau } 1224c82552c5STim Harvey 1225c82552c5STim Harvey if (!budget--) 1226c82552c5STim Harvey break; 1227203c4805SLuis R. Rodriguez } while (1); 1228203c4805SLuis R. Rodriguez 122929ab0b36SRajkumar Manoharan if (!(ah->imask & ATH9K_INT_RXEOL)) { 123029ab0b36SRajkumar Manoharan ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN); 123172d874c6SFelix Fietkau ath9k_hw_set_interrupts(ah); 123229ab0b36SRajkumar Manoharan } 123329ab0b36SRajkumar Manoharan 1234203c4805SLuis R. Rodriguez return 0; 1235203c4805SLuis R. Rodriguez } 1236