1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23ab5c4f71SGabor Juhos #include <linux/firmware.h> 24203c4805SLuis R. Rodriguez 25203c4805SLuis R. Rodriguez #include "mac.h" 26203c4805SLuis R. Rodriguez #include "ani.h" 27203c4805SLuis R. Rodriguez #include "eeprom.h" 28203c4805SLuis R. Rodriguez #include "calib.h" 29203c4805SLuis R. Rodriguez #include "reg.h" 30203c4805SLuis R. Rodriguez #include "phy.h" 31af03abecSLuis R. Rodriguez #include "btcoex.h" 32203c4805SLuis R. Rodriguez 33203c4805SLuis R. Rodriguez #include "../regd.h" 34203c4805SLuis R. Rodriguez 35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 367976b426SLuis R. Rodriguez 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 435ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE 0x002c 44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI 0x002d 45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE 0x002e 46db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE 0x0030 47b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340 0x0031 483050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032 495a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580 0x0033 50423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462 0x0034 5103689301SGabor Juhos #define AR9300_DEVID_AR9330 0x0035 52b1233779SGabor Juhos #define AR9300_DEVID_QCA955X 0x0038 53d4e5979cSMohammed Shafi Shajakhan #define AR9485_DEVID_AR1111 0x0037 5477fac465SSujith Manoharan #define AR9300_DEVID_AR9565 0x0036 557976b426SLuis R. Rodriguez 56203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 577976b426SLuis R. Rodriguez 58203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 59203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 60203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 61203c4805SLuis R. Rodriguez 62fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 63fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 64fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 65fe12946eSVasanthakumar Thiagarajan 66e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 67e3d01bfcSLuis R. Rodriguez 68cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 69cfe8cba9SLuis R. Rodriguez 7004658fbaSJohn W. Linville #define ATH9K_RSSI_BAD -128 71990b70abSLuis R. Rodriguez 72cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS 38 73cac4220bSFelix Fietkau 74203c4805SLuis R. Rodriguez /* Register read/write primitives */ 759e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 76f9f84e96SFelix Fietkau (_ah)->reg_ops.write((_ah), (_val), (_reg)) 779e4bffd2SLuis R. Rodriguez 789e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 79f9f84e96SFelix Fietkau (_ah)->reg_ops.read((_ah), (_reg)) 80203c4805SLuis R. Rodriguez 8109a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ 82f9f84e96SFelix Fietkau (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) 8309a525d3SSujith Manoharan 84845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \ 85845e03c9SFelix Fietkau (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) 86845e03c9SFelix Fietkau 8720b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah) \ 8820b3efd9SSujith do { \ 89f9f84e96SFelix Fietkau if ((_ah)->reg_ops.enable_write_buffer) \ 90f9f84e96SFelix Fietkau (_ah)->reg_ops.enable_write_buffer((_ah)); \ 9120b3efd9SSujith } while (0) 9220b3efd9SSujith 9320b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah) \ 9420b3efd9SSujith do { \ 95f9f84e96SFelix Fietkau if ((_ah)->reg_ops.write_flush) \ 96f9f84e96SFelix Fietkau (_ah)->reg_ops.write_flush((_ah)); \ 9720b3efd9SSujith } while (0) 9820b3efd9SSujith 9926526202SRajkumar Manoharan #define PR_EEP(_s, _val) \ 10026526202SRajkumar Manoharan do { \ 10126526202SRajkumar Manoharan len += snprintf(buf + len, size - len, "%20s : %10d\n", \ 10226526202SRajkumar Manoharan _s, (_val)); \ 10326526202SRajkumar Manoharan } while (0) 10426526202SRajkumar Manoharan 105203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 106203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 107203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 108845e03c9SFelix Fietkau REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) 1091547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \ 1101547da37SLuis R. Rodriguez (((REG_READ(_a, _r) & _f) >> _f##_S)) 111203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 112845e03c9SFelix Fietkau REG_RMW(_a, _r, (_f), 0) 113203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 114845e03c9SFelix Fietkau REG_RMW(_a, _r, 0, (_f)) 115203c4805SLuis R. Rodriguez 116203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 117e7fc6338SRajkumar Manoharan if (((++(x) % 64) == 0) && \ 118e7fc6338SRajkumar Manoharan (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ 119e7fc6338SRajkumar Manoharan != ATH_USB)) \ 120203c4805SLuis R. Rodriguez udelay(1); \ 121203c4805SLuis R. Rodriguez } while (0) 122203c4805SLuis R. Rodriguez 123a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \ 124a9b6b256SFelix Fietkau ath9k_hw_write_array(ah, iniarray, column, &(regWr)) 125203c4805SLuis R. Rodriguez 126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 129203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1301773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 131203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 132203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 13393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16 13493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17 13593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18 13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19 13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14 13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13 13993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9 14093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8 14193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d 14293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e 143203c4805SLuis R. Rodriguez 144203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 145203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 146203c4805SLuis R. Rodriguez 147203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 1480b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) 149203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 150203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 151203c4805SLuis R. Rodriguez 152203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 153203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 154203c4805SLuis R. Rodriguez 155203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 156203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 157203c4805SLuis R. Rodriguez 158203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 159203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 160f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 161203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 162203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 163d8caa839SSujith #define POWER_UP_TIME 10000 164203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 165331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START 5700 166331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START 5400 167203c4805SLuis R. Rodriguez 168203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 169203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 170203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 171203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 172203c4805SLuis R. Rodriguez 173203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 174203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 175203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 176203c4805SLuis R. Rodriguez 177203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 178203c4805SLuis R. Rodriguez 179ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH 16 180ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH 128 181ceb26445SVasanthakumar Thiagarajan 182717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES 32 183717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ 24 1840e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 185717f6bedSFelix Fietkau 18601c78533SMohammed Shafi Shajakhan /* 18701c78533SMohammed Shafi Shajakhan * Wake on Wireless 18801c78533SMohammed Shafi Shajakhan */ 18901c78533SMohammed Shafi Shajakhan 19001c78533SMohammed Shafi Shajakhan /* Keep Alive Frame */ 19101c78533SMohammed Shafi Shajakhan #define KAL_FRAME_LEN 28 19201c78533SMohammed Shafi Shajakhan #define KAL_FRAME_TYPE 0x2 /* data frame */ 19301c78533SMohammed Shafi Shajakhan #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */ 19401c78533SMohammed Shafi Shajakhan #define KAL_DURATION_ID 0x3d 19501c78533SMohammed Shafi Shajakhan #define KAL_NUM_DATA_WORDS 6 19601c78533SMohammed Shafi Shajakhan #define KAL_NUM_DESC_WORDS 12 19701c78533SMohammed Shafi Shajakhan #define KAL_ANTENNA_MODE 1 19801c78533SMohammed Shafi Shajakhan #define KAL_TO_DS 1 19901c78533SMohammed Shafi Shajakhan #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */ 20001c78533SMohammed Shafi Shajakhan #define KAL_TIMEOUT 900 20101c78533SMohammed Shafi Shajakhan 20201c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_SIZE 256 20301c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_MASK_SIZE 32 20401c78533SMohammed Shafi Shajakhan #define MAX_NUM_PATTERN 8 20501c78533SMohammed Shafi Shajakhan #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and 20601c78533SMohammed Shafi Shajakhan deauthenticate packets */ 20701c78533SMohammed Shafi Shajakhan 20801c78533SMohammed Shafi Shajakhan /* 20901c78533SMohammed Shafi Shajakhan * WoW trigger mapping to hardware code 21001c78533SMohammed Shafi Shajakhan */ 21101c78533SMohammed Shafi Shajakhan 21201c78533SMohammed Shafi Shajakhan #define AH_WOW_USER_PATTERN_EN BIT(0) 21301c78533SMohammed Shafi Shajakhan #define AH_WOW_MAGIC_PATTERN_EN BIT(1) 21401c78533SMohammed Shafi Shajakhan #define AH_WOW_LINK_CHANGE BIT(2) 21501c78533SMohammed Shafi Shajakhan #define AH_WOW_BEACON_MISS BIT(3) 21601c78533SMohammed Shafi Shajakhan 217066dae93SFelix Fietkau enum ath_hw_txq_subtype { 218066dae93SFelix Fietkau ATH_TXQ_AC_BE = 0, 219066dae93SFelix Fietkau ATH_TXQ_AC_BK = 1, 220066dae93SFelix Fietkau ATH_TXQ_AC_VI = 2, 221066dae93SFelix Fietkau ATH_TXQ_AC_VO = 3, 222066dae93SFelix Fietkau }; 223066dae93SFelix Fietkau 22413ce3e99SLuis R. Rodriguez enum ath_ini_subsys { 22513ce3e99SLuis R. Rodriguez ATH_INI_PRE = 0, 22613ce3e99SLuis R. Rodriguez ATH_INI_CORE, 22713ce3e99SLuis R. Rodriguez ATH_INI_POST, 22813ce3e99SLuis R. Rodriguez ATH_INI_NUM_SPLIT, 22913ce3e99SLuis R. Rodriguez }; 23013ce3e99SLuis R. Rodriguez 231203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 232364734faSFelix Fietkau ATH9K_HW_CAP_HT = BIT(0), 233364734faSFelix Fietkau ATH9K_HW_CAP_RFSILENT = BIT(1), 2341b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_AUTOSLEEP = BIT(2), 2351b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3), 2361b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_EDMA = BIT(4), 2371b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5), 2381b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_LDPC = BIT(6), 2391b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_FASTCLOCK = BIT(7), 2401b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_SGI_20 = BIT(8), 2411b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10), 2421b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_2GHZ = BIT(11), 2431b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_5GHZ = BIT(12), 2441b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_APM = BIT(13), 2451b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RTT = BIT(14), 2461b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_MCI = BIT(15), 2471b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_DFS = BIT(16), 2488e981389SMohammed Shafi Shajakhan ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17), 249846e438fSSujith Manoharan ATH9K_HW_CAP_PAPRD = BIT(18), 25081dc75b5SSujith Manoharan ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(19), 2513f2da955SSujith Manoharan ATH9K_HW_CAP_BT_ANT_DIV = BIT(20), 252203c4805SLuis R. Rodriguez }; 253203c4805SLuis R. Rodriguez 2548e981389SMohammed Shafi Shajakhan /* 2558e981389SMohammed Shafi Shajakhan * WoW device capabilities 2568e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW. 2578e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching 2588e981389SMohammed Shafi Shajakhan * an exact user defined pattern or de-authentication/disassoc pattern. 2598e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four 2608e981389SMohammed Shafi Shajakhan * bytes of the pattern for user defined pattern, de-authentication and 2618e981389SMohammed Shafi Shajakhan * disassociation patterns for all types of possible frames recieved 2628e981389SMohammed Shafi Shajakhan * of those types. 2638e981389SMohammed Shafi Shajakhan */ 2648e981389SMohammed Shafi Shajakhan 265203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 266203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 267203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 268203c4805SLuis R. Rodriguez u8 tx_chainmask; 269203c4805SLuis R. Rodriguez u8 rx_chainmask; 27047c80de6SVasanthakumar Thiagarajan u8 max_txchains; 27147c80de6SVasanthakumar Thiagarajan u8 max_rxchains; 272203c4805SLuis R. Rodriguez u8 num_gpio_pins; 273ceb26445SVasanthakumar Thiagarajan u8 rx_hp_qdepth; 274ceb26445SVasanthakumar Thiagarajan u8 rx_lp_qdepth; 275ceb26445SVasanthakumar Thiagarajan u8 rx_status_len; 276162c3be3SVasanthakumar Thiagarajan u8 tx_desc_len; 2775088c2f1SVasanthakumar Thiagarajan u8 txs_len; 278203c4805SLuis R. Rodriguez }; 279203c4805SLuis R. Rodriguez 280203c4805SLuis R. Rodriguez struct ath9k_ops_config { 281203c4805SLuis R. Rodriguez int dma_beacon_response_time; 282203c4805SLuis R. Rodriguez int sw_beacon_response_time; 283203c4805SLuis R. Rodriguez int additional_swba_backoff; 284203c4805SLuis R. Rodriguez int ack_6mb; 28541f3e54dSFelix Fietkau u32 cwm_ignore_extcca; 2866a0ec30aSLuis R. Rodriguez bool pcieSerDesWrite; 287203c4805SLuis R. Rodriguez u8 pcie_clock_req; 288203c4805SLuis R. Rodriguez u32 pcie_waen; 289203c4805SLuis R. Rodriguez u8 analog_shiftreg; 290203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 291203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 292203c4805SLuis R. Rodriguez u32 cck_trig_high; 293203c4805SLuis R. Rodriguez u32 cck_trig_low; 29474673db9SFelix Fietkau u32 enable_paprd; 295203c4805SLuis R. Rodriguez int serialize_regmode; 2960ce024cbSSujith bool rx_intr_mitigation; 29755e82df4SVasanthakumar Thiagarajan bool tx_intr_mitigation; 298203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 299203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 300203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 301203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 302203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 303203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 304203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 305203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 306203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 307203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 308203c4805SLuis R. Rodriguez int spurmode; 309203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 310f4709fdfSLuis R. Rodriguez u8 max_txtrig_level; 311e36b27afSLuis R. Rodriguez u16 ani_poll_interval; /* ANI poll interval in ms */ 3129b60b64bSSujith Manoharan 3139b60b64bSSujith Manoharan /* Platform specific config */ 314b380a43bSSujith Manoharan u32 aspm_l1_fix; 3159b60b64bSSujith Manoharan u32 xlna_gpio; 31631fd216dSSujith Manoharan u32 ant_ctrl_comm2g_switch_enable; 3179b60b64bSSujith Manoharan bool xatten_margin_cfg; 318e083a42eSSujith Manoharan bool alt_mingainidx; 319203c4805SLuis R. Rodriguez }; 320203c4805SLuis R. Rodriguez 321203c4805SLuis R. Rodriguez enum ath9k_int { 322203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 323203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 324b5c80475SFelix Fietkau ATH9K_INT_RXHP = 0x00000001, 325b5c80475SFelix Fietkau ATH9K_INT_RXLP = 0x00000002, 326203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 327203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 328203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 329203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 330203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 331203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 3322ee4bd1eSMohammed Shafi Shajakhan ATH9K_INT_MCI = 0x00000200, 333aea702b7SLuis R. Rodriguez ATH9K_INT_BB_WATCHDOG = 0x00000400, 334203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 335203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 336203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 337203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 338203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 339203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 340203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 341203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 342203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 343203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 344203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 345203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 346203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 347ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 348203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 349203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 350203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 351203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 352203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 353203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 354203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 355203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 356203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 357203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 358203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 359203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 360203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 361203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 362203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 363203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 364203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 365203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 366203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 367203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 368203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 369203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 370203c4805SLuis R. Rodriguez }; 371203c4805SLuis R. Rodriguez 372203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 373203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 374203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 375203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 376203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 377203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 378203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 379203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 380203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 381203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 382203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 383203c4805SLuis R. Rodriguez 384203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 385203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 386203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 387203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 388203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 389203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 390203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 391203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 392203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 393203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 394203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 395203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 396203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 397203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 398203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 399203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 400203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 401203c4805SLuis R. Rodriguez 402324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY 6 4035f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT 8 40477a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY 16 40596da6fddSSujith Manoharan #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j)) 4065f0c04eaSRajkumar Manoharan 40720bd2a09SFelix Fietkau struct ath9k_hw_cal_data { 408203c4805SLuis R. Rodriguez u16 channel; 409203c4805SLuis R. Rodriguez u32 channelFlags; 41077d84837SRajkumar Manoharan u32 chanmode; 411203c4805SLuis R. Rodriguez int32_t CalValid; 412203c4805SLuis R. Rodriguez int8_t iCoff; 413203c4805SLuis R. Rodriguez int8_t qCoff; 4148a90555fSSujith Manoharan bool rtt_done; 41551dea9beSFelix Fietkau bool paprd_packet_sent; 416717f6bedSFelix Fietkau bool paprd_done; 4174254bc1cSFelix Fietkau bool nfcal_pending; 41870cf1533SFelix Fietkau bool nfcal_interference; 4195f0c04eaSRajkumar Manoharan bool done_txiqcal_once; 42077a5a664SRajkumar Manoharan bool done_txclcal_once; 421717f6bedSFelix Fietkau u16 small_signal_gain[AR9300_MAX_CHAINS]; 422717f6bedSFelix Fietkau u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; 4235f0c04eaSRajkumar Manoharan u32 num_measures[AR9300_MAX_CHAINS]; 4245f0c04eaSRajkumar Manoharan int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS]; 42577a5a664SRajkumar Manoharan u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY]; 4268a90555fSSujith Manoharan u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY]; 42720bd2a09SFelix Fietkau struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 42820bd2a09SFelix Fietkau }; 42920bd2a09SFelix Fietkau 43020bd2a09SFelix Fietkau struct ath9k_channel { 43120bd2a09SFelix Fietkau struct ieee80211_channel *chan; 43220bd2a09SFelix Fietkau u16 channel; 43320bd2a09SFelix Fietkau u32 channelFlags; 43420bd2a09SFelix Fietkau u32 chanmode; 435d9891c78SFelix Fietkau s16 noisefloor; 436203c4805SLuis R. Rodriguez }; 437203c4805SLuis R. Rodriguez 438203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 439203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 440203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 441203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 442203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 443203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 444203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 445203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 446203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 4476b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ 448203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 4496b42e8d0SFelix Fietkau ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) 450203c4805SLuis R. Rodriguez 451203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 452203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 453203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 454203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 455203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 456203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 457203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 458203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 459203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 460203c4805SLuis R. Rodriguez 461203c4805SLuis R. Rodriguez enum ath9k_power_mode { 462203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 463203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 464203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 465203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 466203c4805SLuis R. Rodriguez }; 467203c4805SLuis R. Rodriguez 468203c4805SLuis R. Rodriguez enum ser_reg_mode { 469203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 470203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 471203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 472203c4805SLuis R. Rodriguez }; 473203c4805SLuis R. Rodriguez 474ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype { 475ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_HP, 476ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_LP, 477ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_MAX, 478ad7b8060SVasanthakumar Thiagarajan }; 479ad7b8060SVasanthakumar Thiagarajan 480203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 481203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 482203c4805SLuis R. Rodriguez u32 bs_nextdtim; 483203c4805SLuis R. Rodriguez u32 bs_intval; 484203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 485203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 486203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 487203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 488203c4805SLuis R. Rodriguez u32 bs_cfpnext; 489203c4805SLuis R. Rodriguez u16 bs_timoffset; 490203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 491203c4805SLuis R. Rodriguez u32 bs_sleepduration; 492203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 493203c4805SLuis R. Rodriguez }; 494203c4805SLuis R. Rodriguez 495203c4805SLuis R. Rodriguez struct chan_centers { 496203c4805SLuis R. Rodriguez u16 synth_center; 497203c4805SLuis R. Rodriguez u16 ctl_center; 498203c4805SLuis R. Rodriguez u16 ext_center; 499203c4805SLuis R. Rodriguez }; 500203c4805SLuis R. Rodriguez 501203c4805SLuis R. Rodriguez enum { 502203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 503203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 504203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 505203c4805SLuis R. Rodriguez }; 506203c4805SLuis R. Rodriguez 507203c4805SLuis R. Rodriguez struct ath9k_hw_version { 508203c4805SLuis R. Rodriguez u32 magic; 509203c4805SLuis R. Rodriguez u16 devid; 510203c4805SLuis R. Rodriguez u16 subvendorid; 511203c4805SLuis R. Rodriguez u32 macVersion; 512203c4805SLuis R. Rodriguez u16 macRev; 513203c4805SLuis R. Rodriguez u16 phyRev; 514203c4805SLuis R. Rodriguez u16 analog5GhzRev; 515203c4805SLuis R. Rodriguez u16 analog2GhzRev; 5160b5ead91SSujith Manoharan enum ath_usb_dev usbdev; 517203c4805SLuis R. Rodriguez }; 518203c4805SLuis R. Rodriguez 519ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 520ff155a45SVasanthakumar Thiagarajan 521ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 522ff155a45SVasanthakumar Thiagarajan 523ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 524ff155a45SVasanthakumar Thiagarajan 525ff155a45SVasanthakumar Thiagarajan /* 52677c2061dSWalter Goldens * Using de Bruijin sequence to look up 1's index in a 32 bit number 527ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 528ff155a45SVasanthakumar Thiagarajan */ 529c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U 530ff155a45SVasanthakumar Thiagarajan 531ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 532ff155a45SVasanthakumar Thiagarajan u32 next_addr; 533ff155a45SVasanthakumar Thiagarajan u32 period_addr; 534ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 535ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 536ff155a45SVasanthakumar Thiagarajan }; 537ff155a45SVasanthakumar Thiagarajan 538ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 539ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 540ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 541ff155a45SVasanthakumar Thiagarajan void *arg; 542ff155a45SVasanthakumar Thiagarajan u8 index; 543ff155a45SVasanthakumar Thiagarajan }; 544ff155a45SVasanthakumar Thiagarajan 545ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 546ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 547ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 548ff155a45SVasanthakumar Thiagarajan union { 549ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 550ff155a45SVasanthakumar Thiagarajan u16 val; 551ff155a45SVasanthakumar Thiagarajan } timer_mask; 552ff155a45SVasanthakumar Thiagarajan }; 553ff155a45SVasanthakumar Thiagarajan 55421cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf { 55521cc630fSVasanthakumar Thiagarajan u8 main_lna_conf; 55621cc630fSVasanthakumar Thiagarajan u8 alt_lna_conf; 55721cc630fSVasanthakumar Thiagarajan u8 fast_div_bias; 558c6ba9febSMohammed Shafi Shajakhan u8 main_gaintb; 559c6ba9febSMohammed Shafi Shajakhan u8 alt_gaintb; 560c6ba9febSMohammed Shafi Shajakhan int lna1_lna2_delta; 561*f96bd2adSSujith Manoharan int lna1_lna2_switch_delta; 5628afbcc8bSMohammed Shafi Shajakhan u8 div_group; 56321cc630fSVasanthakumar Thiagarajan }; 56421cc630fSVasanthakumar Thiagarajan 565d70357d5SLuis R. Rodriguez /** 5664e8c14e9SFelix Fietkau * struct ath_hw_radar_conf - radar detection initialization parameters 5674e8c14e9SFelix Fietkau * 5684e8c14e9SFelix Fietkau * @pulse_inband: threshold for checking the ratio of in-band power 5694e8c14e9SFelix Fietkau * to total power for short radar pulses (half dB steps) 5704e8c14e9SFelix Fietkau * @pulse_inband_step: threshold for checking an in-band power to total 5714e8c14e9SFelix Fietkau * power ratio increase for short radar pulses (half dB steps) 5724e8c14e9SFelix Fietkau * @pulse_height: threshold for detecting the beginning of a short 5734e8c14e9SFelix Fietkau * radar pulse (dB step) 5744e8c14e9SFelix Fietkau * @pulse_rssi: threshold for detecting if a short radar pulse is 5754e8c14e9SFelix Fietkau * gone (dB step) 5764e8c14e9SFelix Fietkau * @pulse_maxlen: maximum pulse length (0.8 us steps) 5774e8c14e9SFelix Fietkau * 5784e8c14e9SFelix Fietkau * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) 5794e8c14e9SFelix Fietkau * @radar_inband: threshold for checking the ratio of in-band power 5804e8c14e9SFelix Fietkau * to total power for long radar pulses (half dB steps) 5814e8c14e9SFelix Fietkau * @fir_power: threshold for detecting the end of a long radar pulse (dB) 5824e8c14e9SFelix Fietkau * 5834e8c14e9SFelix Fietkau * @ext_channel: enable extension channel radar detection 5844e8c14e9SFelix Fietkau */ 5854e8c14e9SFelix Fietkau struct ath_hw_radar_conf { 5864e8c14e9SFelix Fietkau unsigned int pulse_inband; 5874e8c14e9SFelix Fietkau unsigned int pulse_inband_step; 5884e8c14e9SFelix Fietkau unsigned int pulse_height; 5894e8c14e9SFelix Fietkau unsigned int pulse_rssi; 5904e8c14e9SFelix Fietkau unsigned int pulse_maxlen; 5914e8c14e9SFelix Fietkau 5924e8c14e9SFelix Fietkau unsigned int radar_rssi; 5934e8c14e9SFelix Fietkau unsigned int radar_inband; 5944e8c14e9SFelix Fietkau int fir_power; 5954e8c14e9SFelix Fietkau 5964e8c14e9SFelix Fietkau bool ext_channel; 5974e8c14e9SFelix Fietkau }; 5984e8c14e9SFelix Fietkau 5994e8c14e9SFelix Fietkau /** 600d70357d5SLuis R. Rodriguez * struct ath_hw_private_ops - callbacks used internally by hardware code 601d70357d5SLuis R. Rodriguez * 602d70357d5SLuis R. Rodriguez * This structure contains private callbacks designed to only be used internally 603d70357d5SLuis R. Rodriguez * by the hardware core. 604d70357d5SLuis R. Rodriguez * 605795f5e2cSLuis R. Rodriguez * @init_cal_settings: setup types of calibrations supported 606795f5e2cSLuis R. Rodriguez * @init_cal: starts actual calibration 607795f5e2cSLuis R. Rodriguez * 608991312d8SLuis R. Rodriguez * @init_mode_gain_regs: Initialize TX/RX gain registers 6098fe65368SLuis R. Rodriguez * 6108fe65368SLuis R. Rodriguez * @rf_set_freq: change frequency 6118fe65368SLuis R. Rodriguez * @spur_mitigate_freq: spur mitigation 6128fe65368SLuis R. Rodriguez * @set_rf_regs: 61364773964SLuis R. Rodriguez * @compute_pll_control: compute the PLL control value to use for 61464773964SLuis R. Rodriguez * AR_RTC_PLL_CONTROL for a given channel 615795f5e2cSLuis R. Rodriguez * @setup_calibration: set up calibration 616795f5e2cSLuis R. Rodriguez * @iscal_supported: used to query if a type of calibration is supported 617ac0bb767SLuis R. Rodriguez * 618e36b27afSLuis R. Rodriguez * @ani_cache_ini_regs: cache the values for ANI from the initial 619e36b27afSLuis R. Rodriguez * register settings through the register initialization. 620d70357d5SLuis R. Rodriguez */ 621d70357d5SLuis R. Rodriguez struct ath_hw_private_ops { 622795f5e2cSLuis R. Rodriguez /* Calibration ops */ 623d70357d5SLuis R. Rodriguez void (*init_cal_settings)(struct ath_hw *ah); 624795f5e2cSLuis R. Rodriguez bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); 625795f5e2cSLuis R. Rodriguez 626991312d8SLuis R. Rodriguez void (*init_mode_gain_regs)(struct ath_hw *ah); 627795f5e2cSLuis R. Rodriguez void (*setup_calibration)(struct ath_hw *ah, 628795f5e2cSLuis R. Rodriguez struct ath9k_cal_list *currCal); 6298fe65368SLuis R. Rodriguez 6308fe65368SLuis R. Rodriguez /* PHY ops */ 6318fe65368SLuis R. Rodriguez int (*rf_set_freq)(struct ath_hw *ah, 6328fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6338fe65368SLuis R. Rodriguez void (*spur_mitigate_freq)(struct ath_hw *ah, 6348fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6358fe65368SLuis R. Rodriguez bool (*set_rf_regs)(struct ath_hw *ah, 6368fe65368SLuis R. Rodriguez struct ath9k_channel *chan, 6378fe65368SLuis R. Rodriguez u16 modesIndex); 6388fe65368SLuis R. Rodriguez void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); 6398fe65368SLuis R. Rodriguez void (*init_bb)(struct ath_hw *ah, 6408fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6418fe65368SLuis R. Rodriguez int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); 6428fe65368SLuis R. Rodriguez void (*olc_init)(struct ath_hw *ah); 6438fe65368SLuis R. Rodriguez void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); 6448fe65368SLuis R. Rodriguez void (*mark_phy_inactive)(struct ath_hw *ah); 6458fe65368SLuis R. Rodriguez void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); 6468fe65368SLuis R. Rodriguez bool (*rfbus_req)(struct ath_hw *ah); 6478fe65368SLuis R. Rodriguez void (*rfbus_done)(struct ath_hw *ah); 6488fe65368SLuis R. Rodriguez void (*restore_chainmask)(struct ath_hw *ah); 64964773964SLuis R. Rodriguez u32 (*compute_pll_control)(struct ath_hw *ah, 65064773964SLuis R. Rodriguez struct ath9k_channel *chan); 651c16fcb49SFelix Fietkau bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, 652c16fcb49SFelix Fietkau int param); 653641d9921SFelix Fietkau void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); 6544e8c14e9SFelix Fietkau void (*set_radar_params)(struct ath_hw *ah, 6554e8c14e9SFelix Fietkau struct ath_hw_radar_conf *conf); 6565f0c04eaSRajkumar Manoharan int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan, 6575f0c04eaSRajkumar Manoharan u8 *ini_reloaded); 658ac0bb767SLuis R. Rodriguez 659ac0bb767SLuis R. Rodriguez /* ANI */ 660e36b27afSLuis R. Rodriguez void (*ani_cache_ini_regs)(struct ath_hw *ah); 661d70357d5SLuis R. Rodriguez }; 662d70357d5SLuis R. Rodriguez 663d70357d5SLuis R. Rodriguez /** 664e93d083fSSimon Wunderlich * struct ath_spec_scan - parameters for Atheros spectral scan 665e93d083fSSimon Wunderlich * 666e93d083fSSimon Wunderlich * @enabled: enable/disable spectral scan 667e93d083fSSimon Wunderlich * @short_repeat: controls whether the chip is in spectral scan mode 668e93d083fSSimon Wunderlich * for 4 usec (enabled) or 204 usec (disabled) 669e93d083fSSimon Wunderlich * @count: number of scan results requested. There are special meanings 670e93d083fSSimon Wunderlich * in some chip revisions: 671e93d083fSSimon Wunderlich * AR92xx: highest bit set (>=128) for endless mode 672e93d083fSSimon Wunderlich * (spectral scan won't stopped until explicitly disabled) 673e93d083fSSimon Wunderlich * AR9300 and newer: 0 for endless mode 674e93d083fSSimon Wunderlich * @endless: true if endless mode is intended. Otherwise, count value is 675e93d083fSSimon Wunderlich * corrected to the next possible value. 676e93d083fSSimon Wunderlich * @period: time duration between successive spectral scan entry points 677e93d083fSSimon Wunderlich * (period*256*Tclk). Tclk = ath_common->clockrate 678e93d083fSSimon Wunderlich * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS 679e93d083fSSimon Wunderlich * 680e93d083fSSimon Wunderlich * Note: Tclk = 40MHz or 44MHz depending upon operating mode. 681e93d083fSSimon Wunderlich * Typically it's 44MHz in 2/5GHz on later chips, but there's 682e93d083fSSimon Wunderlich * a "fast clock" check for this in 5GHz. 683e93d083fSSimon Wunderlich * 684e93d083fSSimon Wunderlich */ 685e93d083fSSimon Wunderlich struct ath_spec_scan { 686e93d083fSSimon Wunderlich bool enabled; 687e93d083fSSimon Wunderlich bool short_repeat; 688e93d083fSSimon Wunderlich bool endless; 689e93d083fSSimon Wunderlich u8 count; 690e93d083fSSimon Wunderlich u8 period; 691e93d083fSSimon Wunderlich u8 fft_period; 692e93d083fSSimon Wunderlich }; 693e93d083fSSimon Wunderlich 694e93d083fSSimon Wunderlich /** 695d70357d5SLuis R. Rodriguez * struct ath_hw_ops - callbacks used by hardware code and driver code 696d70357d5SLuis R. Rodriguez * 697d70357d5SLuis R. Rodriguez * This structure contains callbacks designed to to be used internally by 698d70357d5SLuis R. Rodriguez * hardware code and also by the lower level driver. 699d70357d5SLuis R. Rodriguez * 700d70357d5SLuis R. Rodriguez * @config_pci_powersave: 701795f5e2cSLuis R. Rodriguez * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC 702e93d083fSSimon Wunderlich * 703e93d083fSSimon Wunderlich * @spectral_scan_config: set parameters for spectral scan and enable/disable it 704e93d083fSSimon Wunderlich * @spectral_scan_trigger: trigger a spectral scan run 705e93d083fSSimon Wunderlich * @spectral_scan_wait: wait for a spectral scan run to finish 706d70357d5SLuis R. Rodriguez */ 707d70357d5SLuis R. Rodriguez struct ath_hw_ops { 708d70357d5SLuis R. Rodriguez void (*config_pci_powersave)(struct ath_hw *ah, 70984c87dc8SStanislaw Gruszka bool power_off); 710cee1f625SVasanthakumar Thiagarajan void (*rx_enable)(struct ath_hw *ah); 71187d5efbbSVasanthakumar Thiagarajan void (*set_desc_link)(void *ds, u32 link); 712795f5e2cSLuis R. Rodriguez bool (*calibrate)(struct ath_hw *ah, 713795f5e2cSLuis R. Rodriguez struct ath9k_channel *chan, 714795f5e2cSLuis R. Rodriguez u8 rxchainmask, 715795f5e2cSLuis R. Rodriguez bool longcal); 71655e82df4SVasanthakumar Thiagarajan bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); 7172b63a41dSFelix Fietkau void (*set_txdesc)(struct ath_hw *ah, void *ds, 7182b63a41dSFelix Fietkau struct ath_tx_info *i); 719cc610ac0SVasanthakumar Thiagarajan int (*proc_txdesc)(struct ath_hw *ah, void *ds, 720cc610ac0SVasanthakumar Thiagarajan struct ath_tx_status *ts); 72169de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_get)(struct ath_hw *ah, 72269de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 72369de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_set)(struct ath_hw *ah, 72469de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 725e93d083fSSimon Wunderlich void (*spectral_scan_config)(struct ath_hw *ah, 726e93d083fSSimon Wunderlich struct ath_spec_scan *param); 727e93d083fSSimon Wunderlich void (*spectral_scan_trigger)(struct ath_hw *ah); 728e93d083fSSimon Wunderlich void (*spectral_scan_wait)(struct ath_hw *ah); 72936e8825eSSujith Manoharan 73036e8825eSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 73136e8825eSSujith Manoharan void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable); 73236e8825eSSujith Manoharan #endif 733d70357d5SLuis R. Rodriguez }; 734d70357d5SLuis R. Rodriguez 735f2552e28SFelix Fietkau struct ath_nf_limits { 736f2552e28SFelix Fietkau s16 max; 737f2552e28SFelix Fietkau s16 min; 738f2552e28SFelix Fietkau s16 nominal; 739f2552e28SFelix Fietkau }; 740f2552e28SFelix Fietkau 7418ad74c4dSRajkumar Manoharan enum ath_cal_list { 7428ad74c4dSRajkumar Manoharan TX_IQ_CAL = BIT(0), 7438ad74c4dSRajkumar Manoharan TX_IQ_ON_AGC_CAL = BIT(1), 7448ad74c4dSRajkumar Manoharan TX_CL_CAL = BIT(2), 7458ad74c4dSRajkumar Manoharan }; 7468ad74c4dSRajkumar Manoharan 74797dcec57SSujith Manoharan /* ah_flags */ 74897dcec57SSujith Manoharan #define AH_USE_EEPROM 0x1 74997dcec57SSujith Manoharan #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ 750a126ff51SRajkumar Manoharan #define AH_FASTCC 0x4 75197dcec57SSujith Manoharan 752203c4805SLuis R. Rodriguez struct ath_hw { 753f9f84e96SFelix Fietkau struct ath_ops reg_ops; 754f9f84e96SFelix Fietkau 755c1b976d2SFelix Fietkau struct device *dev; 756b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 75727c51f1aSLuis R. Rodriguez struct ath_common common; 758203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 759203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 760203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 761cac4220bSFelix Fietkau struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; 762203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 763203c4805SLuis R. Rodriguez 764203c4805SLuis R. Rodriguez union { 765203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 766203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 767475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 76815c9ee7aSSenthil Balasubramanian struct ar9300_eeprom ar9300_eep; 769203c4805SLuis R. Rodriguez } eeprom; 770203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 771203c4805SLuis R. Rodriguez 772203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 773203c4805SLuis R. Rodriguez bool is_pciexpress; 774d4930086SStanislaw Gruszka bool aspm_enabled; 7755f841b41SRajkumar Manoharan bool is_monitoring; 7762eb46d9bSPavel Roskin bool need_an_top2_fixup; 777203c4805SLuis R. Rodriguez u16 tx_trig_level; 778f2552e28SFelix Fietkau 779bbacee13SFelix Fietkau u32 nf_regs[6]; 780f2552e28SFelix Fietkau struct ath_nf_limits nf_2g; 781f2552e28SFelix Fietkau struct ath_nf_limits nf_5g; 782203c4805SLuis R. Rodriguez u16 rfsilent; 783203c4805SLuis R. Rodriguez u32 rfkill_gpio; 784203c4805SLuis R. Rodriguez u32 rfkill_polarity; 785203c4805SLuis R. Rodriguez u32 ah_flags; 786203c4805SLuis R. Rodriguez 787ceb26a60SFelix Fietkau bool reset_power_on; 788d7e7d229SLuis R. Rodriguez bool htc_reset_init; 789d7e7d229SLuis R. Rodriguez 790203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 791203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 792203c4805SLuis R. Rodriguez 793f23fba49SFelix Fietkau s8 noise; 79420bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata; 795a13883b0SSujith struct ath9k_pacal_info pacal_info; 796203c4805SLuis R. Rodriguez struct ar5416Stats stats; 797203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 798203c4805SLuis R. Rodriguez 7993069168cSPavel Roskin enum ath9k_int imask; 80074bad5cbSPavel Roskin u32 imrs2_reg; 801203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 802203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 803203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 804203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 805203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 806e8fe7336SRajkumar Manoharan atomic_t intr_ref_cnt; 807203c4805SLuis R. Rodriguez bool chip_fullsleep; 808203c4805SLuis R. Rodriguez u32 atim_window; 8095f0c04eaSRajkumar Manoharan u32 modes_index; 810203c4805SLuis R. Rodriguez 811203c4805SLuis R. Rodriguez /* Calibration */ 8126497827fSFelix Fietkau u32 supp_cals; 813cbfe9468SSujith struct ath9k_cal_list iq_caldata; 814cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 815cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 816cbfe9468SSujith struct ath9k_cal_list *cal_list; 817cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 818cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 819203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 820203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 821203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 822203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 823203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 824203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 825203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 826203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 827203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 828203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 829203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 830203c4805SLuis R. Rodriguez union { 831203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 832203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 833203c4805SLuis R. Rodriguez } meas0; 834203c4805SLuis R. Rodriguez union { 835203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 836203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 837203c4805SLuis R. Rodriguez } meas1; 838203c4805SLuis R. Rodriguez union { 839203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 840203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 841203c4805SLuis R. Rodriguez } meas2; 842203c4805SLuis R. Rodriguez union { 843203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 844203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 845203c4805SLuis R. Rodriguez } meas3; 846203c4805SLuis R. Rodriguez u16 cal_samples; 8478ad74c4dSRajkumar Manoharan u8 enabled_cals; 848203c4805SLuis R. Rodriguez 849203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 850203c4805SLuis R. Rodriguez u32 misc_mode; 851203c4805SLuis R. Rodriguez 852d70357d5SLuis R. Rodriguez /* Private to hardware code */ 853d70357d5SLuis R. Rodriguez struct ath_hw_private_ops private_ops; 854d70357d5SLuis R. Rodriguez /* Accessed by the lower level driver */ 855d70357d5SLuis R. Rodriguez struct ath_hw_ops ops; 856d70357d5SLuis R. Rodriguez 857e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 858203c4805SLuis R. Rodriguez u32 *analogBank6Data; 859203c4805SLuis R. Rodriguez 860e239d859SFelix Fietkau int coverage_class; 861203c4805SLuis R. Rodriguez u32 slottime; 862203c4805SLuis R. Rodriguez u32 globaltxtimeout; 863203c4805SLuis R. Rodriguez 864203c4805SLuis R. Rodriguez /* ANI */ 865203c4805SLuis R. Rodriguez u32 aniperiod; 866203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 867424749c7SRajkumar Manoharan u32 ani_skip_count; 868c24bd362SSujith Manoharan struct ar5416AniState ani; 869203c4805SLuis R. Rodriguez 870dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 871766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 872dbccdd1dSSujith Manoharan #endif 873af03abecSLuis R. Rodriguez 874203c4805SLuis R. Rodriguez u32 intr_txqs; 875203c4805SLuis R. Rodriguez u8 txchainmask; 876203c4805SLuis R. Rodriguez u8 rxchainmask; 877203c4805SLuis R. Rodriguez 878c5d0855aSFelix Fietkau struct ath_hw_radar_conf radar_conf; 879c5d0855aSFelix Fietkau 880203c4805SLuis R. Rodriguez u32 originalGain[22]; 881203c4805SLuis R. Rodriguez int initPDADC; 882203c4805SLuis R. Rodriguez int PDADCdelta; 8836de66dd9SFelix Fietkau int led_pin; 884691680b8SFelix Fietkau u32 gpio_mask; 885691680b8SFelix Fietkau u32 gpio_val; 886203c4805SLuis R. Rodriguez 887203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 888203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 889203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 890203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 891203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 892203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 89313ce3e99SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdesLowPower; 894c7d36f9fSFelix Fietkau struct ar5416IniArray iniModesFastClock; 895c7d36f9fSFelix Fietkau struct ar5416IniArray iniAdditional; 896203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 8978bc45c6bSGabor Juhos struct ar5416IniArray ini_modes_rx_gain_bounds; 898203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 899193cd458SSujith struct ar5416IniArray iniCckfirNormal; 900193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 90170807e99SSujith struct ar5416IniArray iniModes_9271_ANI_reg; 902ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_radio_post_sys2ant; 90351dbd0a8SSujith Manoharan struct ar5416IniArray ini_modes_rxgain_5g_xlna; 904c177fabeSSujith Manoharan struct ar5416IniArray ini_modes_rxgain_bb_core; 905c177fabeSSujith Manoharan struct ar5416IniArray ini_modes_rxgain_bb_postamble; 906ff155a45SVasanthakumar Thiagarajan 90713ce3e99SLuis R. Rodriguez struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; 90813ce3e99SLuis R. Rodriguez struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; 90913ce3e99SLuis R. Rodriguez struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; 91013ce3e99SLuis R. Rodriguez struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; 91113ce3e99SLuis R. Rodriguez 912ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 913ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 914ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 915744d4025SVasanthakumar Thiagarajan 916744d4025SVasanthakumar Thiagarajan struct ar9003_txs *ts_ring; 917744d4025SVasanthakumar Thiagarajan u32 ts_paddr_start; 918744d4025SVasanthakumar Thiagarajan u32 ts_paddr_end; 919744d4025SVasanthakumar Thiagarajan u16 ts_tail; 920016c2177SRajkumar Manoharan u16 ts_size; 921aea702b7SLuis R. Rodriguez 922aea702b7SLuis R. Rodriguez u32 bb_watchdog_last_status; 923aea702b7SLuis R. Rodriguez u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ 92451ac8cbbSRajkumar Manoharan u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ 925717f6bedSFelix Fietkau 9261bf38661SFelix Fietkau unsigned int paprd_target_power; 9271bf38661SFelix Fietkau unsigned int paprd_training_power; 9287072bf62SVasanthakumar Thiagarajan unsigned int paprd_ratemask; 929f1a8abb0SFelix Fietkau unsigned int paprd_ratemask_ht40; 93045ef6a0bSVasanthakumar Thiagarajan bool paprd_table_write_done; 931717f6bedSFelix Fietkau u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; 932717f6bedSFelix Fietkau u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; 9339a658d2bSLuis R. Rodriguez /* 9349a658d2bSLuis R. Rodriguez * Store the permanent value of Reg 0x4004in WARegVal 9359a658d2bSLuis R. Rodriguez * so we dont have to R/M/W. We should not be reading 9369a658d2bSLuis R. Rodriguez * this register when in sleep states. 9379a658d2bSLuis R. Rodriguez */ 9389a658d2bSLuis R. Rodriguez u32 WARegVal; 9396ee63f55SSenthil Balasubramanian 9406ee63f55SSenthil Balasubramanian /* Enterprise mode cap */ 9416ee63f55SSenthil Balasubramanian u32 ent_mode; 942f2f5f2a1SVasanthakumar Thiagarajan 94301c78533SMohammed Shafi Shajakhan #ifdef CONFIG_PM_SLEEP 94401c78533SMohammed Shafi Shajakhan u32 wow_event_mask; 94501c78533SMohammed Shafi Shajakhan #endif 946f2f5f2a1SVasanthakumar Thiagarajan bool is_clk_25mhz; 9473762561aSGabor Juhos int (*get_mac_revision)(void); 9487d95847cSGabor Juhos int (*external_reset)(void); 949ab5c4f71SGabor Juhos 950ab5c4f71SGabor Juhos const struct firmware *eeprom_blob; 951203c4805SLuis R. Rodriguez }; 952203c4805SLuis R. Rodriguez 9530cb9e06bSFelix Fietkau struct ath_bus_ops { 9540cb9e06bSFelix Fietkau enum ath_bus_type ath_bus_type; 9550cb9e06bSFelix Fietkau void (*read_cachesize)(struct ath_common *common, int *csz); 9560cb9e06bSFelix Fietkau bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); 9570cb9e06bSFelix Fietkau void (*bt_coex_prep)(struct ath_common *common); 958d4930086SStanislaw Gruszka void (*aspm_init)(struct ath_common *common); 9590cb9e06bSFelix Fietkau }; 9600cb9e06bSFelix Fietkau 9619e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 9629e4bffd2SLuis R. Rodriguez { 9639e4bffd2SLuis R. Rodriguez return &ah->common; 9649e4bffd2SLuis R. Rodriguez } 9659e4bffd2SLuis R. Rodriguez 9669e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 9679e4bffd2SLuis R. Rodriguez { 9689e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 9699e4bffd2SLuis R. Rodriguez } 9709e4bffd2SLuis R. Rodriguez 971d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) 972d70357d5SLuis R. Rodriguez { 973d70357d5SLuis R. Rodriguez return &ah->private_ops; 974d70357d5SLuis R. Rodriguez } 975d70357d5SLuis R. Rodriguez 976d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) 977d70357d5SLuis R. Rodriguez { 978d70357d5SLuis R. Rodriguez return &ah->ops; 979d70357d5SLuis R. Rodriguez } 980d70357d5SLuis R. Rodriguez 981895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask) 982895ad7ebSVasanthakumar Thiagarajan { 983895ad7ebSVasanthakumar Thiagarajan return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); 984895ad7ebSVasanthakumar Thiagarajan } 985895ad7ebSVasanthakumar Thiagarajan 986f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 987285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah); 988f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 989203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 990caed6579SSujith Manoharan struct ath9k_hw_cal_data *caldata, bool fastcc); 991a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah); 9928fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); 993203c4805SLuis R. Rodriguez 994203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 995203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 996203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 997203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 998203c4805SLuis R. Rodriguez u32 ah_signal_type); 999203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 1000203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 1001203c4805SLuis R. Rodriguez 1002203c4805SLuis R. Rodriguez /* General Operation */ 10037c5adc8dSFelix Fietkau void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan, 10047c5adc8dSFelix Fietkau int hw_delay); 1005203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 10060166b4beSFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array, 1007a9b6b256SFelix Fietkau int column, unsigned int *writecnt); 1008203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 10094f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 1010545750d3SFelix Fietkau u8 phy, int kbps, 1011203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 1012203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 1013203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 1014203c4805SLuis R. Rodriguez struct chan_centers *centers); 1015203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 1016203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 1017203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 1018203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 1019de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); 1020203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 1021203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 1022f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 1023dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah); 1024203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 1025203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 1026203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 102760ca9f87SSujith Manoharan void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set); 10280005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah); 1029b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); 103025c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 1031203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 1032203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 1033203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 1034c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah); 1035a91d75aeSLuis R. Rodriguez 10369ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 1037a91d75aeSLuis R. Rodriguez 1038462e58f2SBen Greear #ifdef CONFIG_ATH9K_DEBUGFS 1039462e58f2SBen Greear void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause); 1040462e58f2SBen Greear #else 1041990e08a0SBen Greear static inline void ath9k_debug_sync_cause(struct ath_common *common, 1042990e08a0SBen Greear u32 sync_cause) {} 1043462e58f2SBen Greear #endif 1044462e58f2SBen Greear 1045ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 1046ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 1047ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 1048ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 1049ff155a45SVasanthakumar Thiagarajan void *arg, 1050ff155a45SVasanthakumar Thiagarajan u8 timer_index); 1051cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 1052cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 1053cd9bf689SLuis R. Rodriguez u32 timer_next, 1054cd9bf689SLuis R. Rodriguez u32 timer_period); 1055cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 1056cd9bf689SLuis R. Rodriguez 1057ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 1058ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 1059ff155a45SVasanthakumar Thiagarajan 1060f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 10612da4f01aSLuis R. Rodriguez 10628fe65368SLuis R. Rodriguez /* PHY */ 10638fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, 10648fe65368SLuis R. Rodriguez u32 *coef_mantissa, u32 *coef_exponent); 106564ea57d0SGabor Juhos void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan, 106664ea57d0SGabor Juhos bool test); 10678fe65368SLuis R. Rodriguez 1068ebd5a14aSLuis R. Rodriguez /* 1069ebd5a14aSLuis R. Rodriguez * Code Specific to AR5008, AR9001 or AR9002, 1070ebd5a14aSLuis R. Rodriguez * we stuff these here to avoid callbacks for AR9003. 1071ebd5a14aSLuis R. Rodriguez */ 1072ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah); 107378ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah); 1074d8f492b7SLuis R. Rodriguez 1075641d9921SFelix Fietkau /* 1076aea702b7SLuis R. Rodriguez * Code specific to AR9003, we stuff these here to avoid callbacks 1077641d9921SFelix Fietkau * for older families 1078641d9921SFelix Fietkau */ 1079aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); 1080aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); 1081aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); 108251ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah); 1083717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val); 1084717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah, 108520bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, 1086717f6bedSFelix Fietkau int chain); 108720bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah, 108820bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, int chain); 108936d2943bSSujith Manoharan void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); 1090717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah); 1091717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah); 10920f21ee8dSSujith Manoharan bool ar9003_is_paprd_enabled(struct ath_hw *ah); 10934a8f1995SFelix Fietkau void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx); 1094641d9921SFelix Fietkau 1095641d9921SFelix Fietkau /* Hardware family op attach helpers */ 1096c1b976d2SFelix Fietkau int ar5008_hw_attach_phy_ops(struct ath_hw *ah); 10978525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah); 10988525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah); 10998fe65368SLuis R. Rodriguez 1100795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah); 1101795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah); 1102795f5e2cSLuis R. Rodriguez 1103c1b976d2SFelix Fietkau int ar9002_hw_attach_ops(struct ath_hw *ah); 1104b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah); 1105b3950e6aSLuis R. Rodriguez 1106c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); 11076790ae7aSFelix Fietkau 11088eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); 110995792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); 1110ac0bb767SLuis R. Rodriguez 11118a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 1112dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1113dbccdd1dSSujith Manoharan { 1114dbccdd1dSSujith Manoharan return ah->btcoex_hw.enabled; 1115dbccdd1dSSujith Manoharan } 11165955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah) 11175955b2b0SSujith Manoharan { 1118e1ecad78SRajkumar Manoharan return ah->common.btcoex_enabled && 1119e1ecad78SRajkumar Manoharan (ah->caps.hw_caps & ATH9K_HW_CAP_MCI); 11205955b2b0SSujith Manoharan 11215955b2b0SSujith Manoharan } 1122dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah); 11238a309305SFelix Fietkau static inline enum ath_btcoex_scheme 11248a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 11258a309305SFelix Fietkau { 11268a309305SFelix Fietkau return ah->btcoex_hw.scheme; 11278a309305SFelix Fietkau } 11288a309305SFelix Fietkau #else 1129dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1130dbccdd1dSSujith Manoharan { 1131dbccdd1dSSujith Manoharan return false; 1132dbccdd1dSSujith Manoharan } 11335955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah) 11345955b2b0SSujith Manoharan { 11355955b2b0SSujith Manoharan return false; 11365955b2b0SSujith Manoharan } 1137dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah) 1138dbccdd1dSSujith Manoharan { 1139dbccdd1dSSujith Manoharan } 1140dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme 1141dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 1142dbccdd1dSSujith Manoharan { 1143dbccdd1dSSujith Manoharan return ATH_BTCOEX_CFG_NONE; 1144dbccdd1dSSujith Manoharan } 114564ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */ 11468a309305SFelix Fietkau 114764875c63SMohammed Shafi Shajakhan 114864875c63SMohammed Shafi Shajakhan #ifdef CONFIG_PM_SLEEP 114964875c63SMohammed Shafi Shajakhan const char *ath9k_hw_wow_event_to_string(u32 wow_event); 115064875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern, 115164875c63SMohammed Shafi Shajakhan u8 *user_mask, int pattern_count, 115264875c63SMohammed Shafi Shajakhan int pattern_len); 115364875c63SMohammed Shafi Shajakhan u32 ath9k_hw_wow_wakeup(struct ath_hw *ah); 115464875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable); 115564875c63SMohammed Shafi Shajakhan #else 115664875c63SMohammed Shafi Shajakhan static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event) 115764875c63SMohammed Shafi Shajakhan { 115864875c63SMohammed Shafi Shajakhan return NULL; 115964875c63SMohammed Shafi Shajakhan } 116064875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, 116164875c63SMohammed Shafi Shajakhan u8 *user_pattern, 116264875c63SMohammed Shafi Shajakhan u8 *user_mask, 116364875c63SMohammed Shafi Shajakhan int pattern_count, 116464875c63SMohammed Shafi Shajakhan int pattern_len) 116564875c63SMohammed Shafi Shajakhan { 116664875c63SMohammed Shafi Shajakhan } 116764875c63SMohammed Shafi Shajakhan static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah) 116864875c63SMohammed Shafi Shajakhan { 116964875c63SMohammed Shafi Shajakhan return 0; 117064875c63SMohammed Shafi Shajakhan } 117164875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable) 117264875c63SMohammed Shafi Shajakhan { 117364875c63SMohammed Shafi Shajakhan } 117464875c63SMohammed Shafi Shajakhan #endif 117564875c63SMohammed Shafi Shajakhan 117673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK 22 117773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 117873377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 117973377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 118073377256SLuis R. Rodriguez 1181203c4805SLuis R. Rodriguez #endif 1182