xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision f23fba49b31070dc180d0d41d0125ab80f71c09f)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
4803689301SGabor Juhos #define AR9300_DEVID_AR9330	0x0035
497976b426SLuis R. Rodriguez 
50203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
517976b426SLuis R. Rodriguez 
52203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
53203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
54203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
55203c4805SLuis R. Rodriguez 
56fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
58fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
59fe12946eSVasanthakumar Thiagarajan 
60a6ef530fSVivek Natarajan #define AR9300_NUM_BT_WEIGHTS   4
61a6ef530fSVivek Natarajan #define AR9300_NUM_WLAN_WEIGHTS 4
62a6ef530fSVivek Natarajan 
63e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
64e3d01bfcSLuis R. Rodriguez 
65cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
66cfe8cba9SLuis R. Rodriguez 
6704658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
68990b70abSLuis R. Rodriguez 
69cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
70cac4220bSFelix Fietkau 
71203c4805SLuis R. Rodriguez /* Register read/write primitives */
729e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
73f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
749e4bffd2SLuis R. Rodriguez 
759e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
76f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
77203c4805SLuis R. Rodriguez 
7809a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
79f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
8009a525d3SSujith Manoharan 
81845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
82845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
83845e03c9SFelix Fietkau 
8420b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
8520b3efd9SSujith 	do {								\
86f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
87f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
8820b3efd9SSujith 	} while (0)
8920b3efd9SSujith 
9020b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9120b3efd9SSujith 	do {								\
92f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
93f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
9420b3efd9SSujith 	} while (0)
9520b3efd9SSujith 
96203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
97203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
98203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
99845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1001547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1011547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
102203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
103845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
104203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
105845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
106203c4805SLuis R. Rodriguez 
107203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
108e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
109e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
110e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
111203c4805SLuis R. Rodriguez 			udelay(1);				\
112203c4805SLuis R. Rodriguez 	} while (0)
113203c4805SLuis R. Rodriguez 
114a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
115a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
120203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1211773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
124203c4805SLuis R. Rodriguez 
125203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
126203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1290b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
130203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
131203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
134203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
135203c4805SLuis R. Rodriguez 
136203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
137203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
138203c4805SLuis R. Rodriguez 
139203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
140203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
141f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
142203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
143203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
144d8caa839SSujith #define POWER_UP_TIME               10000
145203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
146331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START		5700
147331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START		5400
148203c4805SLuis R. Rodriguez 
149203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
150203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
151203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
152203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
153203c4805SLuis R. Rodriguez 
154203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
155203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
156203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
157203c4805SLuis R. Rodriguez 
158203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
159203c4805SLuis R. Rodriguez 
160ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
161ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
162ceb26445SVasanthakumar Thiagarajan 
163717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES	32
164717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ			24
1650e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
166717f6bedSFelix Fietkau 
167066dae93SFelix Fietkau enum ath_hw_txq_subtype {
168066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
169066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
170066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
171066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
172066dae93SFelix Fietkau };
173066dae93SFelix Fietkau 
17413ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
17513ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
17613ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
17713ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
17813ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
17913ce3e99SLuis R. Rodriguez };
18013ce3e99SLuis R. Rodriguez 
181203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
182364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
183364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
184364734faSFelix Fietkau 	ATH9K_HW_CAP_CST                        = BIT(2),
185364734faSFelix Fietkau 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
186364734faSFelix Fietkau 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
187364734faSFelix Fietkau 	ATH9K_HW_CAP_EDMA			= BIT(6),
188364734faSFelix Fietkau 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
189364734faSFelix Fietkau 	ATH9K_HW_CAP_LDPC			= BIT(8),
190364734faSFelix Fietkau 	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
191364734faSFelix Fietkau 	ATH9K_HW_CAP_SGI_20			= BIT(10),
192364734faSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(11),
193364734faSFelix Fietkau 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
194d4659912SFelix Fietkau 	ATH9K_HW_CAP_2GHZ			= BIT(13),
195d4659912SFelix Fietkau 	ATH9K_HW_CAP_5GHZ			= BIT(14),
196ea066d5aSMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(15),
197203c4805SLuis R. Rodriguez };
198203c4805SLuis R. Rodriguez 
199203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
200203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
201203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
202203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
203203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
20447c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
20547c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
206203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
207ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
208ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
209ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
210162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2115088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
2128060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
2138060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
214203c4805SLuis R. Rodriguez };
215203c4805SLuis R. Rodriguez 
216203c4805SLuis R. Rodriguez struct ath9k_ops_config {
217203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
218203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
219203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
220203c4805SLuis R. Rodriguez 	int ack_6mb;
22141f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
2226a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
223203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
224203c4805SLuis R. Rodriguez 	u32 pcie_waen;
225203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
2266f481010SLuis R. Rodriguez 	u8 paprd_disable;
227203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
228203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
229203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
230203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
231203c4805SLuis R. Rodriguez 	u32 enable_ani;
232203c4805SLuis R. Rodriguez 	int serialize_regmode;
2330ce024cbSSujith 	bool rx_intr_mitigation;
23455e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
235203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
236203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
237203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
238203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
239203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
240203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
241203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
242203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
243203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
244203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
245203c4805SLuis R. Rodriguez 	int spurmode;
246203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
247f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
248e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
249203c4805SLuis R. Rodriguez };
250203c4805SLuis R. Rodriguez 
251203c4805SLuis R. Rodriguez enum ath9k_int {
252203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
254b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
255b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
256203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
257203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
259203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
261203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
262aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
264203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
276ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
279203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
282203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
283203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
284203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
285203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
286203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
287203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
288203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
289203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
290203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
291203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
292203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
293203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
294203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
295203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
296203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
297203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
298203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
299203c4805SLuis R. Rodriguez };
300203c4805SLuis R. Rodriguez 
301203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
302203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
303203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
304203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
305203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
306203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
307203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
308203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
309203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
310203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
311203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
312203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
313203c4805SLuis R. Rodriguez 
314203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
315203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
316203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
317203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
318203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
319203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
320203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
321203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
322203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
323203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
324203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
325203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
326203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
327203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
328203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
329203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
330203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
331203c4805SLuis R. Rodriguez 
33220bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
333203c4805SLuis R. Rodriguez 	u16 channel;
334203c4805SLuis R. Rodriguez 	u32 channelFlags;
335203c4805SLuis R. Rodriguez 	int32_t CalValid;
336203c4805SLuis R. Rodriguez 	int8_t iCoff;
337203c4805SLuis R. Rodriguez 	int8_t qCoff;
338717f6bedSFelix Fietkau 	bool paprd_done;
3394254bc1cSFelix Fietkau 	bool nfcal_pending;
34070cf1533SFelix Fietkau 	bool nfcal_interference;
341717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
342717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
34320bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
34420bd2a09SFelix Fietkau };
34520bd2a09SFelix Fietkau 
34620bd2a09SFelix Fietkau struct ath9k_channel {
34720bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
348093115b7SFelix Fietkau 	struct ar5416AniState ani;
34920bd2a09SFelix Fietkau 	u16 channel;
35020bd2a09SFelix Fietkau 	u32 channelFlags;
35120bd2a09SFelix Fietkau 	u32 chanmode;
352d9891c78SFelix Fietkau 	s16 noisefloor;
353203c4805SLuis R. Rodriguez };
354203c4805SLuis R. Rodriguez 
355203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
356203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
357203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
358203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
359203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
360203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
361203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
362203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
363203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3646b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
365203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3666b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
367203c4805SLuis R. Rodriguez 
368203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
369203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
370203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
371203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
372203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
373203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
374203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
375203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
376203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
377203c4805SLuis R. Rodriguez 
378203c4805SLuis R. Rodriguez enum ath9k_power_mode {
379203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
380203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
381203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
382203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
383203c4805SLuis R. Rodriguez };
384203c4805SLuis R. Rodriguez 
385203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
386203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
387203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
388203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
389203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
390203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
391203c4805SLuis R. Rodriguez };
392203c4805SLuis R. Rodriguez 
393203c4805SLuis R. Rodriguez enum ser_reg_mode {
394203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
395203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
396203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
397203c4805SLuis R. Rodriguez };
398203c4805SLuis R. Rodriguez 
399ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
400ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
401ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
402ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
403ad7b8060SVasanthakumar Thiagarajan };
404ad7b8060SVasanthakumar Thiagarajan 
405203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
406203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
407203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
408203c4805SLuis R. Rodriguez 	u32 bs_intval;
409203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
410203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
411203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
412203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
413203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
414203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
415203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
416203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
417203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
418203c4805SLuis R. Rodriguez };
419203c4805SLuis R. Rodriguez 
420203c4805SLuis R. Rodriguez struct chan_centers {
421203c4805SLuis R. Rodriguez 	u16 synth_center;
422203c4805SLuis R. Rodriguez 	u16 ctl_center;
423203c4805SLuis R. Rodriguez 	u16 ext_center;
424203c4805SLuis R. Rodriguez };
425203c4805SLuis R. Rodriguez 
426203c4805SLuis R. Rodriguez enum {
427203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
428203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
429203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
430203c4805SLuis R. Rodriguez };
431203c4805SLuis R. Rodriguez 
432203c4805SLuis R. Rodriguez struct ath9k_hw_version {
433203c4805SLuis R. Rodriguez 	u32 magic;
434203c4805SLuis R. Rodriguez 	u16 devid;
435203c4805SLuis R. Rodriguez 	u16 subvendorid;
436203c4805SLuis R. Rodriguez 	u32 macVersion;
437203c4805SLuis R. Rodriguez 	u16 macRev;
438203c4805SLuis R. Rodriguez 	u16 phyRev;
439203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
440203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
4410b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
442203c4805SLuis R. Rodriguez };
443203c4805SLuis R. Rodriguez 
444ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
445ff155a45SVasanthakumar Thiagarajan 
446ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
447ff155a45SVasanthakumar Thiagarajan 
448ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
449ff155a45SVasanthakumar Thiagarajan 
450ff155a45SVasanthakumar Thiagarajan /*
45177c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
452ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
453ff155a45SVasanthakumar Thiagarajan  */
454c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
455ff155a45SVasanthakumar Thiagarajan 
456ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
457ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
458ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
459ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
460ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
461ff155a45SVasanthakumar Thiagarajan };
462ff155a45SVasanthakumar Thiagarajan 
463ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
464ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
465ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
466ff155a45SVasanthakumar Thiagarajan 	void *arg;
467ff155a45SVasanthakumar Thiagarajan 	u8 index;
468ff155a45SVasanthakumar Thiagarajan };
469ff155a45SVasanthakumar Thiagarajan 
470ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
471ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
472ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
473ff155a45SVasanthakumar Thiagarajan 	union {
474ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
475ff155a45SVasanthakumar Thiagarajan 		u16 val;
476ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
477ff155a45SVasanthakumar Thiagarajan };
478ff155a45SVasanthakumar Thiagarajan 
47921cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
48021cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
48121cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
48221cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
483c6ba9febSMohammed Shafi Shajakhan 	u8 main_gaintb;
484c6ba9febSMohammed Shafi Shajakhan 	u8 alt_gaintb;
485c6ba9febSMohammed Shafi Shajakhan 	int lna1_lna2_delta;
4868afbcc8bSMohammed Shafi Shajakhan 	u8 div_group;
48721cc630fSVasanthakumar Thiagarajan };
48821cc630fSVasanthakumar Thiagarajan 
489d70357d5SLuis R. Rodriguez /**
4904e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
4914e8c14e9SFelix Fietkau  *
4924e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
4934e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
4944e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
4954e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
4964e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
4974e8c14e9SFelix Fietkau  *	radar pulse (dB step)
4984e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
4994e8c14e9SFelix Fietkau  *	gone (dB step)
5004e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5014e8c14e9SFelix Fietkau  *
5024e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5034e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5044e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5054e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5064e8c14e9SFelix Fietkau  *
5074e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5084e8c14e9SFelix Fietkau  */
5094e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5104e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5114e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5124e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5134e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5144e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5154e8c14e9SFelix Fietkau 
5164e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5174e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5184e8c14e9SFelix Fietkau 	int fir_power;
5194e8c14e9SFelix Fietkau 
5204e8c14e9SFelix Fietkau 	bool ext_channel;
5214e8c14e9SFelix Fietkau };
5224e8c14e9SFelix Fietkau 
5234e8c14e9SFelix Fietkau /**
524d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
525d70357d5SLuis R. Rodriguez  *
526d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
527d70357d5SLuis R. Rodriguez  * by the hardware core.
528d70357d5SLuis R. Rodriguez  *
529795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
530795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
531795f5e2cSLuis R. Rodriguez  *
532d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
533991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5348fe65368SLuis R. Rodriguez  *
5358fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5368fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5378fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5388fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5398fe65368SLuis R. Rodriguez  * @set_rf_regs:
54064773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
54164773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
542795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
543795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
544ac0bb767SLuis R. Rodriguez  *
545e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
546e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
547d70357d5SLuis R. Rodriguez  */
548d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
549795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
550d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
551795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
552795f5e2cSLuis R. Rodriguez 
553d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
554991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
555795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
556795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5578fe65368SLuis R. Rodriguez 
5588fe65368SLuis R. Rodriguez 	/* PHY ops */
5598fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5608fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5618fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5628fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5638fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5648fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5658fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5668fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5678fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5688fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5698fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5708fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5718fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5728fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5738fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5748fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5758fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5768fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5778fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5788fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5798fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
58064773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
58164773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
582c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
583c16fcb49SFelix Fietkau 			    int param);
584641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
5854e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
5864e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
587ac0bb767SLuis R. Rodriguez 
588ac0bb767SLuis R. Rodriguez 	/* ANI */
589e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
590d70357d5SLuis R. Rodriguez };
591d70357d5SLuis R. Rodriguez 
592d70357d5SLuis R. Rodriguez /**
593d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
594d70357d5SLuis R. Rodriguez  *
595d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
596d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
597d70357d5SLuis R. Rodriguez  *
598d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
599795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
600d70357d5SLuis R. Rodriguez  */
601d70357d5SLuis R. Rodriguez struct ath_hw_ops {
602d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
603d70357d5SLuis R. Rodriguez 				     int restore,
604d70357d5SLuis R. Rodriguez 				     int power_off);
605cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
60687d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
607795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
608795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
609795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
610795f5e2cSLuis R. Rodriguez 			  bool longcal);
61155e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
612cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
613cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
614cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
615cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
616cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
617cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
618cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
619cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
620cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
621cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
622cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
623cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
624cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
625cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
626cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
627cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
628cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
629cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
630cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
631cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
632cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
633cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
634cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
6355519541dSFelix Fietkau 	void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
63669de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
63769de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
63869de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
63969de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
64069de3721SMohammed Shafi Shajakhan 
641d70357d5SLuis R. Rodriguez };
642d70357d5SLuis R. Rodriguez 
643f2552e28SFelix Fietkau struct ath_nf_limits {
644f2552e28SFelix Fietkau 	s16 max;
645f2552e28SFelix Fietkau 	s16 min;
646f2552e28SFelix Fietkau 	s16 nominal;
647f2552e28SFelix Fietkau };
648f2552e28SFelix Fietkau 
64997dcec57SSujith Manoharan /* ah_flags */
65097dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
65197dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
65297dcec57SSujith Manoharan 
653203c4805SLuis R. Rodriguez struct ath_hw {
654f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
655f9f84e96SFelix Fietkau 
656b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
65727c51f1aSLuis R. Rodriguez 	struct ath_common common;
658203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
659203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
660203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
661cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
662203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
663203c4805SLuis R. Rodriguez 
664203c4805SLuis R. Rodriguez 	union {
665203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
666203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
667475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
66815c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
669203c4805SLuis R. Rodriguez 	} eeprom;
670203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
671203c4805SLuis R. Rodriguez 
672203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
673203c4805SLuis R. Rodriguez 	bool is_pciexpress;
674d4930086SStanislaw Gruszka 	bool aspm_enabled;
6755f841b41SRajkumar Manoharan 	bool is_monitoring;
6762eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
677203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
678f2552e28SFelix Fietkau 
679bbacee13SFelix Fietkau 	u32 nf_regs[6];
680f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
681f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
682203c4805SLuis R. Rodriguez 	u16 rfsilent;
683203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
684203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
685203c4805SLuis R. Rodriguez 	u32 ah_flags;
686203c4805SLuis R. Rodriguez 
687d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
688d7e7d229SLuis R. Rodriguez 
689203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
690203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
691203c4805SLuis R. Rodriguez 
692*f23fba49SFelix Fietkau 	s8 noise;
69320bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
694a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
695203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
696203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
697203c4805SLuis R. Rodriguez 
698203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
6993069168cSPavel Roskin 	enum ath9k_int imask;
70074bad5cbSPavel Roskin 	u32 imrs2_reg;
701203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
702203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
703203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
704203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
705203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
706203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
707203c4805SLuis R. Rodriguez 	u32 atim_window;
708203c4805SLuis R. Rodriguez 
709203c4805SLuis R. Rodriguez 	/* Calibration */
7106497827fSFelix Fietkau 	u32 supp_cals;
711cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
712cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
713cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
714df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
715cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
716cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
717cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
718203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
719203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
720203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
721203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
722203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
723203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
724203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
725203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
726203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
727203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
728203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
729203c4805SLuis R. Rodriguez 	union {
730203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
731203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
732203c4805SLuis R. Rodriguez 	} meas0;
733203c4805SLuis R. Rodriguez 	union {
734203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
735203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
736203c4805SLuis R. Rodriguez 	} meas1;
737203c4805SLuis R. Rodriguez 	union {
738203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
739203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
740203c4805SLuis R. Rodriguez 	} meas2;
741203c4805SLuis R. Rodriguez 	union {
742203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
743203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
744203c4805SLuis R. Rodriguez 	} meas3;
745203c4805SLuis R. Rodriguez 	u16 cal_samples;
746203c4805SLuis R. Rodriguez 
747203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
748203c4805SLuis R. Rodriguez 	u32 misc_mode;
749203c4805SLuis R. Rodriguez 	enum {
750203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
751203c4805SLuis R. Rodriguez 		USE_32KHZ,
752203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
753203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
754203c4805SLuis R. Rodriguez 
755d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
756d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
757d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
758d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
759d70357d5SLuis R. Rodriguez 
760e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
761203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
762203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
763203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
764203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
765203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
766203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
767203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
768203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
769203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
770203c4805SLuis R. Rodriguez 
771597a94b3SFelix Fietkau 	u8 txpower_limit;
772e239d859SFelix Fietkau 	int coverage_class;
773203c4805SLuis R. Rodriguez 	u32 slottime;
774203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
775203c4805SLuis R. Rodriguez 
776203c4805SLuis R. Rodriguez 	/* ANI */
777203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
778203c4805SLuis R. Rodriguez 	u32 aniperiod;
779203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
780203c4805SLuis R. Rodriguez 	int coarse_high[5];
781203c4805SLuis R. Rodriguez 	int coarse_low[5];
782203c4805SLuis R. Rodriguez 	int firpwr[5];
783203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
784203c4805SLuis R. Rodriguez 
785af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
786766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
787a6ef530fSVivek Natarajan 	u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
788a6ef530fSVivek Natarajan 	u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
789af03abecSLuis R. Rodriguez 
790203c4805SLuis R. Rodriguez 	u32 intr_txqs;
791203c4805SLuis R. Rodriguez 	u8 txchainmask;
792203c4805SLuis R. Rodriguez 	u8 rxchainmask;
793203c4805SLuis R. Rodriguez 
794c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
795c5d0855aSFelix Fietkau 
796203c4805SLuis R. Rodriguez 	u32 originalGain[22];
797203c4805SLuis R. Rodriguez 	int initPDADC;
798203c4805SLuis R. Rodriguez 	int PDADCdelta;
7996de66dd9SFelix Fietkau 	int led_pin;
800691680b8SFelix Fietkau 	u32 gpio_mask;
801691680b8SFelix Fietkau 	u32 gpio_val;
802203c4805SLuis R. Rodriguez 
803203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
804203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
806203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
807203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
808203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
811203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
812203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
813203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
814203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
81513ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
816203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
817d89baac8SVasanthakumar Thiagarajan 	struct ar5416IniArray iniModesAdditional_40M;
818203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
819203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8208564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
821193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
822193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
82370807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
82470807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
82570807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
82670807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
82770807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
828ff155a45SVasanthakumar Thiagarajan 
82913ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
83013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
83113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
83213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
83313ce3e99SLuis R. Rodriguez 
834ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
835ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
836ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
837744d4025SVasanthakumar Thiagarajan 
838744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
839744d4025SVasanthakumar Thiagarajan 	void *ts_start;
840744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
841744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
842744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
843744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
844aea702b7SLuis R. Rodriguez 
845aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
846aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
84751ac8cbbSRajkumar Manoharan 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
848717f6bedSFelix Fietkau 
8491bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8501bf38661SFelix Fietkau 	unsigned int paprd_training_power;
8517072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
852f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
85345ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
854717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
855717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8569a658d2bSLuis R. Rodriguez 	/*
8579a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8589a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8599a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8609a658d2bSLuis R. Rodriguez 	 */
8619a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8626ee63f55SSenthil Balasubramanian 
8636ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8646ee63f55SSenthil Balasubramanian 	u32 ent_mode;
865f2f5f2a1SVasanthakumar Thiagarajan 
866f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
8673762561aSGabor Juhos 	int (*get_mac_revision)(void);
8687d95847cSGabor Juhos 	int (*external_reset)(void);
869203c4805SLuis R. Rodriguez };
870203c4805SLuis R. Rodriguez 
8710cb9e06bSFelix Fietkau struct ath_bus_ops {
8720cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
8730cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
8740cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
8750cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
8760cb9e06bSFelix Fietkau 	void (*extn_synch_en)(struct ath_common *common);
877d4930086SStanislaw Gruszka 	void (*aspm_init)(struct ath_common *common);
8780cb9e06bSFelix Fietkau };
8790cb9e06bSFelix Fietkau 
8809e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8819e4bffd2SLuis R. Rodriguez {
8829e4bffd2SLuis R. Rodriguez 	return &ah->common;
8839e4bffd2SLuis R. Rodriguez }
8849e4bffd2SLuis R. Rodriguez 
8859e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8869e4bffd2SLuis R. Rodriguez {
8879e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8889e4bffd2SLuis R. Rodriguez }
8899e4bffd2SLuis R. Rodriguez 
890d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
891d70357d5SLuis R. Rodriguez {
892d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
893d70357d5SLuis R. Rodriguez }
894d70357d5SLuis R. Rodriguez 
895d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
896d70357d5SLuis R. Rodriguez {
897d70357d5SLuis R. Rodriguez 	return &ah->ops;
898d70357d5SLuis R. Rodriguez }
899d70357d5SLuis R. Rodriguez 
900895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
901895ad7ebSVasanthakumar Thiagarajan {
902895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
903895ad7ebSVasanthakumar Thiagarajan }
904895ad7ebSVasanthakumar Thiagarajan 
905f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
906203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
907285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
908f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
909203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
91020bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
911a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
9128fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
913203c4805SLuis R. Rodriguez 
914203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
915203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
916203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
917203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
918203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
919203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
920203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
921203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
922203c4805SLuis R. Rodriguez 
923203c4805SLuis R. Rodriguez /* General Operation */
924203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
925a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
926a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
927203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
9284f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
929545750d3SFelix Fietkau 			   u8 phy, int kbps,
930203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
931203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
932203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
933203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
934203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
935203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
936203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
937203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
938de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
939203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
940203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
941f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
942f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
943dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
944203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
945203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
946203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
94754e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9480005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
949b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
95025c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
951203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
952203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
953203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
954c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
955a91d75aeSLuis R. Rodriguez 
9569ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
957a91d75aeSLuis R. Rodriguez 
958ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
959ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
960ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
961ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
962ff155a45SVasanthakumar Thiagarajan 					  void *arg,
963ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
964cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
965cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
966cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
967cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
968cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
969cd9bf689SLuis R. Rodriguez 
970ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
971ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
972ff155a45SVasanthakumar Thiagarajan 
973f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9742da4f01aSLuis R. Rodriguez 
97505020d23SSujith /* HTC */
97605020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
97705020d23SSujith 
9788fe65368SLuis R. Rodriguez /* PHY */
9798fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9808fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9818fe65368SLuis R. Rodriguez 
982ebd5a14aSLuis R. Rodriguez /*
983ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
984ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
985ebd5a14aSLuis R. Rodriguez  */
986d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
987ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
98878ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
989d8f492b7SLuis R. Rodriguez 
990641d9921SFelix Fietkau /*
991aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
992641d9921SFelix Fietkau  * for older families
993641d9921SFelix Fietkau  */
994aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
995aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
996aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
99751ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
998717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
999717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
100020bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
1001717f6bedSFelix Fietkau 					int chain);
100220bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
100320bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
1004717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1005717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
1006717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
1007717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
1008641d9921SFelix Fietkau 
1009641d9921SFelix Fietkau /* Hardware family op attach helpers */
10108fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10118525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10128525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10138fe65368SLuis R. Rodriguez 
1014795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1015795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1016795f5e2cSLuis R. Rodriguez 
1017b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
1018b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1019b3950e6aSLuis R. Rodriguez 
1020c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1021ac0bb767SLuis R. Rodriguez /*
1022ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
1023ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
1024ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
1025e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
1026e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1027ac0bb767SLuis R. Rodriguez  */
1028e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
10298eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1030bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah);
103195792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1032ac0bb767SLuis R. Rodriguez 
10337b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
10347b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
10357b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10367b6840abSVasanthakumar Thiagarajan 
103773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
103873377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
103973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
104073377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
104173377256SLuis R. Rodriguez 
1042203c4805SLuis R. Rodriguez #endif
1043