xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision e1ecad78e5c5c32f331925f340141a38aaa64cef)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
485a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580	0x0033
49423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462	0x0034
5003689301SGabor Juhos #define AR9300_DEVID_AR9330	0x0035
517976b426SLuis R. Rodriguez 
52203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
537976b426SLuis R. Rodriguez 
54203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
55203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
56203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
57203c4805SLuis R. Rodriguez 
58fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
59fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
60fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
61fe12946eSVasanthakumar Thiagarajan 
62e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
63e3d01bfcSLuis R. Rodriguez 
64cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
65cfe8cba9SLuis R. Rodriguez 
6604658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
67990b70abSLuis R. Rodriguez 
68cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
69cac4220bSFelix Fietkau 
70203c4805SLuis R. Rodriguez /* Register read/write primitives */
719e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
72f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
739e4bffd2SLuis R. Rodriguez 
749e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
75f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
76203c4805SLuis R. Rodriguez 
7709a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
78f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
7909a525d3SSujith Manoharan 
80845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
81845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
82845e03c9SFelix Fietkau 
8320b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
8420b3efd9SSujith 	do {								\
85f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
86f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
8720b3efd9SSujith 	} while (0)
8820b3efd9SSujith 
8920b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9020b3efd9SSujith 	do {								\
91f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
92f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
9320b3efd9SSujith 	} while (0)
9420b3efd9SSujith 
9526526202SRajkumar Manoharan #define PR_EEP(_s, _val)						\
9626526202SRajkumar Manoharan 	do {								\
9726526202SRajkumar Manoharan 		len += snprintf(buf + len, size - len, "%20s : %10d\n",	\
9826526202SRajkumar Manoharan 				_s, (_val));				\
9926526202SRajkumar Manoharan 	} while (0)
10026526202SRajkumar Manoharan 
101203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
102203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
103203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
104845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1051547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1061547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
107203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
108845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
109203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
110845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
111203c4805SLuis R. Rodriguez 
112203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
113e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
114e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
115e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
116203c4805SLuis R. Rodriguez 			udelay(1);				\
117203c4805SLuis R. Rodriguez 	} while (0)
118203c4805SLuis R. Rodriguez 
119a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
120a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
121203c4805SLuis R. Rodriguez 
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
124203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1261773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
12993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
13093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
13193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
13293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
13393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
13493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
13593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
139203c4805SLuis R. Rodriguez 
140203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
141203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
142203c4805SLuis R. Rodriguez 
143203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1440b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
145203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
146203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
147203c4805SLuis R. Rodriguez 
148203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
149203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
150203c4805SLuis R. Rodriguez 
151203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
152203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
153203c4805SLuis R. Rodriguez 
154203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
155203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
156f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
157203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
158203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
159d8caa839SSujith #define POWER_UP_TIME               10000
160203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
161331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START		5700
162331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START		5400
163203c4805SLuis R. Rodriguez 
164203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
165203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
166203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
167203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
168203c4805SLuis R. Rodriguez 
169203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
170203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
171203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
172203c4805SLuis R. Rodriguez 
173203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
174203c4805SLuis R. Rodriguez 
175ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
176ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
177ceb26445SVasanthakumar Thiagarajan 
178717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES	32
179717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ			24
1800e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
181717f6bedSFelix Fietkau 
182066dae93SFelix Fietkau enum ath_hw_txq_subtype {
183066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
184066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
185066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
186066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
187066dae93SFelix Fietkau };
188066dae93SFelix Fietkau 
18913ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
19013ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
19113ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
19213ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
19313ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
19413ce3e99SLuis R. Rodriguez };
19513ce3e99SLuis R. Rodriguez 
196203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
197364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
198364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
1991b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
2001b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
2011b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_EDMA			= BIT(4),
2021b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
2031b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_LDPC			= BIT(6),
2041b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
2051b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_SGI_20			= BIT(8),
2061b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_PAPRD			= BIT(9),
2071b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
2081b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_2GHZ			= BIT(11),
2091b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_5GHZ			= BIT(12),
2101b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(13),
2111b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RTT			= BIT(14),
2121b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_MCI			= BIT(15),
2131b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_DFS			= BIT(16),
214203c4805SLuis R. Rodriguez };
215203c4805SLuis R. Rodriguez 
216203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
217203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
218203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
219203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
220203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
22147c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
22247c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
223203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
224ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
225ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
226ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
227162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2285088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
2298060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
2308060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
231203c4805SLuis R. Rodriguez };
232203c4805SLuis R. Rodriguez 
233203c4805SLuis R. Rodriguez struct ath9k_ops_config {
234203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
235203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
236203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
237203c4805SLuis R. Rodriguez 	int ack_6mb;
23841f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
2396a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
240203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
241203c4805SLuis R. Rodriguez 	u32 pcie_waen;
242203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
2436f481010SLuis R. Rodriguez 	u8 paprd_disable;
244203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
245203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
246203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
247203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
248203c4805SLuis R. Rodriguez 	u32 enable_ani;
249203c4805SLuis R. Rodriguez 	int serialize_regmode;
2500ce024cbSSujith 	bool rx_intr_mitigation;
25155e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
252203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
253203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
254203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
255203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
256203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
257203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
258203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
259203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
260203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
261203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
262203c4805SLuis R. Rodriguez 	int spurmode;
263203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
264f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
265e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
266203c4805SLuis R. Rodriguez };
267203c4805SLuis R. Rodriguez 
268203c4805SLuis R. Rodriguez enum ath9k_int {
269203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
271b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
272b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
2792ee4bd1eSMohammed Shafi Shajakhan 	ATH9K_INT_MCI = 0x00000200,
280aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
284203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
285203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
286203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
287203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
289203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
290203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
291203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
292203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
293203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
294ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
295203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
296203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
297203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
298203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
299203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
300203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
301203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
302203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
303203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
304203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
305203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
306203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
307203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
308203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
309203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
310203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
311203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
312203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
313203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
314203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
315203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
316203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
317203c4805SLuis R. Rodriguez };
318203c4805SLuis R. Rodriguez 
319203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
320203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
321203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
322203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
323203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
324203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
325203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
326203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
327203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
328203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
329203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
330203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
331203c4805SLuis R. Rodriguez 
332203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
333203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
334203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
335203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
336203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
337203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
338203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
339203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
340203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
341203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
342203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
343203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
344203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
345203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
346203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
347203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
348203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
349203c4805SLuis R. Rodriguez 
350324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY     6
3515f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT	8
35277a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY	16
3535f0c04eaSRajkumar Manoharan 
35420bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
355203c4805SLuis R. Rodriguez 	u16 channel;
356203c4805SLuis R. Rodriguez 	u32 channelFlags;
357203c4805SLuis R. Rodriguez 	int32_t CalValid;
358203c4805SLuis R. Rodriguez 	int8_t iCoff;
359203c4805SLuis R. Rodriguez 	int8_t qCoff;
3608a90555fSSujith Manoharan 	bool rtt_done;
361717f6bedSFelix Fietkau 	bool paprd_done;
3624254bc1cSFelix Fietkau 	bool nfcal_pending;
36370cf1533SFelix Fietkau 	bool nfcal_interference;
3645f0c04eaSRajkumar Manoharan 	bool done_txiqcal_once;
36577a5a664SRajkumar Manoharan 	bool done_txclcal_once;
366717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
367717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
3685f0c04eaSRajkumar Manoharan 	u32 num_measures[AR9300_MAX_CHAINS];
3695f0c04eaSRajkumar Manoharan 	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
37077a5a664SRajkumar Manoharan 	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
3718a90555fSSujith Manoharan 	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
37220bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
37320bd2a09SFelix Fietkau };
37420bd2a09SFelix Fietkau 
37520bd2a09SFelix Fietkau struct ath9k_channel {
37620bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
377093115b7SFelix Fietkau 	struct ar5416AniState ani;
37820bd2a09SFelix Fietkau 	u16 channel;
37920bd2a09SFelix Fietkau 	u32 channelFlags;
38020bd2a09SFelix Fietkau 	u32 chanmode;
381d9891c78SFelix Fietkau 	s16 noisefloor;
382203c4805SLuis R. Rodriguez };
383203c4805SLuis R. Rodriguez 
384203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
385203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
386203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
387203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
388203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
389203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
390203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
391203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
392203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3936b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
394203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3956b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
396203c4805SLuis R. Rodriguez 
397203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
398203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
399203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
400203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
401203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
402203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
403203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
404203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
405203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
406203c4805SLuis R. Rodriguez 
407203c4805SLuis R. Rodriguez enum ath9k_power_mode {
408203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
409203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
410203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
411203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
412203c4805SLuis R. Rodriguez };
413203c4805SLuis R. Rodriguez 
414203c4805SLuis R. Rodriguez enum ser_reg_mode {
415203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
416203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
417203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
418203c4805SLuis R. Rodriguez };
419203c4805SLuis R. Rodriguez 
420ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
421ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
422ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
423ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
424ad7b8060SVasanthakumar Thiagarajan };
425ad7b8060SVasanthakumar Thiagarajan 
426203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
427203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
428203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
429203c4805SLuis R. Rodriguez 	u32 bs_intval;
430203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
431203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
432203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
433203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
434203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
435203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
436203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
437203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
438203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
439203c4805SLuis R. Rodriguez };
440203c4805SLuis R. Rodriguez 
441203c4805SLuis R. Rodriguez struct chan_centers {
442203c4805SLuis R. Rodriguez 	u16 synth_center;
443203c4805SLuis R. Rodriguez 	u16 ctl_center;
444203c4805SLuis R. Rodriguez 	u16 ext_center;
445203c4805SLuis R. Rodriguez };
446203c4805SLuis R. Rodriguez 
447203c4805SLuis R. Rodriguez enum {
448203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
449203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
450203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
451203c4805SLuis R. Rodriguez };
452203c4805SLuis R. Rodriguez 
453203c4805SLuis R. Rodriguez struct ath9k_hw_version {
454203c4805SLuis R. Rodriguez 	u32 magic;
455203c4805SLuis R. Rodriguez 	u16 devid;
456203c4805SLuis R. Rodriguez 	u16 subvendorid;
457203c4805SLuis R. Rodriguez 	u32 macVersion;
458203c4805SLuis R. Rodriguez 	u16 macRev;
459203c4805SLuis R. Rodriguez 	u16 phyRev;
460203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
461203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
4620b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
463203c4805SLuis R. Rodriguez };
464203c4805SLuis R. Rodriguez 
465ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
466ff155a45SVasanthakumar Thiagarajan 
467ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
468ff155a45SVasanthakumar Thiagarajan 
469ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
470ff155a45SVasanthakumar Thiagarajan 
471ff155a45SVasanthakumar Thiagarajan /*
47277c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
473ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
474ff155a45SVasanthakumar Thiagarajan  */
475c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
476ff155a45SVasanthakumar Thiagarajan 
477ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
478ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
479ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
480ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
481ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
482ff155a45SVasanthakumar Thiagarajan };
483ff155a45SVasanthakumar Thiagarajan 
484ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
485ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
486ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
487ff155a45SVasanthakumar Thiagarajan 	void *arg;
488ff155a45SVasanthakumar Thiagarajan 	u8 index;
489ff155a45SVasanthakumar Thiagarajan };
490ff155a45SVasanthakumar Thiagarajan 
491ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
492ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
493ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
494ff155a45SVasanthakumar Thiagarajan 	union {
495ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
496ff155a45SVasanthakumar Thiagarajan 		u16 val;
497ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
498ff155a45SVasanthakumar Thiagarajan };
499ff155a45SVasanthakumar Thiagarajan 
50021cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
50121cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
50221cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
50321cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
504c6ba9febSMohammed Shafi Shajakhan 	u8 main_gaintb;
505c6ba9febSMohammed Shafi Shajakhan 	u8 alt_gaintb;
506c6ba9febSMohammed Shafi Shajakhan 	int lna1_lna2_delta;
5078afbcc8bSMohammed Shafi Shajakhan 	u8 div_group;
50821cc630fSVasanthakumar Thiagarajan };
50921cc630fSVasanthakumar Thiagarajan 
510d70357d5SLuis R. Rodriguez /**
5114e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
5124e8c14e9SFelix Fietkau  *
5134e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
5144e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
5154e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
5164e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
5174e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
5184e8c14e9SFelix Fietkau  *	radar pulse (dB step)
5194e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5204e8c14e9SFelix Fietkau  *	gone (dB step)
5214e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5224e8c14e9SFelix Fietkau  *
5234e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5244e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5254e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5264e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5274e8c14e9SFelix Fietkau  *
5284e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5294e8c14e9SFelix Fietkau  */
5304e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5314e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5324e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5334e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5344e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5354e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5364e8c14e9SFelix Fietkau 
5374e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5384e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5394e8c14e9SFelix Fietkau 	int fir_power;
5404e8c14e9SFelix Fietkau 
5414e8c14e9SFelix Fietkau 	bool ext_channel;
5424e8c14e9SFelix Fietkau };
5434e8c14e9SFelix Fietkau 
5444e8c14e9SFelix Fietkau /**
545d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
546d70357d5SLuis R. Rodriguez  *
547d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
548d70357d5SLuis R. Rodriguez  * by the hardware core.
549d70357d5SLuis R. Rodriguez  *
550795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
551795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
552795f5e2cSLuis R. Rodriguez  *
553d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
554991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5558fe65368SLuis R. Rodriguez  *
5568fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5578fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5588fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5598fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5608fe65368SLuis R. Rodriguez  * @set_rf_regs:
56164773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
56264773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
563795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
564795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
565ac0bb767SLuis R. Rodriguez  *
566e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
567e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
568d70357d5SLuis R. Rodriguez  */
569d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
570795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
571d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
572795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
573795f5e2cSLuis R. Rodriguez 
574d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
575991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
576795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
577795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5788fe65368SLuis R. Rodriguez 
5798fe65368SLuis R. Rodriguez 	/* PHY ops */
5808fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5818fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5828fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5838fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5848fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5858fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5868fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5878fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5888fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5898fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5908fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5918fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5928fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5938fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5948fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5958fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5968fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5978fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5988fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5998fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
60064773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
60164773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
602c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
603c16fcb49SFelix Fietkau 			    int param);
604641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
6054e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
6064e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
6075f0c04eaSRajkumar Manoharan 	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
6085f0c04eaSRajkumar Manoharan 				u8 *ini_reloaded);
609ac0bb767SLuis R. Rodriguez 
610ac0bb767SLuis R. Rodriguez 	/* ANI */
611e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
612d70357d5SLuis R. Rodriguez };
613d70357d5SLuis R. Rodriguez 
614d70357d5SLuis R. Rodriguez /**
615d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
616d70357d5SLuis R. Rodriguez  *
617d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
618d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
619d70357d5SLuis R. Rodriguez  *
620d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
621795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
622d70357d5SLuis R. Rodriguez  */
623d70357d5SLuis R. Rodriguez struct ath_hw_ops {
624d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
62584c87dc8SStanislaw Gruszka 				     bool power_off);
626cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
62787d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
628795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
629795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
630795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
631795f5e2cSLuis R. Rodriguez 			  bool longcal);
63255e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
6332b63a41dSFelix Fietkau 	void (*set_txdesc)(struct ath_hw *ah, void *ds,
6342b63a41dSFelix Fietkau 			   struct ath_tx_info *i);
635cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
636cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
63769de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
63869de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
63969de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
64069de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
64169de3721SMohammed Shafi Shajakhan 
642d70357d5SLuis R. Rodriguez };
643d70357d5SLuis R. Rodriguez 
644f2552e28SFelix Fietkau struct ath_nf_limits {
645f2552e28SFelix Fietkau 	s16 max;
646f2552e28SFelix Fietkau 	s16 min;
647f2552e28SFelix Fietkau 	s16 nominal;
648f2552e28SFelix Fietkau };
649f2552e28SFelix Fietkau 
6508ad74c4dSRajkumar Manoharan enum ath_cal_list {
6518ad74c4dSRajkumar Manoharan 	TX_IQ_CAL         =	BIT(0),
6528ad74c4dSRajkumar Manoharan 	TX_IQ_ON_AGC_CAL  =	BIT(1),
6538ad74c4dSRajkumar Manoharan 	TX_CL_CAL         =	BIT(2),
6548ad74c4dSRajkumar Manoharan };
6558ad74c4dSRajkumar Manoharan 
65697dcec57SSujith Manoharan /* ah_flags */
65797dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
65897dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
659a126ff51SRajkumar Manoharan #define AH_FASTCC       0x4
66097dcec57SSujith Manoharan 
661203c4805SLuis R. Rodriguez struct ath_hw {
662f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
663f9f84e96SFelix Fietkau 
664b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
66527c51f1aSLuis R. Rodriguez 	struct ath_common common;
666203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
667203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
668203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
669cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
670203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
671203c4805SLuis R. Rodriguez 
672203c4805SLuis R. Rodriguez 	union {
673203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
674203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
675475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
67615c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
677203c4805SLuis R. Rodriguez 	} eeprom;
678203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
679203c4805SLuis R. Rodriguez 
680203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
681203c4805SLuis R. Rodriguez 	bool is_pciexpress;
682d4930086SStanislaw Gruszka 	bool aspm_enabled;
6835f841b41SRajkumar Manoharan 	bool is_monitoring;
6842eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
685203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
686f2552e28SFelix Fietkau 
687bbacee13SFelix Fietkau 	u32 nf_regs[6];
688f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
689f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
690203c4805SLuis R. Rodriguez 	u16 rfsilent;
691203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
692203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
693203c4805SLuis R. Rodriguez 	u32 ah_flags;
694203c4805SLuis R. Rodriguez 
695d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
696d7e7d229SLuis R. Rodriguez 
697203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
698203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
699203c4805SLuis R. Rodriguez 
700f23fba49SFelix Fietkau 	s8 noise;
70120bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
702a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
703203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
704203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
705203c4805SLuis R. Rodriguez 
7063069168cSPavel Roskin 	enum ath9k_int imask;
70774bad5cbSPavel Roskin 	u32 imrs2_reg;
708203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
709203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
710203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
711203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
712203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
713e8fe7336SRajkumar Manoharan 	atomic_t intr_ref_cnt;
714203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
715203c4805SLuis R. Rodriguez 	u32 atim_window;
7165f0c04eaSRajkumar Manoharan 	u32 modes_index;
717203c4805SLuis R. Rodriguez 
718203c4805SLuis R. Rodriguez 	/* Calibration */
7196497827fSFelix Fietkau 	u32 supp_cals;
720cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
721cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
722cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
723df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
724cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
725cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
726cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
727203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
728203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
729203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
730203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
731203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
732203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
733203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
734203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
735203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
736203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
737203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
738203c4805SLuis R. Rodriguez 	union {
739203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
740203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
741203c4805SLuis R. Rodriguez 	} meas0;
742203c4805SLuis R. Rodriguez 	union {
743203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
744203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
745203c4805SLuis R. Rodriguez 	} meas1;
746203c4805SLuis R. Rodriguez 	union {
747203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
748203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
749203c4805SLuis R. Rodriguez 	} meas2;
750203c4805SLuis R. Rodriguez 	union {
751203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
752203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
753203c4805SLuis R. Rodriguez 	} meas3;
754203c4805SLuis R. Rodriguez 	u16 cal_samples;
7558ad74c4dSRajkumar Manoharan 	u8 enabled_cals;
756203c4805SLuis R. Rodriguez 
757203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
758203c4805SLuis R. Rodriguez 	u32 misc_mode;
759203c4805SLuis R. Rodriguez 
760d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
761d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
762d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
763d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
764d70357d5SLuis R. Rodriguez 
765e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
766203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
767203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
768203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
769203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
770203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
771203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
772203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
773203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
774203c4805SLuis R. Rodriguez 
775e239d859SFelix Fietkau 	int coverage_class;
776203c4805SLuis R. Rodriguez 	u32 slottime;
777203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
778203c4805SLuis R. Rodriguez 
779203c4805SLuis R. Rodriguez 	/* ANI */
780203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
781203c4805SLuis R. Rodriguez 	u32 aniperiod;
782203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
783203c4805SLuis R. Rodriguez 	int coarse_high[5];
784203c4805SLuis R. Rodriguez 	int coarse_low[5];
785203c4805SLuis R. Rodriguez 	int firpwr[5];
786203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
787203c4805SLuis R. Rodriguez 
788dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
789766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
790dbccdd1dSSujith Manoharan #endif
791af03abecSLuis R. Rodriguez 
792203c4805SLuis R. Rodriguez 	u32 intr_txqs;
793203c4805SLuis R. Rodriguez 	u8 txchainmask;
794203c4805SLuis R. Rodriguez 	u8 rxchainmask;
795203c4805SLuis R. Rodriguez 
796c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
797c5d0855aSFelix Fietkau 
798203c4805SLuis R. Rodriguez 	u32 originalGain[22];
799203c4805SLuis R. Rodriguez 	int initPDADC;
800203c4805SLuis R. Rodriguez 	int PDADCdelta;
8016de66dd9SFelix Fietkau 	int led_pin;
802691680b8SFelix Fietkau 	u32 gpio_mask;
803691680b8SFelix Fietkau 	u32 gpio_val;
804203c4805SLuis R. Rodriguez 
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
806203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
807203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
808203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
811203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
812203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
813203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
814203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
815203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
816203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
81713ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
818c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniModesFastClock;
819c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniAdditional;
820203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
821203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
822193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
823193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
824ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_japan2484;
82570807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
826ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_radio_post_sys2ant;
827ff155a45SVasanthakumar Thiagarajan 
82813ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
82913ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
83013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
83113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
83213ce3e99SLuis R. Rodriguez 
833ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
834ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
835ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
836744d4025SVasanthakumar Thiagarajan 
837744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
838744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
839744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
840744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
841016c2177SRajkumar Manoharan 	u16 ts_size;
842aea702b7SLuis R. Rodriguez 
843aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
844aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
84551ac8cbbSRajkumar Manoharan 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
846717f6bedSFelix Fietkau 
8471bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8481bf38661SFelix Fietkau 	unsigned int paprd_training_power;
8497072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
850f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
85145ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
852717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
853717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8549a658d2bSLuis R. Rodriguez 	/*
8559a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8569a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8579a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8589a658d2bSLuis R. Rodriguez 	 */
8599a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8606ee63f55SSenthil Balasubramanian 
8616ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8626ee63f55SSenthil Balasubramanian 	u32 ent_mode;
863f2f5f2a1SVasanthakumar Thiagarajan 
864f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
8653762561aSGabor Juhos 	int (*get_mac_revision)(void);
8667d95847cSGabor Juhos 	int (*external_reset)(void);
867203c4805SLuis R. Rodriguez };
868203c4805SLuis R. Rodriguez 
8690cb9e06bSFelix Fietkau struct ath_bus_ops {
8700cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
8710cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
8720cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
8730cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
8740cb9e06bSFelix Fietkau 	void (*extn_synch_en)(struct ath_common *common);
875d4930086SStanislaw Gruszka 	void (*aspm_init)(struct ath_common *common);
8760cb9e06bSFelix Fietkau };
8770cb9e06bSFelix Fietkau 
8789e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8799e4bffd2SLuis R. Rodriguez {
8809e4bffd2SLuis R. Rodriguez 	return &ah->common;
8819e4bffd2SLuis R. Rodriguez }
8829e4bffd2SLuis R. Rodriguez 
8839e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8849e4bffd2SLuis R. Rodriguez {
8859e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8869e4bffd2SLuis R. Rodriguez }
8879e4bffd2SLuis R. Rodriguez 
888d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
889d70357d5SLuis R. Rodriguez {
890d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
891d70357d5SLuis R. Rodriguez }
892d70357d5SLuis R. Rodriguez 
893d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
894d70357d5SLuis R. Rodriguez {
895d70357d5SLuis R. Rodriguez 	return &ah->ops;
896d70357d5SLuis R. Rodriguez }
897d70357d5SLuis R. Rodriguez 
898895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
899895ad7ebSVasanthakumar Thiagarajan {
900895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
901895ad7ebSVasanthakumar Thiagarajan }
902895ad7ebSVasanthakumar Thiagarajan 
903f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
904285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
905f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
906203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
907caed6579SSujith Manoharan 		   struct ath9k_hw_cal_data *caldata, bool fastcc);
908a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
9098fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
910203c4805SLuis R. Rodriguez 
911203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
912203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
913203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
914203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
915203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
916203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
917203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
918203c4805SLuis R. Rodriguez 
919203c4805SLuis R. Rodriguez /* General Operation */
9207c5adc8dSFelix Fietkau void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
9217c5adc8dSFelix Fietkau 			  int hw_delay);
922203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
923a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
924a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
925203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
9264f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
927545750d3SFelix Fietkau 			   u8 phy, int kbps,
928203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
929203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
930203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
931203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
932203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
933203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
934203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
935203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
936de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
937203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
938203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
939f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
940dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
941203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
942203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
943203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
94454e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9450005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
946b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
94725c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
948203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
949203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
950203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
951c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
952a91d75aeSLuis R. Rodriguez 
9539ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
954a91d75aeSLuis R. Rodriguez 
955462e58f2SBen Greear #ifdef CONFIG_ATH9K_DEBUGFS
956462e58f2SBen Greear void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
957462e58f2SBen Greear #else
958990e08a0SBen Greear static inline void ath9k_debug_sync_cause(struct ath_common *common,
959990e08a0SBen Greear 					  u32 sync_cause) {}
960462e58f2SBen Greear #endif
961462e58f2SBen Greear 
962ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
963ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
964ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
965ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
966ff155a45SVasanthakumar Thiagarajan 					  void *arg,
967ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
968cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
969cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
970cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
971cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
972cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
973cd9bf689SLuis R. Rodriguez 
974ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
975ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
976ff155a45SVasanthakumar Thiagarajan 
977f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9782da4f01aSLuis R. Rodriguez 
9798fe65368SLuis R. Rodriguez /* PHY */
9808fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9818fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
98264ea57d0SGabor Juhos void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
98364ea57d0SGabor Juhos 			    bool test);
9848fe65368SLuis R. Rodriguez 
985ebd5a14aSLuis R. Rodriguez /*
986ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
987ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
988ebd5a14aSLuis R. Rodriguez  */
989ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
99078ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
991d8f492b7SLuis R. Rodriguez 
992641d9921SFelix Fietkau /*
993aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
994641d9921SFelix Fietkau  * for older families
995641d9921SFelix Fietkau  */
996aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
997aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
998aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
99951ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1000717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1001717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
100220bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
1003717f6bedSFelix Fietkau 					int chain);
100420bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
100520bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
1006717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1007717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
1008717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
1009641d9921SFelix Fietkau 
1010641d9921SFelix Fietkau /* Hardware family op attach helpers */
10118fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10128525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10138525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10148fe65368SLuis R. Rodriguez 
1015795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1016795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1017795f5e2cSLuis R. Rodriguez 
1018b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
1019b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1020b3950e6aSLuis R. Rodriguez 
1021c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
10226790ae7aSFelix Fietkau 
10238eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
102495792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1025ac0bb767SLuis R. Rodriguez 
10268a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1027dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1028dbccdd1dSSujith Manoharan {
1029dbccdd1dSSujith Manoharan 	return ah->btcoex_hw.enabled;
1030dbccdd1dSSujith Manoharan }
10315955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
10325955b2b0SSujith Manoharan {
1033*e1ecad78SRajkumar Manoharan 	return ah->common.btcoex_enabled &&
1034*e1ecad78SRajkumar Manoharan 	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
10355955b2b0SSujith Manoharan 
10365955b2b0SSujith Manoharan }
1037dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah);
10388a309305SFelix Fietkau static inline enum ath_btcoex_scheme
10398a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
10408a309305SFelix Fietkau {
10418a309305SFelix Fietkau 	return ah->btcoex_hw.scheme;
10428a309305SFelix Fietkau }
10438a309305SFelix Fietkau #else
1044dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1045dbccdd1dSSujith Manoharan {
1046dbccdd1dSSujith Manoharan 	return false;
1047dbccdd1dSSujith Manoharan }
10485955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
10495955b2b0SSujith Manoharan {
10505955b2b0SSujith Manoharan 	return false;
10515955b2b0SSujith Manoharan }
1052dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1053dbccdd1dSSujith Manoharan {
1054dbccdd1dSSujith Manoharan }
1055dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme
1056dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1057dbccdd1dSSujith Manoharan {
1058dbccdd1dSSujith Manoharan 	return ATH_BTCOEX_CFG_NONE;
1059dbccdd1dSSujith Manoharan }
106064ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
10618a309305SFelix Fietkau 
106273377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
106373377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
106473377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
106573377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
106673377256SLuis R. Rodriguez 
1067203c4805SLuis R. Rodriguez #endif
1068