1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33c46917bbSLuis R. Rodriguez #include "../debug.h" 34203c4805SLuis R. Rodriguez 35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 42203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 43203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 44203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 45203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 46203c4805SLuis R. Rodriguez 47ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCI 0x002D 48ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCIE 0x002E 49ac88b6ecSVivek Natarajan 50fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 51fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 52fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 53fe12946eSVasanthakumar Thiagarajan 54e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 55e3d01bfcSLuis R. Rodriguez 56*cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 57*cfe8cba9SLuis R. Rodriguez 58203c4805SLuis R. Rodriguez /* Register read/write primitives */ 599e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 609e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg)) 619e4bffd2SLuis R. Rodriguez 629e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 639e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->read((_ah), (_reg)) 64203c4805SLuis R. Rodriguez 65203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 66203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 67203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr) \ 68203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) 69203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 70203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, \ 71203c4805SLuis R. Rodriguez (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) 72203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 73203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) 74203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 75203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) 76203c4805SLuis R. Rodriguez 77203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 78203c4805SLuis R. Rodriguez if ((++(x) % 64) == 0) \ 79203c4805SLuis R. Rodriguez udelay(1); \ 80203c4805SLuis R. Rodriguez } while (0) 81203c4805SLuis R. Rodriguez 82203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ 83203c4805SLuis R. Rodriguez int r; \ 84203c4805SLuis R. Rodriguez for (r = 0; r < ((iniarray)->ia_rows); r++) { \ 85203c4805SLuis R. Rodriguez REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ 86203c4805SLuis R. Rodriguez INI_RA((iniarray), r, (column))); \ 87203c4805SLuis R. Rodriguez DO_DELAY(regWr); \ 88203c4805SLuis R. Rodriguez } \ 89203c4805SLuis R. Rodriguez } while (0) 90203c4805SLuis R. Rodriguez 91203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 92203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 93203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 94203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 951773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 96203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 97203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 100203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 101203c4805SLuis R. Rodriguez 102203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 103203c4805SLuis R. Rodriguez #define RTC_PLL_SETTLE_DELAY 1000 104203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 105203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 106203c4805SLuis R. Rodriguez 107203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 108203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 109203c4805SLuis R. Rodriguez 110203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 111203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 112203c4805SLuis R. Rodriguez 113203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 114203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 115f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 116203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 117203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 118d8caa839SSujith #define POWER_UP_TIME 10000 119203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 120203c4805SLuis R. Rodriguez 121203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 122203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 123203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 124203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 125203c4805SLuis R. Rodriguez 126203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 127203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 128203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 129203c4805SLuis R. Rodriguez 130203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 131203c4805SLuis R. Rodriguez 132203c4805SLuis R. Rodriguez enum wireless_mode { 133203c4805SLuis R. Rodriguez ATH9K_MODE_11A = 0, 134b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11G, 135b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT20, 136b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT20, 137b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40PLUS, 138b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40MINUS, 139b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40PLUS, 140b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40MINUS, 141b9b6e15aSLuis R. Rodriguez ATH9K_MODE_MAX, 142203c4805SLuis R. Rodriguez }; 143203c4805SLuis R. Rodriguez 1441cf6873aSSujith enum ath9k_ant_setting { 1451cf6873aSSujith ATH9K_ANT_VARIABLE = 0, 1461cf6873aSSujith ATH9K_ANT_FIXED_A, 1471cf6873aSSujith ATH9K_ANT_FIXED_B 1481cf6873aSSujith }; 1491cf6873aSSujith 150203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 151203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_AESCCM = BIT(0), 152203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_CKIP = BIT(1), 153203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_TKIP = BIT(2), 154203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3), 155203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_CKIP = BIT(4), 156203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_TKIP = BIT(5), 157203c4805SLuis R. Rodriguez ATH9K_HW_CAP_VEOL = BIT(6), 158203c4805SLuis R. Rodriguez ATH9K_HW_CAP_BSSIDMASK = BIT(7), 159203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8), 160203c4805SLuis R. Rodriguez ATH9K_HW_CAP_HT = BIT(9), 161203c4805SLuis R. Rodriguez ATH9K_HW_CAP_GTT = BIT(10), 162203c4805SLuis R. Rodriguez ATH9K_HW_CAP_FASTCC = BIT(11), 163203c4805SLuis R. Rodriguez ATH9K_HW_CAP_RFSILENT = BIT(12), 164203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CST = BIT(13), 165203c4805SLuis R. Rodriguez ATH9K_HW_CAP_ENHANCEDPM = BIT(14), 166203c4805SLuis R. Rodriguez ATH9K_HW_CAP_AUTOSLEEP = BIT(15), 167203c4805SLuis R. Rodriguez ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16), 168203c4805SLuis R. Rodriguez }; 169203c4805SLuis R. Rodriguez 170203c4805SLuis R. Rodriguez enum ath9k_capability_type { 171203c4805SLuis R. Rodriguez ATH9K_CAP_CIPHER = 0, 172203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_MIC, 173203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_SPLIT, 174203c4805SLuis R. Rodriguez ATH9K_CAP_DIVERSITY, 175203c4805SLuis R. Rodriguez ATH9K_CAP_TXPOW, 176203c4805SLuis R. Rodriguez ATH9K_CAP_MCAST_KEYSRCH, 177203c4805SLuis R. Rodriguez ATH9K_CAP_DS 178203c4805SLuis R. Rodriguez }; 179203c4805SLuis R. Rodriguez 180203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 181203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 182203c4805SLuis R. Rodriguez DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */ 183203c4805SLuis R. Rodriguez u16 total_queues; 184203c4805SLuis R. Rodriguez u16 keycache_size; 185203c4805SLuis R. Rodriguez u16 low_5ghz_chan, high_5ghz_chan; 186203c4805SLuis R. Rodriguez u16 low_2ghz_chan, high_2ghz_chan; 187203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 188203c4805SLuis R. Rodriguez u8 tx_chainmask; 189203c4805SLuis R. Rodriguez u8 rx_chainmask; 190203c4805SLuis R. Rodriguez u16 tx_triglevel_max; 191203c4805SLuis R. Rodriguez u16 reg_cap; 192203c4805SLuis R. Rodriguez u8 num_gpio_pins; 193203c4805SLuis R. Rodriguez u8 num_antcfg_2ghz; 194203c4805SLuis R. Rodriguez u8 num_antcfg_5ghz; 195203c4805SLuis R. Rodriguez }; 196203c4805SLuis R. Rodriguez 197203c4805SLuis R. Rodriguez struct ath9k_ops_config { 198203c4805SLuis R. Rodriguez int dma_beacon_response_time; 199203c4805SLuis R. Rodriguez int sw_beacon_response_time; 200203c4805SLuis R. Rodriguez int additional_swba_backoff; 201203c4805SLuis R. Rodriguez int ack_6mb; 202203c4805SLuis R. Rodriguez int cwm_ignore_extcca; 203203c4805SLuis R. Rodriguez u8 pcie_powersave_enable; 204203c4805SLuis R. Rodriguez u8 pcie_clock_req; 205203c4805SLuis R. Rodriguez u32 pcie_waen; 206203c4805SLuis R. Rodriguez u8 analog_shiftreg; 207203c4805SLuis R. Rodriguez u8 ht_enable; 208203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 209203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 210203c4805SLuis R. Rodriguez u32 cck_trig_high; 211203c4805SLuis R. Rodriguez u32 cck_trig_low; 212203c4805SLuis R. Rodriguez u32 enable_ani; 2131cf6873aSSujith enum ath9k_ant_setting diversity_control; 214203c4805SLuis R. Rodriguez u16 antenna_switch_swap; 215203c4805SLuis R. Rodriguez int serialize_regmode; 216203c4805SLuis R. Rodriguez bool intr_mitigation; 217203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 218203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 219203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 220203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS 5 221203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 222203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 223203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 224203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 225203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 226203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 227203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 228203c4805SLuis R. Rodriguez int spurmode; 229203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 230203c4805SLuis R. Rodriguez }; 231203c4805SLuis R. Rodriguez 232203c4805SLuis R. Rodriguez enum ath9k_int { 233203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 234203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 235203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 236203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 237203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 238203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 239203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 240203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 241203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 242203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 243203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 244203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 245203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 246203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 247203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 248203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 249203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 250203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 251203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 252203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 253203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 254ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 255203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 256203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 257203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 258203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 259203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 260203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 261203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 262203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 263203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 264203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 265203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 266203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 267203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 268203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 269203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 270203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 271203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 272203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 273203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 274203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 275203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 276203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 277203c4805SLuis R. Rodriguez }; 278203c4805SLuis R. Rodriguez 279203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 280203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 281203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 282203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 283203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 284203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 285203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 286203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 287203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 288203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 289203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 290203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 291203c4805SLuis R. Rodriguez 292203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 293203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 294203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 295203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 296203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 297203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 298203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 299203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 300203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 301203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 302203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 303203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 304203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 305203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 306203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 307203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 308203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 309203c4805SLuis R. Rodriguez 310203c4805SLuis R. Rodriguez struct ath9k_channel { 311203c4805SLuis R. Rodriguez struct ieee80211_channel *chan; 312203c4805SLuis R. Rodriguez u16 channel; 313203c4805SLuis R. Rodriguez u32 channelFlags; 314203c4805SLuis R. Rodriguez u32 chanmode; 315203c4805SLuis R. Rodriguez int32_t CalValid; 316203c4805SLuis R. Rodriguez bool oneTimeCalsDone; 317203c4805SLuis R. Rodriguez int8_t iCoff; 318203c4805SLuis R. Rodriguez int8_t qCoff; 319203c4805SLuis R. Rodriguez int16_t rawNoiseFloor; 320203c4805SLuis R. Rodriguez }; 321203c4805SLuis R. Rodriguez 322203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 323203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 324203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 325203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 326203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 327203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 328203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 329203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 330203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 331203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c) \ 332203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 333203c4805SLuis R. Rodriguez (((_c)->channel % 20) != 0) && \ 334203c4805SLuis R. Rodriguez (((_c)->channel % 10) != 0)) 335203c4805SLuis R. Rodriguez 336203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 337203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 338203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 339203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 340203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 341203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 342203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 343203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 344203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 345203c4805SLuis R. Rodriguez 346203c4805SLuis R. Rodriguez enum ath9k_power_mode { 347203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 348203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 349203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 350203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 351203c4805SLuis R. Rodriguez }; 352203c4805SLuis R. Rodriguez 353203c4805SLuis R. Rodriguez enum ath9k_tp_scale { 354203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MAX = 0, 355203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_50, 356203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_25, 357203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_12, 358203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MIN 359203c4805SLuis R. Rodriguez }; 360203c4805SLuis R. Rodriguez 361203c4805SLuis R. Rodriguez enum ser_reg_mode { 362203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 363203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 364203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 365203c4805SLuis R. Rodriguez }; 366203c4805SLuis R. Rodriguez 367203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 368203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 369203c4805SLuis R. Rodriguez u32 bs_nextdtim; 370203c4805SLuis R. Rodriguez u32 bs_intval; 371203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD 0x0000ffff 372203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA 0x00800000 373203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF 0x01000000 374203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 375203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 376203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 377203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 378203c4805SLuis R. Rodriguez u32 bs_cfpnext; 379203c4805SLuis R. Rodriguez u16 bs_timoffset; 380203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 381203c4805SLuis R. Rodriguez u32 bs_sleepduration; 382203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 383203c4805SLuis R. Rodriguez }; 384203c4805SLuis R. Rodriguez 385203c4805SLuis R. Rodriguez struct chan_centers { 386203c4805SLuis R. Rodriguez u16 synth_center; 387203c4805SLuis R. Rodriguez u16 ctl_center; 388203c4805SLuis R. Rodriguez u16 ext_center; 389203c4805SLuis R. Rodriguez }; 390203c4805SLuis R. Rodriguez 391203c4805SLuis R. Rodriguez enum { 392203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 393203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 394203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 395203c4805SLuis R. Rodriguez }; 396203c4805SLuis R. Rodriguez 397203c4805SLuis R. Rodriguez struct ath9k_hw_version { 398203c4805SLuis R. Rodriguez u32 magic; 399203c4805SLuis R. Rodriguez u16 devid; 400203c4805SLuis R. Rodriguez u16 subvendorid; 401203c4805SLuis R. Rodriguez u32 macVersion; 402203c4805SLuis R. Rodriguez u16 macRev; 403203c4805SLuis R. Rodriguez u16 phyRev; 404203c4805SLuis R. Rodriguez u16 analog5GhzRev; 405203c4805SLuis R. Rodriguez u16 analog2GhzRev; 406aeac355dSVasanthakumar Thiagarajan u16 subsysid; 407203c4805SLuis R. Rodriguez }; 408203c4805SLuis R. Rodriguez 409ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 410ff155a45SVasanthakumar Thiagarajan 411ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 412ff155a45SVasanthakumar Thiagarajan 413ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 414ff155a45SVasanthakumar Thiagarajan 415ff155a45SVasanthakumar Thiagarajan /* 416ff155a45SVasanthakumar Thiagarajan * Using de Bruijin sequence to to look up 1's index in a 32 bit number 417ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 418ff155a45SVasanthakumar Thiagarajan */ 419ff155a45SVasanthakumar Thiagarajan #define debruijn32 0x077CB531UL 420ff155a45SVasanthakumar Thiagarajan 421ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 422ff155a45SVasanthakumar Thiagarajan u32 next_addr; 423ff155a45SVasanthakumar Thiagarajan u32 period_addr; 424ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 425ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 426ff155a45SVasanthakumar Thiagarajan }; 427ff155a45SVasanthakumar Thiagarajan 428ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 429ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 430ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 431ff155a45SVasanthakumar Thiagarajan void *arg; 432ff155a45SVasanthakumar Thiagarajan u8 index; 433ff155a45SVasanthakumar Thiagarajan }; 434ff155a45SVasanthakumar Thiagarajan 435ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 436ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 437ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 438ff155a45SVasanthakumar Thiagarajan union { 439ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 440ff155a45SVasanthakumar Thiagarajan u16 val; 441ff155a45SVasanthakumar Thiagarajan } timer_mask; 442ff155a45SVasanthakumar Thiagarajan }; 443ff155a45SVasanthakumar Thiagarajan 444203c4805SLuis R. Rodriguez struct ath_hw { 445b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 446203c4805SLuis R. Rodriguez struct ath_softc *ah_sc; 44727c51f1aSLuis R. Rodriguez struct ath_common common; 448203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 449203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 450203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 451203c4805SLuis R. Rodriguez struct ath9k_channel channels[38]; 452203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 453203c4805SLuis R. Rodriguez 454203c4805SLuis R. Rodriguez union { 455203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 456203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 457475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 458203c4805SLuis R. Rodriguez } eeprom; 459203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 460203c4805SLuis R. Rodriguez enum ath9k_eep_map eep_map; 461203c4805SLuis R. Rodriguez 462203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 463203c4805SLuis R. Rodriguez bool is_pciexpress; 464203c4805SLuis R. Rodriguez u16 tx_trig_level; 465203c4805SLuis R. Rodriguez u16 rfsilent; 466203c4805SLuis R. Rodriguez u32 rfkill_gpio; 467203c4805SLuis R. Rodriguez u32 rfkill_polarity; 468203c4805SLuis R. Rodriguez u32 ah_flags; 469203c4805SLuis R. Rodriguez 470d7e7d229SLuis R. Rodriguez bool htc_reset_init; 471d7e7d229SLuis R. Rodriguez 472203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 473203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 474203c4805SLuis R. Rodriguez 475203c4805SLuis R. Rodriguez struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 476a13883b0SSujith struct ath9k_pacal_info pacal_info; 477203c4805SLuis R. Rodriguez struct ar5416Stats stats; 478203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 479203c4805SLuis R. Rodriguez 480203c4805SLuis R. Rodriguez int16_t curchan_rad_index; 481203c4805SLuis R. Rodriguez u32 mask_reg; 482203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 483203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 484203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 485203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 486203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 487203c4805SLuis R. Rodriguez bool chip_fullsleep; 488203c4805SLuis R. Rodriguez u32 atim_window; 489203c4805SLuis R. Rodriguez 490203c4805SLuis R. Rodriguez /* Calibration */ 491cbfe9468SSujith enum ath9k_cal_types supp_cals; 492cbfe9468SSujith struct ath9k_cal_list iq_caldata; 493cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 494cbfe9468SSujith struct ath9k_cal_list adcdc_calinitdata; 495cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 496cbfe9468SSujith struct ath9k_cal_list *cal_list; 497cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 498cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 499203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 500203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 501203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 502203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 503203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 504203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 505203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 506203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 507203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 508203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 509203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 510203c4805SLuis R. Rodriguez union { 511203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 512203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 513203c4805SLuis R. Rodriguez } meas0; 514203c4805SLuis R. Rodriguez union { 515203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 516203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 517203c4805SLuis R. Rodriguez } meas1; 518203c4805SLuis R. Rodriguez union { 519203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 520203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 521203c4805SLuis R. Rodriguez } meas2; 522203c4805SLuis R. Rodriguez union { 523203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 524203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 525203c4805SLuis R. Rodriguez } meas3; 526203c4805SLuis R. Rodriguez u16 cal_samples; 527203c4805SLuis R. Rodriguez 528203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 529203c4805SLuis R. Rodriguez u32 misc_mode; 530203c4805SLuis R. Rodriguez enum { 531203c4805SLuis R. Rodriguez AUTO_32KHZ, 532203c4805SLuis R. Rodriguez USE_32KHZ, 533203c4805SLuis R. Rodriguez DONT_USE_32KHZ, 534203c4805SLuis R. Rodriguez } enable_32kHz_clock; 535203c4805SLuis R. Rodriguez 536203c4805SLuis R. Rodriguez /* RF */ 537203c4805SLuis R. Rodriguez u32 *analogBank0Data; 538203c4805SLuis R. Rodriguez u32 *analogBank1Data; 539203c4805SLuis R. Rodriguez u32 *analogBank2Data; 540203c4805SLuis R. Rodriguez u32 *analogBank3Data; 541203c4805SLuis R. Rodriguez u32 *analogBank6Data; 542203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 543203c4805SLuis R. Rodriguez u32 *analogBank7Data; 544203c4805SLuis R. Rodriguez u32 *addac5416_21; 545203c4805SLuis R. Rodriguez u32 *bank6Temp; 546203c4805SLuis R. Rodriguez 547203c4805SLuis R. Rodriguez int16_t txpower_indexoffset; 548203c4805SLuis R. Rodriguez u32 beacon_interval; 549203c4805SLuis R. Rodriguez u32 slottime; 550203c4805SLuis R. Rodriguez u32 acktimeout; 551203c4805SLuis R. Rodriguez u32 ctstimeout; 552203c4805SLuis R. Rodriguez u32 globaltxtimeout; 553203c4805SLuis R. Rodriguez u8 gbeacon_rate; 554203c4805SLuis R. Rodriguez 555203c4805SLuis R. Rodriguez /* ANI */ 556203c4805SLuis R. Rodriguez u32 proc_phyerr; 557203c4805SLuis R. Rodriguez u32 aniperiod; 558203c4805SLuis R. Rodriguez struct ar5416AniState *curani; 559203c4805SLuis R. Rodriguez struct ar5416AniState ani[255]; 560203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 561203c4805SLuis R. Rodriguez int coarse_high[5]; 562203c4805SLuis R. Rodriguez int coarse_low[5]; 563203c4805SLuis R. Rodriguez int firpwr[5]; 564203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 565203c4805SLuis R. Rodriguez 566af03abecSLuis R. Rodriguez /* Bluetooth coexistance */ 567766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 568af03abecSLuis R. Rodriguez 569203c4805SLuis R. Rodriguez u32 intr_txqs; 570203c4805SLuis R. Rodriguez u8 txchainmask; 571203c4805SLuis R. Rodriguez u8 rxchainmask; 572203c4805SLuis R. Rodriguez 573203c4805SLuis R. Rodriguez u32 originalGain[22]; 574203c4805SLuis R. Rodriguez int initPDADC; 575203c4805SLuis R. Rodriguez int PDADCdelta; 57608fc5c1bSVivek Natarajan u8 led_pin; 577203c4805SLuis R. Rodriguez 578203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 579203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 580203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 581203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 582203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 583203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 584203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 585203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 586203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 587203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 588203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 589203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 590203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesAdditional; 591203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 592203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 593ff155a45SVasanthakumar Thiagarajan 594ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 595ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 596ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 597203c4805SLuis R. Rodriguez }; 598203c4805SLuis R. Rodriguez 5999e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 6009e4bffd2SLuis R. Rodriguez { 6019e4bffd2SLuis R. Rodriguez return &ah->common; 6029e4bffd2SLuis R. Rodriguez } 6039e4bffd2SLuis R. Rodriguez 6049e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 6059e4bffd2SLuis R. Rodriguez { 6069e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 6079e4bffd2SLuis R. Rodriguez } 6089e4bffd2SLuis R. Rodriguez 609f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 610203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid); 611203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah); 612f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 613081b35abSLuis R. Rodriguez void ath9k_hw_rf_free(struct ath_hw *ah); 614203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 615203c4805SLuis R. Rodriguez bool bChannelChange); 616203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah); 617203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type, 618203c4805SLuis R. Rodriguez u32 capability, u32 *result); 619203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type, 620203c4805SLuis R. Rodriguez u32 capability, u32 setting, int *status); 621203c4805SLuis R. Rodriguez 622203c4805SLuis R. Rodriguez /* Key Cache Management */ 623203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry); 624203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac); 625203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry, 626203c4805SLuis R. Rodriguez const struct ath9k_keyval *k, 627203c4805SLuis R. Rodriguez const u8 *mac); 628203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry); 629203c4805SLuis R. Rodriguez 630203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 631203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 632203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 633203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 634203c4805SLuis R. Rodriguez u32 ah_signal_type); 635203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 636203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah); 637203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 638203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah, 639203c4805SLuis R. Rodriguez enum ath9k_ant_setting settings, 640203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 641203c4805SLuis R. Rodriguez u8 *tx_chainmask, u8 *rx_chainmask, 642203c4805SLuis R. Rodriguez u8 *antenna_cfgd); 643203c4805SLuis R. Rodriguez 644203c4805SLuis R. Rodriguez /* General Operation */ 645203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 646203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 647203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); 6484f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 6494f0fc7c3SLuis R. Rodriguez const struct ath_rate_table *rates, 650203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 651203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 652203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 653203c4805SLuis R. Rodriguez struct chan_centers *centers); 654203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 655203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 656203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 657203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 6588fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit); 659203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac); 660203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 661203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 662f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah); 663f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 664203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 665203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 666203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 66754e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 668203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us); 66925c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 670203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 671203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 672203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 673a91d75aeSLuis R. Rodriguez 6749ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 675a91d75aeSLuis R. Rodriguez 67693b1b37fSVivek Natarajan void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off); 677203c4805SLuis R. Rodriguez 678203c4805SLuis R. Rodriguez /* Interrupt Handling */ 679203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah); 680203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked); 681203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints); 682203c4805SLuis R. Rodriguez 683ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 684ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 685ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 686ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 687ff155a45SVasanthakumar Thiagarajan void *arg, 688ff155a45SVasanthakumar Thiagarajan u8 timer_index); 689cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 690cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 691cd9bf689SLuis R. Rodriguez u32 timer_next, 692cd9bf689SLuis R. Rodriguez u32 timer_period); 693cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 694cd9bf689SLuis R. Rodriguez 695ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 696ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 6971773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah); 698ff155a45SVasanthakumar Thiagarajan 6997b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL 0x70 7007b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S 1 7017b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1 2 7027b6840abSVasanthakumar Thiagarajan 703203c4805SLuis R. Rodriguez #endif 704