xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision cee1f625bfcabeed39138547be21d8995357f8e1)
1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez  * Copyright (c) 2008-2009 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31ceb26445SVasanthakumar Thiagarajan #include "ar9003_mac.h"
32203c4805SLuis R. Rodriguez 
33203c4805SLuis R. Rodriguez #include "../regd.h"
34c46917bbSLuis R. Rodriguez #include "../debug.h"
35203c4805SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
377976b426SLuis R. Rodriguez 
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
39203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
40203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
42203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
43203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
445ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
46db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
47db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
487976b426SLuis R. Rodriguez 
49203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
507976b426SLuis R. Rodriguez 
51203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
52203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
53203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
54203c4805SLuis R. Rodriguez 
55fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
58fe12946eSVasanthakumar Thiagarajan 
59e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
60e3d01bfcSLuis R. Rodriguez 
61cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
62cfe8cba9SLuis R. Rodriguez 
6304658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
64990b70abSLuis R. Rodriguez 
65203c4805SLuis R. Rodriguez /* Register read/write primitives */
669e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
679e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
689e4bffd2SLuis R. Rodriguez 
699e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
709e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
71203c4805SLuis R. Rodriguez 
72203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
73203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
74203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
75203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
76203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
77203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
78203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
79203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
80203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
81203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
82203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
83203c4805SLuis R. Rodriguez 
84203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
85203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
86203c4805SLuis R. Rodriguez 			udelay(1);		\
87203c4805SLuis R. Rodriguez 	} while (0)
88203c4805SLuis R. Rodriguez 
89203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
90203c4805SLuis R. Rodriguez 		int r;							\
91203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
92203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
93203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
94203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
95203c4805SLuis R. Rodriguez 		}							\
96203c4805SLuis R. Rodriguez 	} while (0)
97203c4805SLuis R. Rodriguez 
98203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
99203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
100203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
101203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1021773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
103203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
104203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
107203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
11063a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
111203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
112203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
113203c4805SLuis R. Rodriguez 
114203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
115203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
118203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
119203c4805SLuis R. Rodriguez 
120203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
121203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
122f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
123203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
124203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
125d8caa839SSujith #define POWER_UP_TIME               10000
126203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
129203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
130203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
131203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
134203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
135203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
136203c4805SLuis R. Rodriguez 
137203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
138203c4805SLuis R. Rodriguez 
139ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
140ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
141ceb26445SVasanthakumar Thiagarajan 
142203c4805SLuis R. Rodriguez enum wireless_mode {
143203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
144b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
145b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
146b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
147b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
148b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
149b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
150b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
151b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
152203c4805SLuis R. Rodriguez };
153203c4805SLuis R. Rodriguez 
154203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
155203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
156203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
157203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
158203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
159203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
160203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
161203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
162203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
163203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
164203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
165203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
166203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
167203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
168203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
169203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
170203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
171203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
1721adf02ffSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_EDMA			= BIT(17),
173203c4805SLuis R. Rodriguez };
174203c4805SLuis R. Rodriguez 
175203c4805SLuis R. Rodriguez enum ath9k_capability_type {
176203c4805SLuis R. Rodriguez 	ATH9K_CAP_CIPHER = 0,
177203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_MIC,
178203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_SPLIT,
179203c4805SLuis R. Rodriguez 	ATH9K_CAP_TXPOW,
180203c4805SLuis R. Rodriguez 	ATH9K_CAP_MCAST_KEYSRCH,
181203c4805SLuis R. Rodriguez 	ATH9K_CAP_DS
182203c4805SLuis R. Rodriguez };
183203c4805SLuis R. Rodriguez 
184203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
185203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
186203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
187203c4805SLuis R. Rodriguez 	u16 total_queues;
188203c4805SLuis R. Rodriguez 	u16 keycache_size;
189203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
190203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
191203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
192203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
193203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
194203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
195203c4805SLuis R. Rodriguez 	u16 reg_cap;
196203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
197203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
198203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
199ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
200ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
201ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
202203c4805SLuis R. Rodriguez };
203203c4805SLuis R. Rodriguez 
204203c4805SLuis R. Rodriguez struct ath9k_ops_config {
205203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
206203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
207203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
208203c4805SLuis R. Rodriguez 	int ack_6mb;
209203c4805SLuis R. Rodriguez 	int cwm_ignore_extcca;
210203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
211203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
212203c4805SLuis R. Rodriguez 	u32 pcie_waen;
213203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
214203c4805SLuis R. Rodriguez 	u8 ht_enable;
215203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
216203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
217203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
218203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
219203c4805SLuis R. Rodriguez 	u32 enable_ani;
220203c4805SLuis R. Rodriguez 	int serialize_regmode;
2210ce024cbSSujith 	bool rx_intr_mitigation;
222203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
223203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
224203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
225203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
226203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
227203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
228203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
229203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
230203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
231203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
232203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
233203c4805SLuis R. Rodriguez 	int spurmode;
234203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
235f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
236203c4805SLuis R. Rodriguez };
237203c4805SLuis R. Rodriguez 
238203c4805SLuis R. Rodriguez enum ath9k_int {
239203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
240203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
241203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
242203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
243203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
244203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
245203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
246203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
247203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
248203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
249203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
250203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
251203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
252203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
254203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
256203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
257203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
259203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
260ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
261203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
264203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
266203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
267203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
268203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
269203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
271203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
272203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
273203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
274203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
275203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
276203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
277203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
278203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
279203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
280203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
281203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
283203c4805SLuis R. Rodriguez };
284203c4805SLuis R. Rodriguez 
285203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
286203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
287203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
288203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
289203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
290203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
291203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
292203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
293203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
294203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
295203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
296203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
297203c4805SLuis R. Rodriguez 
298203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
299203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
300203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
301203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
302203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
303203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
304203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
305203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
306203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
307203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
308203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
309203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
310203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
311203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
312203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
313203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
314203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
315203c4805SLuis R. Rodriguez 
316203c4805SLuis R. Rodriguez struct ath9k_channel {
317203c4805SLuis R. Rodriguez 	struct ieee80211_channel *chan;
318203c4805SLuis R. Rodriguez 	u16 channel;
319203c4805SLuis R. Rodriguez 	u32 channelFlags;
320203c4805SLuis R. Rodriguez 	u32 chanmode;
321203c4805SLuis R. Rodriguez 	int32_t CalValid;
322203c4805SLuis R. Rodriguez 	bool oneTimeCalsDone;
323203c4805SLuis R. Rodriguez 	int8_t iCoff;
324203c4805SLuis R. Rodriguez 	int8_t qCoff;
325203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
326203c4805SLuis R. Rodriguez };
327203c4805SLuis R. Rodriguez 
328203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
329203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
330203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
331203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
332203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
333203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
334203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
335203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
336203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
337203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c)			\
338203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
339203c4805SLuis R. Rodriguez 	 (((_c)->channel % 20) != 0) &&			\
340203c4805SLuis R. Rodriguez 	 (((_c)->channel % 10) != 0))
341203c4805SLuis R. Rodriguez 
342203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
343203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
344203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
345203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
346203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
347203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
348203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
349203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
350203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
351203c4805SLuis R. Rodriguez 
352203c4805SLuis R. Rodriguez enum ath9k_power_mode {
353203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
354203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
355203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
356203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
357203c4805SLuis R. Rodriguez };
358203c4805SLuis R. Rodriguez 
359203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
360203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
361203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
362203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
363203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
364203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
365203c4805SLuis R. Rodriguez };
366203c4805SLuis R. Rodriguez 
367203c4805SLuis R. Rodriguez enum ser_reg_mode {
368203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
369203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
370203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
371203c4805SLuis R. Rodriguez };
372203c4805SLuis R. Rodriguez 
373203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
374203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
375203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
376203c4805SLuis R. Rodriguez 	u32 bs_intval;
377203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
378203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
379203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
380203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
381203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
382203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
383203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
384203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
385203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
386203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
387203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
388203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
389203c4805SLuis R. Rodriguez };
390203c4805SLuis R. Rodriguez 
391203c4805SLuis R. Rodriguez struct chan_centers {
392203c4805SLuis R. Rodriguez 	u16 synth_center;
393203c4805SLuis R. Rodriguez 	u16 ctl_center;
394203c4805SLuis R. Rodriguez 	u16 ext_center;
395203c4805SLuis R. Rodriguez };
396203c4805SLuis R. Rodriguez 
397203c4805SLuis R. Rodriguez enum {
398203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
399203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
400203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
401203c4805SLuis R. Rodriguez };
402203c4805SLuis R. Rodriguez 
403203c4805SLuis R. Rodriguez struct ath9k_hw_version {
404203c4805SLuis R. Rodriguez 	u32 magic;
405203c4805SLuis R. Rodriguez 	u16 devid;
406203c4805SLuis R. Rodriguez 	u16 subvendorid;
407203c4805SLuis R. Rodriguez 	u32 macVersion;
408203c4805SLuis R. Rodriguez 	u16 macRev;
409203c4805SLuis R. Rodriguez 	u16 phyRev;
410203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
411203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
412aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
413203c4805SLuis R. Rodriguez };
414203c4805SLuis R. Rodriguez 
415ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
416ff155a45SVasanthakumar Thiagarajan 
417ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
418ff155a45SVasanthakumar Thiagarajan 
419ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
420ff155a45SVasanthakumar Thiagarajan 
421ff155a45SVasanthakumar Thiagarajan /*
422ff155a45SVasanthakumar Thiagarajan  * Using de Bruijin sequence to to look up 1's index in a 32 bit number
423ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
424ff155a45SVasanthakumar Thiagarajan  */
425c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
426ff155a45SVasanthakumar Thiagarajan 
427ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
428ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
429ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
430ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
431ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
432ff155a45SVasanthakumar Thiagarajan };
433ff155a45SVasanthakumar Thiagarajan 
434ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
435ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
436ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
437ff155a45SVasanthakumar Thiagarajan 	void *arg;
438ff155a45SVasanthakumar Thiagarajan 	u8 index;
439ff155a45SVasanthakumar Thiagarajan };
440ff155a45SVasanthakumar Thiagarajan 
441ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
442ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
443ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
444ff155a45SVasanthakumar Thiagarajan 	union {
445ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
446ff155a45SVasanthakumar Thiagarajan 		u16 val;
447ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
448ff155a45SVasanthakumar Thiagarajan };
449ff155a45SVasanthakumar Thiagarajan 
450d70357d5SLuis R. Rodriguez /**
451d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
452d70357d5SLuis R. Rodriguez  *
453d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
454d70357d5SLuis R. Rodriguez  * by the hardware core.
455d70357d5SLuis R. Rodriguez  *
456d70357d5SLuis R. Rodriguez  * @init_cal_settings: Initializes calibration settings
457d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
458d70357d5SLuis R. Rodriguez  * @macversion_supported: If this specific mac revision is supported
4598fe65368SLuis R. Rodriguez  *
4608fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
4618fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
4628fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
4638fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
4648fe65368SLuis R. Rodriguez  * @set_rf_regs:
46564773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
46664773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
467d70357d5SLuis R. Rodriguez  */
468d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
469d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
470d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
471d70357d5SLuis R. Rodriguez 	bool (*macversion_supported)(u32 macversion);
4728fe65368SLuis R. Rodriguez 
4738fe65368SLuis R. Rodriguez 	/* PHY ops */
4748fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
4758fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
4768fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
4778fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
4788fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
4798fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
4808fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
4818fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
4828fe65368SLuis R. Rodriguez 			    u16 modesIndex);
4838fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
4848fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
4858fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
4868fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
4878fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
4888fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
4898fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
4908fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
4918fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
4928fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
4938fe65368SLuis R. Rodriguez 	void (*enable_rfkill)(struct ath_hw *ah);
4948fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
4958fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
49664773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
49764773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
498d70357d5SLuis R. Rodriguez };
499d70357d5SLuis R. Rodriguez 
500d70357d5SLuis R. Rodriguez /**
501d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
502d70357d5SLuis R. Rodriguez  *
503d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
504d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
505d70357d5SLuis R. Rodriguez  *
506d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
507d70357d5SLuis R. Rodriguez  */
508d70357d5SLuis R. Rodriguez struct ath_hw_ops {
509d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
510d70357d5SLuis R. Rodriguez 				     int restore,
511d70357d5SLuis R. Rodriguez 				     int power_off);
512*cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
513d70357d5SLuis R. Rodriguez };
514d70357d5SLuis R. Rodriguez 
515203c4805SLuis R. Rodriguez struct ath_hw {
516b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
51727c51f1aSLuis R. Rodriguez 	struct ath_common common;
518203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
519203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
520203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
521203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
522203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
523203c4805SLuis R. Rodriguez 
524203c4805SLuis R. Rodriguez 	union {
525203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
526203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
527475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
528203c4805SLuis R. Rodriguez 	} eeprom;
529203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
530203c4805SLuis R. Rodriguez 	enum ath9k_eep_map eep_map;
531203c4805SLuis R. Rodriguez 
532203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
533203c4805SLuis R. Rodriguez 	bool is_pciexpress;
5342eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
535203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
536203c4805SLuis R. Rodriguez 	u16 rfsilent;
537203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
538203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
539203c4805SLuis R. Rodriguez 	u32 ah_flags;
540203c4805SLuis R. Rodriguez 
541d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
542d7e7d229SLuis R. Rodriguez 
543203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
544203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
545203c4805SLuis R. Rodriguez 
546203c4805SLuis R. Rodriguez 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
547a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
548203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
549203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
550203c4805SLuis R. Rodriguez 
551203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
5523069168cSPavel Roskin 	enum ath9k_int imask;
55374bad5cbSPavel Roskin 	u32 imrs2_reg;
554203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
555203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
556203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
557203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
558203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
559203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
560203c4805SLuis R. Rodriguez 	u32 atim_window;
561203c4805SLuis R. Rodriguez 
562203c4805SLuis R. Rodriguez 	/* Calibration */
563cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
564cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
565cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
566cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
567cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
568cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
569cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
570cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
571203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
572203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
573203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
574203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
575203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
576203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
577203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
578203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
579203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
580203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
581203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
582203c4805SLuis R. Rodriguez 	union {
583203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
584203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
585203c4805SLuis R. Rodriguez 	} meas0;
586203c4805SLuis R. Rodriguez 	union {
587203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
588203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
589203c4805SLuis R. Rodriguez 	} meas1;
590203c4805SLuis R. Rodriguez 	union {
591203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
592203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
593203c4805SLuis R. Rodriguez 	} meas2;
594203c4805SLuis R. Rodriguez 	union {
595203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
596203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
597203c4805SLuis R. Rodriguez 	} meas3;
598203c4805SLuis R. Rodriguez 	u16 cal_samples;
599203c4805SLuis R. Rodriguez 
600203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
601203c4805SLuis R. Rodriguez 	u32 misc_mode;
602203c4805SLuis R. Rodriguez 	enum {
603203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
604203c4805SLuis R. Rodriguez 		USE_32KHZ,
605203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
606203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
607203c4805SLuis R. Rodriguez 
608d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
609d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
610d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
611d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
612d70357d5SLuis R. Rodriguez 
613e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
614203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
615203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
616203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
617203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
618203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
619203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
620203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
621203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
622203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
623203c4805SLuis R. Rodriguez 
624203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
625e239d859SFelix Fietkau 	int coverage_class;
626203c4805SLuis R. Rodriguez 	u32 beacon_interval;
627203c4805SLuis R. Rodriguez 	u32 slottime;
628203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
629203c4805SLuis R. Rodriguez 
630203c4805SLuis R. Rodriguez 	/* ANI */
631203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
632203c4805SLuis R. Rodriguez 	u32 aniperiod;
633203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
634203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
635203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
636203c4805SLuis R. Rodriguez 	int coarse_high[5];
637203c4805SLuis R. Rodriguez 	int coarse_low[5];
638203c4805SLuis R. Rodriguez 	int firpwr[5];
639203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
640203c4805SLuis R. Rodriguez 
641af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
642766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
643af03abecSLuis R. Rodriguez 
644203c4805SLuis R. Rodriguez 	u32 intr_txqs;
645203c4805SLuis R. Rodriguez 	u8 txchainmask;
646203c4805SLuis R. Rodriguez 	u8 rxchainmask;
647203c4805SLuis R. Rodriguez 
648203c4805SLuis R. Rodriguez 	u32 originalGain[22];
649203c4805SLuis R. Rodriguez 	int initPDADC;
650203c4805SLuis R. Rodriguez 	int PDADCdelta;
65108fc5c1bSVivek Natarajan 	u8 led_pin;
652203c4805SLuis R. Rodriguez 
653203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
654203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
655203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
656203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
657203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
658203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
659203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
660203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
661203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
662203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
663203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
664203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
665203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
666203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
667203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
6688564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
669193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
670193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
67170807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
67270807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
67370807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
67470807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
67570807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
676ff155a45SVasanthakumar Thiagarajan 
677ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
678ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
679ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
680203c4805SLuis R. Rodriguez };
681203c4805SLuis R. Rodriguez 
6829e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
6839e4bffd2SLuis R. Rodriguez {
6849e4bffd2SLuis R. Rodriguez 	return &ah->common;
6859e4bffd2SLuis R. Rodriguez }
6869e4bffd2SLuis R. Rodriguez 
6879e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
6889e4bffd2SLuis R. Rodriguez {
6899e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
6909e4bffd2SLuis R. Rodriguez }
6919e4bffd2SLuis R. Rodriguez 
692d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
693d70357d5SLuis R. Rodriguez {
694d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
695d70357d5SLuis R. Rodriguez }
696d70357d5SLuis R. Rodriguez 
697d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
698d70357d5SLuis R. Rodriguez {
699d70357d5SLuis R. Rodriguez 	return &ah->ops;
700d70357d5SLuis R. Rodriguez }
701d70357d5SLuis R. Rodriguez 
702f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
703203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
704285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
705f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
706203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
707203c4805SLuis R. Rodriguez 		   bool bChannelChange);
708a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
709203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
710203c4805SLuis R. Rodriguez 			    u32 capability, u32 *result);
711203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
712203c4805SLuis R. Rodriguez 			    u32 capability, u32 setting, int *status);
7138fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
714203c4805SLuis R. Rodriguez 
715203c4805SLuis R. Rodriguez /* Key Cache Management */
716203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
717203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
718203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
719203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
720203c4805SLuis R. Rodriguez 				 const u8 *mac);
721203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
722203c4805SLuis R. Rodriguez 
723203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
724203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
725203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
726203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
727203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
728203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
729203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
730203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
731203c4805SLuis R. Rodriguez 
732203c4805SLuis R. Rodriguez /* General Operation */
733203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
734203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
735203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
7364f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
737545750d3SFelix Fietkau 			   u8 phy, int kbps,
738203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
739203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
740203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
741203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
742203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
743203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
744203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
745203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
7468fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
747203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
748203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
749203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
750f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
751f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
752203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
753203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
754203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
75554e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
75630cbd422SLuis R. Rodriguez u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
7570005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
75825c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
759203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
760203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
761203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
762a91d75aeSLuis R. Rodriguez 
7639ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
764a91d75aeSLuis R. Rodriguez 
765203c4805SLuis R. Rodriguez /* Interrupt Handling */
766203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah);
767203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
768203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
769203c4805SLuis R. Rodriguez 
770ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
771ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
772ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
773ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
774ff155a45SVasanthakumar Thiagarajan 					  void *arg,
775ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
776cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
777cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
778cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
779cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
780cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
781cd9bf689SLuis R. Rodriguez 
782ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
783ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
7841773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
785ff155a45SVasanthakumar Thiagarajan 
786f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
7872da4f01aSLuis R. Rodriguez 
78805020d23SSujith /* HTC */
78905020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
79005020d23SSujith 
7918fe65368SLuis R. Rodriguez /* PHY */
7928fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
7938fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
7948fe65368SLuis R. Rodriguez 
7958fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
7968525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
7978525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
7988fe65368SLuis R. Rodriguez 
7997b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
8007b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
8017b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
8027b6840abSVasanthakumar Thiagarajan 
803203c4805SLuis R. Rodriguez #endif
804