1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33203c4805SLuis R. Rodriguez 34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 357976b426SLuis R. Rodriguez 36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE 0x002c 43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI 0x002d 44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE 0x002e 45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE 0x0030 46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340 0x0031 473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032 485a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580 0x0033 49*ce407afcSSenthil Balasubramanian #define AR9300_DEVID_AR9480 0x0034 5003689301SGabor Juhos #define AR9300_DEVID_AR9330 0x0035 517976b426SLuis R. Rodriguez 52203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 537976b426SLuis R. Rodriguez 54203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 55203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 56203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 57203c4805SLuis R. Rodriguez 58fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 59fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 60fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 61fe12946eSVasanthakumar Thiagarajan 62a6ef530fSVivek Natarajan #define AR9300_NUM_BT_WEIGHTS 4 63a6ef530fSVivek Natarajan #define AR9300_NUM_WLAN_WEIGHTS 4 64a6ef530fSVivek Natarajan 65e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 66e3d01bfcSLuis R. Rodriguez 67cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 68cfe8cba9SLuis R. Rodriguez 6904658fbaSJohn W. Linville #define ATH9K_RSSI_BAD -128 70990b70abSLuis R. Rodriguez 71cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS 38 72cac4220bSFelix Fietkau 73203c4805SLuis R. Rodriguez /* Register read/write primitives */ 749e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 75f9f84e96SFelix Fietkau (_ah)->reg_ops.write((_ah), (_val), (_reg)) 769e4bffd2SLuis R. Rodriguez 779e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 78f9f84e96SFelix Fietkau (_ah)->reg_ops.read((_ah), (_reg)) 79203c4805SLuis R. Rodriguez 8009a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ 81f9f84e96SFelix Fietkau (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) 8209a525d3SSujith Manoharan 83845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \ 84845e03c9SFelix Fietkau (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) 85845e03c9SFelix Fietkau 8620b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah) \ 8720b3efd9SSujith do { \ 88f9f84e96SFelix Fietkau if ((_ah)->reg_ops.enable_write_buffer) \ 89f9f84e96SFelix Fietkau (_ah)->reg_ops.enable_write_buffer((_ah)); \ 9020b3efd9SSujith } while (0) 9120b3efd9SSujith 9220b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah) \ 9320b3efd9SSujith do { \ 94f9f84e96SFelix Fietkau if ((_ah)->reg_ops.write_flush) \ 95f9f84e96SFelix Fietkau (_ah)->reg_ops.write_flush((_ah)); \ 9620b3efd9SSujith } while (0) 9720b3efd9SSujith 9826526202SRajkumar Manoharan #define PR_EEP(_s, _val) \ 9926526202SRajkumar Manoharan do { \ 10026526202SRajkumar Manoharan len += snprintf(buf + len, size - len, "%20s : %10d\n", \ 10126526202SRajkumar Manoharan _s, (_val)); \ 10226526202SRajkumar Manoharan } while (0) 10326526202SRajkumar Manoharan 104203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 105203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 106203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 107845e03c9SFelix Fietkau REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) 1081547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \ 1091547da37SLuis R. Rodriguez (((REG_READ(_a, _r) & _f) >> _f##_S)) 110203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 111845e03c9SFelix Fietkau REG_RMW(_a, _r, (_f), 0) 112203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 113845e03c9SFelix Fietkau REG_RMW(_a, _r, 0, (_f)) 114203c4805SLuis R. Rodriguez 115203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 116e7fc6338SRajkumar Manoharan if (((++(x) % 64) == 0) && \ 117e7fc6338SRajkumar Manoharan (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ 118e7fc6338SRajkumar Manoharan != ATH_USB)) \ 119203c4805SLuis R. Rodriguez udelay(1); \ 120203c4805SLuis R. Rodriguez } while (0) 121203c4805SLuis R. Rodriguez 122a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \ 123a9b6b256SFelix Fietkau ath9k_hw_write_array(ah, iniarray, column, &(regWr)) 124203c4805SLuis R. Rodriguez 125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1291773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 130203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 131203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 132203c4805SLuis R. Rodriguez 133203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 134203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 135203c4805SLuis R. Rodriguez 136203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 1370b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) 138203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 139203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 140203c4805SLuis R. Rodriguez 141203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 142203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 143203c4805SLuis R. Rodriguez 144203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 145203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 146203c4805SLuis R. Rodriguez 147203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 148203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 149f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 150203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 151203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 152d8caa839SSujith #define POWER_UP_TIME 10000 153203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 154331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START 5700 155331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START 5400 156203c4805SLuis R. Rodriguez 157203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 158203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 159203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 160203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 161203c4805SLuis R. Rodriguez 162203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 163203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 164203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 165203c4805SLuis R. Rodriguez 166203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 167203c4805SLuis R. Rodriguez 168ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH 16 169ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH 128 170ceb26445SVasanthakumar Thiagarajan 171717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES 32 172717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ 24 1730e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 174717f6bedSFelix Fietkau 175066dae93SFelix Fietkau enum ath_hw_txq_subtype { 176066dae93SFelix Fietkau ATH_TXQ_AC_BE = 0, 177066dae93SFelix Fietkau ATH_TXQ_AC_BK = 1, 178066dae93SFelix Fietkau ATH_TXQ_AC_VI = 2, 179066dae93SFelix Fietkau ATH_TXQ_AC_VO = 3, 180066dae93SFelix Fietkau }; 181066dae93SFelix Fietkau 18213ce3e99SLuis R. Rodriguez enum ath_ini_subsys { 18313ce3e99SLuis R. Rodriguez ATH_INI_PRE = 0, 18413ce3e99SLuis R. Rodriguez ATH_INI_CORE, 18513ce3e99SLuis R. Rodriguez ATH_INI_POST, 18613ce3e99SLuis R. Rodriguez ATH_INI_NUM_SPLIT, 18713ce3e99SLuis R. Rodriguez }; 18813ce3e99SLuis R. Rodriguez 189203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 190364734faSFelix Fietkau ATH9K_HW_CAP_HT = BIT(0), 191364734faSFelix Fietkau ATH9K_HW_CAP_RFSILENT = BIT(1), 192364734faSFelix Fietkau ATH9K_HW_CAP_CST = BIT(2), 193364734faSFelix Fietkau ATH9K_HW_CAP_AUTOSLEEP = BIT(4), 194364734faSFelix Fietkau ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5), 195364734faSFelix Fietkau ATH9K_HW_CAP_EDMA = BIT(6), 196364734faSFelix Fietkau ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7), 197364734faSFelix Fietkau ATH9K_HW_CAP_LDPC = BIT(8), 198364734faSFelix Fietkau ATH9K_HW_CAP_FASTCLOCK = BIT(9), 199364734faSFelix Fietkau ATH9K_HW_CAP_SGI_20 = BIT(10), 200364734faSFelix Fietkau ATH9K_HW_CAP_PAPRD = BIT(11), 201364734faSFelix Fietkau ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12), 202d4659912SFelix Fietkau ATH9K_HW_CAP_2GHZ = BIT(13), 203d4659912SFelix Fietkau ATH9K_HW_CAP_5GHZ = BIT(14), 204ea066d5aSMohammed Shafi Shajakhan ATH9K_HW_CAP_APM = BIT(15), 205203c4805SLuis R. Rodriguez }; 206203c4805SLuis R. Rodriguez 207203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 208203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 209203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 210203c4805SLuis R. Rodriguez u8 tx_chainmask; 211203c4805SLuis R. Rodriguez u8 rx_chainmask; 21247c80de6SVasanthakumar Thiagarajan u8 max_txchains; 21347c80de6SVasanthakumar Thiagarajan u8 max_rxchains; 214203c4805SLuis R. Rodriguez u8 num_gpio_pins; 215ceb26445SVasanthakumar Thiagarajan u8 rx_hp_qdepth; 216ceb26445SVasanthakumar Thiagarajan u8 rx_lp_qdepth; 217ceb26445SVasanthakumar Thiagarajan u8 rx_status_len; 218162c3be3SVasanthakumar Thiagarajan u8 tx_desc_len; 2195088c2f1SVasanthakumar Thiagarajan u8 txs_len; 2208060e169SVasanthakumar Thiagarajan u16 pcie_lcr_offset; 2218060e169SVasanthakumar Thiagarajan bool pcie_lcr_extsync_en; 222203c4805SLuis R. Rodriguez }; 223203c4805SLuis R. Rodriguez 224203c4805SLuis R. Rodriguez struct ath9k_ops_config { 225203c4805SLuis R. Rodriguez int dma_beacon_response_time; 226203c4805SLuis R. Rodriguez int sw_beacon_response_time; 227203c4805SLuis R. Rodriguez int additional_swba_backoff; 228203c4805SLuis R. Rodriguez int ack_6mb; 22941f3e54dSFelix Fietkau u32 cwm_ignore_extcca; 2306a0ec30aSLuis R. Rodriguez bool pcieSerDesWrite; 231203c4805SLuis R. Rodriguez u8 pcie_clock_req; 232203c4805SLuis R. Rodriguez u32 pcie_waen; 233203c4805SLuis R. Rodriguez u8 analog_shiftreg; 2346f481010SLuis R. Rodriguez u8 paprd_disable; 235203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 236203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 237203c4805SLuis R. Rodriguez u32 cck_trig_high; 238203c4805SLuis R. Rodriguez u32 cck_trig_low; 239203c4805SLuis R. Rodriguez u32 enable_ani; 240203c4805SLuis R. Rodriguez int serialize_regmode; 2410ce024cbSSujith bool rx_intr_mitigation; 24255e82df4SVasanthakumar Thiagarajan bool tx_intr_mitigation; 243203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 244203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 245203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 246203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 247203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 248203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 249203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 250203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 251203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 252203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 253203c4805SLuis R. Rodriguez int spurmode; 254203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 255f4709fdfSLuis R. Rodriguez u8 max_txtrig_level; 256e36b27afSLuis R. Rodriguez u16 ani_poll_interval; /* ANI poll interval in ms */ 257203c4805SLuis R. Rodriguez }; 258203c4805SLuis R. Rodriguez 259203c4805SLuis R. Rodriguez enum ath9k_int { 260203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 261203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 262b5c80475SFelix Fietkau ATH9K_INT_RXHP = 0x00000001, 263b5c80475SFelix Fietkau ATH9K_INT_RXLP = 0x00000002, 264203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 265203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 266203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 267203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 268203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 269203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 270aea702b7SLuis R. Rodriguez ATH9K_INT_BB_WATCHDOG = 0x00000400, 271203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 272203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 273203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 274203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 275203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 276203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 277203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 278203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 279203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 280203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 281203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 282203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 283203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 284ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 285203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 286203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 287203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 288203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 289203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 290203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 291203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 292203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 293203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 294203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 295203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 296203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 297203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 298203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 299203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 300203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 301203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 302203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 303203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 304203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 305203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 306203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 307203c4805SLuis R. Rodriguez }; 308203c4805SLuis R. Rodriguez 309203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 310203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 311203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 312203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 313203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 314203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 315203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 316203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 317203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 318203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 319203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 320203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 321203c4805SLuis R. Rodriguez 322203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 323203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 324203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 325203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 326203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 327203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 328203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 329203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 330203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 331203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 332203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 333203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 334203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 335203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 336203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 337203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 338203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 339203c4805SLuis R. Rodriguez 34020bd2a09SFelix Fietkau struct ath9k_hw_cal_data { 341203c4805SLuis R. Rodriguez u16 channel; 342203c4805SLuis R. Rodriguez u32 channelFlags; 343203c4805SLuis R. Rodriguez int32_t CalValid; 344203c4805SLuis R. Rodriguez int8_t iCoff; 345203c4805SLuis R. Rodriguez int8_t qCoff; 346717f6bedSFelix Fietkau bool paprd_done; 3474254bc1cSFelix Fietkau bool nfcal_pending; 34870cf1533SFelix Fietkau bool nfcal_interference; 349717f6bedSFelix Fietkau u16 small_signal_gain[AR9300_MAX_CHAINS]; 350717f6bedSFelix Fietkau u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; 35120bd2a09SFelix Fietkau struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 35220bd2a09SFelix Fietkau }; 35320bd2a09SFelix Fietkau 35420bd2a09SFelix Fietkau struct ath9k_channel { 35520bd2a09SFelix Fietkau struct ieee80211_channel *chan; 356093115b7SFelix Fietkau struct ar5416AniState ani; 35720bd2a09SFelix Fietkau u16 channel; 35820bd2a09SFelix Fietkau u32 channelFlags; 35920bd2a09SFelix Fietkau u32 chanmode; 360d9891c78SFelix Fietkau s16 noisefloor; 361203c4805SLuis R. Rodriguez }; 362203c4805SLuis R. Rodriguez 363203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 364203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 365203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 366203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 367203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 368203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 369203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 370203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 371203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 3726b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ 373203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 3746b42e8d0SFelix Fietkau ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) 375203c4805SLuis R. Rodriguez 376203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 377203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 378203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 379203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 380203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 381203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 382203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 383203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 384203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 385203c4805SLuis R. Rodriguez 386203c4805SLuis R. Rodriguez enum ath9k_power_mode { 387203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 388203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 389203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 390203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 391203c4805SLuis R. Rodriguez }; 392203c4805SLuis R. Rodriguez 393203c4805SLuis R. Rodriguez enum ath9k_tp_scale { 394203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MAX = 0, 395203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_50, 396203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_25, 397203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_12, 398203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MIN 399203c4805SLuis R. Rodriguez }; 400203c4805SLuis R. Rodriguez 401203c4805SLuis R. Rodriguez enum ser_reg_mode { 402203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 403203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 404203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 405203c4805SLuis R. Rodriguez }; 406203c4805SLuis R. Rodriguez 407ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype { 408ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_HP, 409ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_LP, 410ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_MAX, 411ad7b8060SVasanthakumar Thiagarajan }; 412ad7b8060SVasanthakumar Thiagarajan 413203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 414203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 415203c4805SLuis R. Rodriguez u32 bs_nextdtim; 416203c4805SLuis R. Rodriguez u32 bs_intval; 417203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 418203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 419203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 420203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 421203c4805SLuis R. Rodriguez u32 bs_cfpnext; 422203c4805SLuis R. Rodriguez u16 bs_timoffset; 423203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 424203c4805SLuis R. Rodriguez u32 bs_sleepduration; 425203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 426203c4805SLuis R. Rodriguez }; 427203c4805SLuis R. Rodriguez 428203c4805SLuis R. Rodriguez struct chan_centers { 429203c4805SLuis R. Rodriguez u16 synth_center; 430203c4805SLuis R. Rodriguez u16 ctl_center; 431203c4805SLuis R. Rodriguez u16 ext_center; 432203c4805SLuis R. Rodriguez }; 433203c4805SLuis R. Rodriguez 434203c4805SLuis R. Rodriguez enum { 435203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 436203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 437203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 438203c4805SLuis R. Rodriguez }; 439203c4805SLuis R. Rodriguez 440203c4805SLuis R. Rodriguez struct ath9k_hw_version { 441203c4805SLuis R. Rodriguez u32 magic; 442203c4805SLuis R. Rodriguez u16 devid; 443203c4805SLuis R. Rodriguez u16 subvendorid; 444203c4805SLuis R. Rodriguez u32 macVersion; 445203c4805SLuis R. Rodriguez u16 macRev; 446203c4805SLuis R. Rodriguez u16 phyRev; 447203c4805SLuis R. Rodriguez u16 analog5GhzRev; 448203c4805SLuis R. Rodriguez u16 analog2GhzRev; 4490b5ead91SSujith Manoharan enum ath_usb_dev usbdev; 450203c4805SLuis R. Rodriguez }; 451203c4805SLuis R. Rodriguez 452ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 453ff155a45SVasanthakumar Thiagarajan 454ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 455ff155a45SVasanthakumar Thiagarajan 456ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 457ff155a45SVasanthakumar Thiagarajan 458ff155a45SVasanthakumar Thiagarajan /* 45977c2061dSWalter Goldens * Using de Bruijin sequence to look up 1's index in a 32 bit number 460ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 461ff155a45SVasanthakumar Thiagarajan */ 462c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U 463ff155a45SVasanthakumar Thiagarajan 464ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 465ff155a45SVasanthakumar Thiagarajan u32 next_addr; 466ff155a45SVasanthakumar Thiagarajan u32 period_addr; 467ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 468ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 469ff155a45SVasanthakumar Thiagarajan }; 470ff155a45SVasanthakumar Thiagarajan 471ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 472ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 473ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 474ff155a45SVasanthakumar Thiagarajan void *arg; 475ff155a45SVasanthakumar Thiagarajan u8 index; 476ff155a45SVasanthakumar Thiagarajan }; 477ff155a45SVasanthakumar Thiagarajan 478ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 479ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 480ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 481ff155a45SVasanthakumar Thiagarajan union { 482ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 483ff155a45SVasanthakumar Thiagarajan u16 val; 484ff155a45SVasanthakumar Thiagarajan } timer_mask; 485ff155a45SVasanthakumar Thiagarajan }; 486ff155a45SVasanthakumar Thiagarajan 48721cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf { 48821cc630fSVasanthakumar Thiagarajan u8 main_lna_conf; 48921cc630fSVasanthakumar Thiagarajan u8 alt_lna_conf; 49021cc630fSVasanthakumar Thiagarajan u8 fast_div_bias; 491c6ba9febSMohammed Shafi Shajakhan u8 main_gaintb; 492c6ba9febSMohammed Shafi Shajakhan u8 alt_gaintb; 493c6ba9febSMohammed Shafi Shajakhan int lna1_lna2_delta; 4948afbcc8bSMohammed Shafi Shajakhan u8 div_group; 49521cc630fSVasanthakumar Thiagarajan }; 49621cc630fSVasanthakumar Thiagarajan 497d70357d5SLuis R. Rodriguez /** 4984e8c14e9SFelix Fietkau * struct ath_hw_radar_conf - radar detection initialization parameters 4994e8c14e9SFelix Fietkau * 5004e8c14e9SFelix Fietkau * @pulse_inband: threshold for checking the ratio of in-band power 5014e8c14e9SFelix Fietkau * to total power for short radar pulses (half dB steps) 5024e8c14e9SFelix Fietkau * @pulse_inband_step: threshold for checking an in-band power to total 5034e8c14e9SFelix Fietkau * power ratio increase for short radar pulses (half dB steps) 5044e8c14e9SFelix Fietkau * @pulse_height: threshold for detecting the beginning of a short 5054e8c14e9SFelix Fietkau * radar pulse (dB step) 5064e8c14e9SFelix Fietkau * @pulse_rssi: threshold for detecting if a short radar pulse is 5074e8c14e9SFelix Fietkau * gone (dB step) 5084e8c14e9SFelix Fietkau * @pulse_maxlen: maximum pulse length (0.8 us steps) 5094e8c14e9SFelix Fietkau * 5104e8c14e9SFelix Fietkau * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) 5114e8c14e9SFelix Fietkau * @radar_inband: threshold for checking the ratio of in-band power 5124e8c14e9SFelix Fietkau * to total power for long radar pulses (half dB steps) 5134e8c14e9SFelix Fietkau * @fir_power: threshold for detecting the end of a long radar pulse (dB) 5144e8c14e9SFelix Fietkau * 5154e8c14e9SFelix Fietkau * @ext_channel: enable extension channel radar detection 5164e8c14e9SFelix Fietkau */ 5174e8c14e9SFelix Fietkau struct ath_hw_radar_conf { 5184e8c14e9SFelix Fietkau unsigned int pulse_inband; 5194e8c14e9SFelix Fietkau unsigned int pulse_inband_step; 5204e8c14e9SFelix Fietkau unsigned int pulse_height; 5214e8c14e9SFelix Fietkau unsigned int pulse_rssi; 5224e8c14e9SFelix Fietkau unsigned int pulse_maxlen; 5234e8c14e9SFelix Fietkau 5244e8c14e9SFelix Fietkau unsigned int radar_rssi; 5254e8c14e9SFelix Fietkau unsigned int radar_inband; 5264e8c14e9SFelix Fietkau int fir_power; 5274e8c14e9SFelix Fietkau 5284e8c14e9SFelix Fietkau bool ext_channel; 5294e8c14e9SFelix Fietkau }; 5304e8c14e9SFelix Fietkau 5314e8c14e9SFelix Fietkau /** 532d70357d5SLuis R. Rodriguez * struct ath_hw_private_ops - callbacks used internally by hardware code 533d70357d5SLuis R. Rodriguez * 534d70357d5SLuis R. Rodriguez * This structure contains private callbacks designed to only be used internally 535d70357d5SLuis R. Rodriguez * by the hardware core. 536d70357d5SLuis R. Rodriguez * 537795f5e2cSLuis R. Rodriguez * @init_cal_settings: setup types of calibrations supported 538795f5e2cSLuis R. Rodriguez * @init_cal: starts actual calibration 539795f5e2cSLuis R. Rodriguez * 540d70357d5SLuis R. Rodriguez * @init_mode_regs: Initializes mode registers 541991312d8SLuis R. Rodriguez * @init_mode_gain_regs: Initialize TX/RX gain registers 5428fe65368SLuis R. Rodriguez * 5438fe65368SLuis R. Rodriguez * @rf_set_freq: change frequency 5448fe65368SLuis R. Rodriguez * @spur_mitigate_freq: spur mitigation 5458fe65368SLuis R. Rodriguez * @rf_alloc_ext_banks: 5468fe65368SLuis R. Rodriguez * @rf_free_ext_banks: 5478fe65368SLuis R. Rodriguez * @set_rf_regs: 54864773964SLuis R. Rodriguez * @compute_pll_control: compute the PLL control value to use for 54964773964SLuis R. Rodriguez * AR_RTC_PLL_CONTROL for a given channel 550795f5e2cSLuis R. Rodriguez * @setup_calibration: set up calibration 551795f5e2cSLuis R. Rodriguez * @iscal_supported: used to query if a type of calibration is supported 552ac0bb767SLuis R. Rodriguez * 553e36b27afSLuis R. Rodriguez * @ani_cache_ini_regs: cache the values for ANI from the initial 554e36b27afSLuis R. Rodriguez * register settings through the register initialization. 555d70357d5SLuis R. Rodriguez */ 556d70357d5SLuis R. Rodriguez struct ath_hw_private_ops { 557795f5e2cSLuis R. Rodriguez /* Calibration ops */ 558d70357d5SLuis R. Rodriguez void (*init_cal_settings)(struct ath_hw *ah); 559795f5e2cSLuis R. Rodriguez bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); 560795f5e2cSLuis R. Rodriguez 561d70357d5SLuis R. Rodriguez void (*init_mode_regs)(struct ath_hw *ah); 562991312d8SLuis R. Rodriguez void (*init_mode_gain_regs)(struct ath_hw *ah); 563795f5e2cSLuis R. Rodriguez void (*setup_calibration)(struct ath_hw *ah, 564795f5e2cSLuis R. Rodriguez struct ath9k_cal_list *currCal); 5658fe65368SLuis R. Rodriguez 5668fe65368SLuis R. Rodriguez /* PHY ops */ 5678fe65368SLuis R. Rodriguez int (*rf_set_freq)(struct ath_hw *ah, 5688fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5698fe65368SLuis R. Rodriguez void (*spur_mitigate_freq)(struct ath_hw *ah, 5708fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5718fe65368SLuis R. Rodriguez int (*rf_alloc_ext_banks)(struct ath_hw *ah); 5728fe65368SLuis R. Rodriguez void (*rf_free_ext_banks)(struct ath_hw *ah); 5738fe65368SLuis R. Rodriguez bool (*set_rf_regs)(struct ath_hw *ah, 5748fe65368SLuis R. Rodriguez struct ath9k_channel *chan, 5758fe65368SLuis R. Rodriguez u16 modesIndex); 5768fe65368SLuis R. Rodriguez void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); 5778fe65368SLuis R. Rodriguez void (*init_bb)(struct ath_hw *ah, 5788fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5798fe65368SLuis R. Rodriguez int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); 5808fe65368SLuis R. Rodriguez void (*olc_init)(struct ath_hw *ah); 5818fe65368SLuis R. Rodriguez void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); 5828fe65368SLuis R. Rodriguez void (*mark_phy_inactive)(struct ath_hw *ah); 5838fe65368SLuis R. Rodriguez void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); 5848fe65368SLuis R. Rodriguez bool (*rfbus_req)(struct ath_hw *ah); 5858fe65368SLuis R. Rodriguez void (*rfbus_done)(struct ath_hw *ah); 5868fe65368SLuis R. Rodriguez void (*restore_chainmask)(struct ath_hw *ah); 5878fe65368SLuis R. Rodriguez void (*set_diversity)(struct ath_hw *ah, bool value); 58864773964SLuis R. Rodriguez u32 (*compute_pll_control)(struct ath_hw *ah, 58964773964SLuis R. Rodriguez struct ath9k_channel *chan); 590c16fcb49SFelix Fietkau bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, 591c16fcb49SFelix Fietkau int param); 592641d9921SFelix Fietkau void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); 5934e8c14e9SFelix Fietkau void (*set_radar_params)(struct ath_hw *ah, 5944e8c14e9SFelix Fietkau struct ath_hw_radar_conf *conf); 595ac0bb767SLuis R. Rodriguez 596ac0bb767SLuis R. Rodriguez /* ANI */ 597e36b27afSLuis R. Rodriguez void (*ani_cache_ini_regs)(struct ath_hw *ah); 598d70357d5SLuis R. Rodriguez }; 599d70357d5SLuis R. Rodriguez 600d70357d5SLuis R. Rodriguez /** 601d70357d5SLuis R. Rodriguez * struct ath_hw_ops - callbacks used by hardware code and driver code 602d70357d5SLuis R. Rodriguez * 603d70357d5SLuis R. Rodriguez * This structure contains callbacks designed to to be used internally by 604d70357d5SLuis R. Rodriguez * hardware code and also by the lower level driver. 605d70357d5SLuis R. Rodriguez * 606d70357d5SLuis R. Rodriguez * @config_pci_powersave: 607795f5e2cSLuis R. Rodriguez * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC 608d70357d5SLuis R. Rodriguez */ 609d70357d5SLuis R. Rodriguez struct ath_hw_ops { 610d70357d5SLuis R. Rodriguez void (*config_pci_powersave)(struct ath_hw *ah, 61184c87dc8SStanislaw Gruszka bool power_off); 612cee1f625SVasanthakumar Thiagarajan void (*rx_enable)(struct ath_hw *ah); 61387d5efbbSVasanthakumar Thiagarajan void (*set_desc_link)(void *ds, u32 link); 614795f5e2cSLuis R. Rodriguez bool (*calibrate)(struct ath_hw *ah, 615795f5e2cSLuis R. Rodriguez struct ath9k_channel *chan, 616795f5e2cSLuis R. Rodriguez u8 rxchainmask, 617795f5e2cSLuis R. Rodriguez bool longcal); 61855e82df4SVasanthakumar Thiagarajan bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); 619cc610ac0SVasanthakumar Thiagarajan void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen, 620cc610ac0SVasanthakumar Thiagarajan bool is_firstseg, bool is_is_lastseg, 621cc610ac0SVasanthakumar Thiagarajan const void *ds0, dma_addr_t buf_addr, 622cc610ac0SVasanthakumar Thiagarajan unsigned int qcu); 623cc610ac0SVasanthakumar Thiagarajan int (*proc_txdesc)(struct ath_hw *ah, void *ds, 624cc610ac0SVasanthakumar Thiagarajan struct ath_tx_status *ts); 625cc610ac0SVasanthakumar Thiagarajan void (*set11n_txdesc)(struct ath_hw *ah, void *ds, 626cc610ac0SVasanthakumar Thiagarajan u32 pktLen, enum ath9k_pkt_type type, 627a75c0629SFelix Fietkau u32 txPower, u8 keyIx, 628cc610ac0SVasanthakumar Thiagarajan enum ath9k_key_type keyType, 629cc610ac0SVasanthakumar Thiagarajan u32 flags); 630cc610ac0SVasanthakumar Thiagarajan void (*set11n_ratescenario)(struct ath_hw *ah, void *ds, 631cc610ac0SVasanthakumar Thiagarajan void *lastds, 632cc610ac0SVasanthakumar Thiagarajan u32 durUpdateEn, u32 rtsctsRate, 633cc610ac0SVasanthakumar Thiagarajan u32 rtsctsDuration, 634cc610ac0SVasanthakumar Thiagarajan struct ath9k_11n_rate_series series[], 635cc610ac0SVasanthakumar Thiagarajan u32 nseries, u32 flags); 636cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_first)(struct ath_hw *ah, void *ds, 637cc610ac0SVasanthakumar Thiagarajan u32 aggrLen); 638cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds, 639cc610ac0SVasanthakumar Thiagarajan u32 numDelims); 640cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_last)(struct ath_hw *ah, void *ds); 641cc610ac0SVasanthakumar Thiagarajan void (*clr11n_aggr)(struct ath_hw *ah, void *ds); 6425519541dSFelix Fietkau void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val); 64369de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_get)(struct ath_hw *ah, 64469de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 64569de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_set)(struct ath_hw *ah, 64669de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 64769de3721SMohammed Shafi Shajakhan 648d70357d5SLuis R. Rodriguez }; 649d70357d5SLuis R. Rodriguez 650f2552e28SFelix Fietkau struct ath_nf_limits { 651f2552e28SFelix Fietkau s16 max; 652f2552e28SFelix Fietkau s16 min; 653f2552e28SFelix Fietkau s16 nominal; 654f2552e28SFelix Fietkau }; 655f2552e28SFelix Fietkau 65697dcec57SSujith Manoharan /* ah_flags */ 65797dcec57SSujith Manoharan #define AH_USE_EEPROM 0x1 65897dcec57SSujith Manoharan #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ 65997dcec57SSujith Manoharan 660203c4805SLuis R. Rodriguez struct ath_hw { 661f9f84e96SFelix Fietkau struct ath_ops reg_ops; 662f9f84e96SFelix Fietkau 663b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 66427c51f1aSLuis R. Rodriguez struct ath_common common; 665203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 666203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 667203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 668cac4220bSFelix Fietkau struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; 669203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 670203c4805SLuis R. Rodriguez 671203c4805SLuis R. Rodriguez union { 672203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 673203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 674475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 67515c9ee7aSSenthil Balasubramanian struct ar9300_eeprom ar9300_eep; 676203c4805SLuis R. Rodriguez } eeprom; 677203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 678203c4805SLuis R. Rodriguez 679203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 680203c4805SLuis R. Rodriguez bool is_pciexpress; 681d4930086SStanislaw Gruszka bool aspm_enabled; 6825f841b41SRajkumar Manoharan bool is_monitoring; 6832eb46d9bSPavel Roskin bool need_an_top2_fixup; 684203c4805SLuis R. Rodriguez u16 tx_trig_level; 685f2552e28SFelix Fietkau 686bbacee13SFelix Fietkau u32 nf_regs[6]; 687f2552e28SFelix Fietkau struct ath_nf_limits nf_2g; 688f2552e28SFelix Fietkau struct ath_nf_limits nf_5g; 689203c4805SLuis R. Rodriguez u16 rfsilent; 690203c4805SLuis R. Rodriguez u32 rfkill_gpio; 691203c4805SLuis R. Rodriguez u32 rfkill_polarity; 692203c4805SLuis R. Rodriguez u32 ah_flags; 693203c4805SLuis R. Rodriguez 694d7e7d229SLuis R. Rodriguez bool htc_reset_init; 695d7e7d229SLuis R. Rodriguez 696203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 697203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 698203c4805SLuis R. Rodriguez 699f23fba49SFelix Fietkau s8 noise; 70020bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata; 701a13883b0SSujith struct ath9k_pacal_info pacal_info; 702203c4805SLuis R. Rodriguez struct ar5416Stats stats; 703203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 704203c4805SLuis R. Rodriguez 705203c4805SLuis R. Rodriguez int16_t curchan_rad_index; 7063069168cSPavel Roskin enum ath9k_int imask; 70774bad5cbSPavel Roskin u32 imrs2_reg; 708203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 709203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 710203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 711203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 712203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 713e8fe7336SRajkumar Manoharan atomic_t intr_ref_cnt; 714203c4805SLuis R. Rodriguez bool chip_fullsleep; 715203c4805SLuis R. Rodriguez u32 atim_window; 716203c4805SLuis R. Rodriguez 717203c4805SLuis R. Rodriguez /* Calibration */ 7186497827fSFelix Fietkau u32 supp_cals; 719cbfe9468SSujith struct ath9k_cal_list iq_caldata; 720cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 721cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 722df23acaaSLuis R. Rodriguez struct ath9k_cal_list tempCompCalData; 723cbfe9468SSujith struct ath9k_cal_list *cal_list; 724cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 725cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 726203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 727203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 728203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 729203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 730203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 731203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 732203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 733203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 734203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 735203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 736203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 737203c4805SLuis R. Rodriguez union { 738203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 739203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 740203c4805SLuis R. Rodriguez } meas0; 741203c4805SLuis R. Rodriguez union { 742203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 743203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 744203c4805SLuis R. Rodriguez } meas1; 745203c4805SLuis R. Rodriguez union { 746203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 747203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 748203c4805SLuis R. Rodriguez } meas2; 749203c4805SLuis R. Rodriguez union { 750203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 751203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 752203c4805SLuis R. Rodriguez } meas3; 753203c4805SLuis R. Rodriguez u16 cal_samples; 754203c4805SLuis R. Rodriguez 755203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 756203c4805SLuis R. Rodriguez u32 misc_mode; 757203c4805SLuis R. Rodriguez enum { 758203c4805SLuis R. Rodriguez AUTO_32KHZ, 759203c4805SLuis R. Rodriguez USE_32KHZ, 760203c4805SLuis R. Rodriguez DONT_USE_32KHZ, 761203c4805SLuis R. Rodriguez } enable_32kHz_clock; 762203c4805SLuis R. Rodriguez 763d70357d5SLuis R. Rodriguez /* Private to hardware code */ 764d70357d5SLuis R. Rodriguez struct ath_hw_private_ops private_ops; 765d70357d5SLuis R. Rodriguez /* Accessed by the lower level driver */ 766d70357d5SLuis R. Rodriguez struct ath_hw_ops ops; 767d70357d5SLuis R. Rodriguez 768e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 769203c4805SLuis R. Rodriguez u32 *analogBank0Data; 770203c4805SLuis R. Rodriguez u32 *analogBank1Data; 771203c4805SLuis R. Rodriguez u32 *analogBank2Data; 772203c4805SLuis R. Rodriguez u32 *analogBank3Data; 773203c4805SLuis R. Rodriguez u32 *analogBank6Data; 774203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 775203c4805SLuis R. Rodriguez u32 *analogBank7Data; 776203c4805SLuis R. Rodriguez u32 *addac5416_21; 777203c4805SLuis R. Rodriguez u32 *bank6Temp; 778203c4805SLuis R. Rodriguez 779597a94b3SFelix Fietkau u8 txpower_limit; 780e239d859SFelix Fietkau int coverage_class; 781203c4805SLuis R. Rodriguez u32 slottime; 782203c4805SLuis R. Rodriguez u32 globaltxtimeout; 783203c4805SLuis R. Rodriguez 784203c4805SLuis R. Rodriguez /* ANI */ 785203c4805SLuis R. Rodriguez u32 proc_phyerr; 786203c4805SLuis R. Rodriguez u32 aniperiod; 787203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 788203c4805SLuis R. Rodriguez int coarse_high[5]; 789203c4805SLuis R. Rodriguez int coarse_low[5]; 790203c4805SLuis R. Rodriguez int firpwr[5]; 791203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 792203c4805SLuis R. Rodriguez 793af03abecSLuis R. Rodriguez /* Bluetooth coexistance */ 794766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 795a6ef530fSVivek Natarajan u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS]; 796a6ef530fSVivek Natarajan u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS]; 797af03abecSLuis R. Rodriguez 798203c4805SLuis R. Rodriguez u32 intr_txqs; 799203c4805SLuis R. Rodriguez u8 txchainmask; 800203c4805SLuis R. Rodriguez u8 rxchainmask; 801203c4805SLuis R. Rodriguez 802c5d0855aSFelix Fietkau struct ath_hw_radar_conf radar_conf; 803c5d0855aSFelix Fietkau 804203c4805SLuis R. Rodriguez u32 originalGain[22]; 805203c4805SLuis R. Rodriguez int initPDADC; 806203c4805SLuis R. Rodriguez int PDADCdelta; 8076de66dd9SFelix Fietkau int led_pin; 808691680b8SFelix Fietkau u32 gpio_mask; 809691680b8SFelix Fietkau u32 gpio_val; 810203c4805SLuis R. Rodriguez 811203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 812203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 813203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 814203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 815203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 816203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 817203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 818203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 819203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 820203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 821203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 822203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 82313ce3e99SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdesLowPower; 824203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesAdditional; 825d89baac8SVasanthakumar Thiagarajan struct ar5416IniArray iniModesAdditional_40M; 826203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 827203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 8288564328dSLuis R. Rodriguez struct ar5416IniArray iniModes_9271_1_0_only; 829193cd458SSujith struct ar5416IniArray iniCckfirNormal; 830193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 831*ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_japan2484; 83270807e99SSujith struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; 83370807e99SSujith struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; 83470807e99SSujith struct ar5416IniArray iniModes_9271_ANI_reg; 83570807e99SSujith struct ar5416IniArray iniModes_high_power_tx_gain_9271; 83670807e99SSujith struct ar5416IniArray iniModes_normal_power_tx_gain_9271; 837*ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_radio_post_sys2ant; 838*ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_BTCOEX_MAX_TXPWR; 839ff155a45SVasanthakumar Thiagarajan 84013ce3e99SLuis R. Rodriguez struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; 84113ce3e99SLuis R. Rodriguez struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; 84213ce3e99SLuis R. Rodriguez struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; 84313ce3e99SLuis R. Rodriguez struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; 84413ce3e99SLuis R. Rodriguez 845ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 846ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 847ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 848744d4025SVasanthakumar Thiagarajan 849744d4025SVasanthakumar Thiagarajan struct ar9003_txs *ts_ring; 850744d4025SVasanthakumar Thiagarajan void *ts_start; 851744d4025SVasanthakumar Thiagarajan u32 ts_paddr_start; 852744d4025SVasanthakumar Thiagarajan u32 ts_paddr_end; 853744d4025SVasanthakumar Thiagarajan u16 ts_tail; 854744d4025SVasanthakumar Thiagarajan u8 ts_size; 855aea702b7SLuis R. Rodriguez 856aea702b7SLuis R. Rodriguez u32 bb_watchdog_last_status; 857aea702b7SLuis R. Rodriguez u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ 85851ac8cbbSRajkumar Manoharan u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ 859717f6bedSFelix Fietkau 8601bf38661SFelix Fietkau unsigned int paprd_target_power; 8611bf38661SFelix Fietkau unsigned int paprd_training_power; 8627072bf62SVasanthakumar Thiagarajan unsigned int paprd_ratemask; 863f1a8abb0SFelix Fietkau unsigned int paprd_ratemask_ht40; 86445ef6a0bSVasanthakumar Thiagarajan bool paprd_table_write_done; 865717f6bedSFelix Fietkau u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; 866717f6bedSFelix Fietkau u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; 8679a658d2bSLuis R. Rodriguez /* 8689a658d2bSLuis R. Rodriguez * Store the permanent value of Reg 0x4004in WARegVal 8699a658d2bSLuis R. Rodriguez * so we dont have to R/M/W. We should not be reading 8709a658d2bSLuis R. Rodriguez * this register when in sleep states. 8719a658d2bSLuis R. Rodriguez */ 8729a658d2bSLuis R. Rodriguez u32 WARegVal; 8736ee63f55SSenthil Balasubramanian 8746ee63f55SSenthil Balasubramanian /* Enterprise mode cap */ 8756ee63f55SSenthil Balasubramanian u32 ent_mode; 876f2f5f2a1SVasanthakumar Thiagarajan 877f2f5f2a1SVasanthakumar Thiagarajan bool is_clk_25mhz; 8783762561aSGabor Juhos int (*get_mac_revision)(void); 8797d95847cSGabor Juhos int (*external_reset)(void); 880203c4805SLuis R. Rodriguez }; 881203c4805SLuis R. Rodriguez 8820cb9e06bSFelix Fietkau struct ath_bus_ops { 8830cb9e06bSFelix Fietkau enum ath_bus_type ath_bus_type; 8840cb9e06bSFelix Fietkau void (*read_cachesize)(struct ath_common *common, int *csz); 8850cb9e06bSFelix Fietkau bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); 8860cb9e06bSFelix Fietkau void (*bt_coex_prep)(struct ath_common *common); 8870cb9e06bSFelix Fietkau void (*extn_synch_en)(struct ath_common *common); 888d4930086SStanislaw Gruszka void (*aspm_init)(struct ath_common *common); 8890cb9e06bSFelix Fietkau }; 8900cb9e06bSFelix Fietkau 8919e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 8929e4bffd2SLuis R. Rodriguez { 8939e4bffd2SLuis R. Rodriguez return &ah->common; 8949e4bffd2SLuis R. Rodriguez } 8959e4bffd2SLuis R. Rodriguez 8969e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 8979e4bffd2SLuis R. Rodriguez { 8989e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 8999e4bffd2SLuis R. Rodriguez } 9009e4bffd2SLuis R. Rodriguez 901d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) 902d70357d5SLuis R. Rodriguez { 903d70357d5SLuis R. Rodriguez return &ah->private_ops; 904d70357d5SLuis R. Rodriguez } 905d70357d5SLuis R. Rodriguez 906d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) 907d70357d5SLuis R. Rodriguez { 908d70357d5SLuis R. Rodriguez return &ah->ops; 909d70357d5SLuis R. Rodriguez } 910d70357d5SLuis R. Rodriguez 911895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask) 912895ad7ebSVasanthakumar Thiagarajan { 913895ad7ebSVasanthakumar Thiagarajan return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); 914895ad7ebSVasanthakumar Thiagarajan } 915895ad7ebSVasanthakumar Thiagarajan 916f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 917203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid); 918285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah); 919f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 920203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 92120bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, bool bChannelChange); 922a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah); 9238fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); 924203c4805SLuis R. Rodriguez 925203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 926203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 927203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 928203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 929203c4805SLuis R. Rodriguez u32 ah_signal_type); 930203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 931203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah); 932203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 933203c4805SLuis R. Rodriguez 934203c4805SLuis R. Rodriguez /* General Operation */ 935203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 936a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, 937a9b6b256SFelix Fietkau int column, unsigned int *writecnt); 938203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 9394f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 940545750d3SFelix Fietkau u8 phy, int kbps, 941203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 942203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 943203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 944203c4805SLuis R. Rodriguez struct chan_centers *centers); 945203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 946203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 947203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 948203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 949de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); 950203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 951203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 952f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah); 953f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 954dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah); 955203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 956203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 957203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 95854e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 9590005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah); 960b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); 96125c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 962203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 963203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 964203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 965c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah); 966a91d75aeSLuis R. Rodriguez 9679ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 968a91d75aeSLuis R. Rodriguez 969ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 970ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 971ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 972ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 973ff155a45SVasanthakumar Thiagarajan void *arg, 974ff155a45SVasanthakumar Thiagarajan u8 timer_index); 975cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 976cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 977cd9bf689SLuis R. Rodriguez u32 timer_next, 978cd9bf689SLuis R. Rodriguez u32 timer_period); 979cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 980cd9bf689SLuis R. Rodriguez 981ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 982ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 983ff155a45SVasanthakumar Thiagarajan 984f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 9852da4f01aSLuis R. Rodriguez 98605020d23SSujith /* HTC */ 98705020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah); 98805020d23SSujith 9898fe65368SLuis R. Rodriguez /* PHY */ 9908fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, 9918fe65368SLuis R. Rodriguez u32 *coef_mantissa, u32 *coef_exponent); 9928fe65368SLuis R. Rodriguez 993ebd5a14aSLuis R. Rodriguez /* 994ebd5a14aSLuis R. Rodriguez * Code Specific to AR5008, AR9001 or AR9002, 995ebd5a14aSLuis R. Rodriguez * we stuff these here to avoid callbacks for AR9003. 996ebd5a14aSLuis R. Rodriguez */ 997d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah); 998ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah); 99978ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah); 1000d8f492b7SLuis R. Rodriguez 1001641d9921SFelix Fietkau /* 1002aea702b7SLuis R. Rodriguez * Code specific to AR9003, we stuff these here to avoid callbacks 1003641d9921SFelix Fietkau * for older families 1004641d9921SFelix Fietkau */ 1005aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); 1006aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); 1007aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); 100851ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah); 1009717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val); 1010717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah, 101120bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, 1012717f6bedSFelix Fietkau int chain); 101320bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah, 101420bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, int chain); 1015717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); 1016717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah); 1017717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah); 1018717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains); 1019641d9921SFelix Fietkau 1020641d9921SFelix Fietkau /* Hardware family op attach helpers */ 10218fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah); 10228525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah); 10238525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah); 10248fe65368SLuis R. Rodriguez 1025795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah); 1026795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah); 1027795f5e2cSLuis R. Rodriguez 1028b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah); 1029b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah); 1030b3950e6aSLuis R. Rodriguez 1031c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); 1032ac0bb767SLuis R. Rodriguez /* 1033ac0bb767SLuis R. Rodriguez * ANI work can be shared between all families but a next 1034ac0bb767SLuis R. Rodriguez * generation implementation of ANI will be used only for AR9003 only 1035ac0bb767SLuis R. Rodriguez * for now as the other families still need to be tested with the same 1036e36b27afSLuis R. Rodriguez * next generation ANI. Feel free to start testing it though for the 1037e36b27afSLuis R. Rodriguez * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. 1038ac0bb767SLuis R. Rodriguez */ 1039e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani; 10408eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); 1041bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah); 104295792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); 1043ac0bb767SLuis R. Rodriguez 104473377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK 22 104573377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 104673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 104773377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 104873377256SLuis R. Rodriguez 1049203c4805SLuis R. Rodriguez #endif 1050