xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision c67ce33919d57627e98fadceea555ddc01ad77b4)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23ab5c4f71SGabor Juhos #include <linux/firmware.h>
24203c4805SLuis R. Rodriguez 
25203c4805SLuis R. Rodriguez #include "mac.h"
26203c4805SLuis R. Rodriguez #include "ani.h"
27203c4805SLuis R. Rodriguez #include "eeprom.h"
28203c4805SLuis R. Rodriguez #include "calib.h"
29203c4805SLuis R. Rodriguez #include "reg.h"
30203c4805SLuis R. Rodriguez #include "phy.h"
31af03abecSLuis R. Rodriguez #include "btcoex.h"
32203c4805SLuis R. Rodriguez 
33203c4805SLuis R. Rodriguez #include "../regd.h"
34203c4805SLuis R. Rodriguez 
35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
367976b426SLuis R. Rodriguez 
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
435ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
46db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
47b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
483050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
495a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580	0x0033
50423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462	0x0034
5103689301SGabor Juhos #define AR9300_DEVID_AR9330	0x0035
52b1233779SGabor Juhos #define AR9300_DEVID_QCA955X	0x0038
53d4e5979cSMohammed Shafi Shajakhan #define AR9485_DEVID_AR1111	0x0037
5477fac465SSujith Manoharan #define AR9300_DEVID_AR9565     0x0036
557976b426SLuis R. Rodriguez 
56203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
577976b426SLuis R. Rodriguez 
58203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
59203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
60203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
61203c4805SLuis R. Rodriguez 
62fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
63fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
64fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
65fe12946eSVasanthakumar Thiagarajan 
66e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
67e3d01bfcSLuis R. Rodriguez 
68cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
69cfe8cba9SLuis R. Rodriguez 
7004658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
71990b70abSLuis R. Rodriguez 
72cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
73cac4220bSFelix Fietkau 
74203c4805SLuis R. Rodriguez /* Register read/write primitives */
759e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
76f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
779e4bffd2SLuis R. Rodriguez 
789e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
79f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
80203c4805SLuis R. Rodriguez 
8109a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
82f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
8309a525d3SSujith Manoharan 
84845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
85845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
86845e03c9SFelix Fietkau 
8720b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
8820b3efd9SSujith 	do {								\
89f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
90f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
9120b3efd9SSujith 	} while (0)
9220b3efd9SSujith 
9320b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9420b3efd9SSujith 	do {								\
95f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
96f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
9720b3efd9SSujith 	} while (0)
9820b3efd9SSujith 
9926526202SRajkumar Manoharan #define PR_EEP(_s, _val)						\
10026526202SRajkumar Manoharan 	do {								\
1015e88ba62SZefir Kurtisi 		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
10226526202SRajkumar Manoharan 				 _s, (_val));				\
10326526202SRajkumar Manoharan 	} while (0)
10426526202SRajkumar Manoharan 
105203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
106203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
107203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
108845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1091547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1101547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
111203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
112845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
113203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
114845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
115203c4805SLuis R. Rodriguez 
116203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
117e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
118e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
119e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
120203c4805SLuis R. Rodriguez 			udelay(1);				\
121203c4805SLuis R. Rodriguez 	} while (0)
122203c4805SLuis R. Rodriguez 
123a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
124a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
125203c4805SLuis R. Rodriguez 
126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
129203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1301773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
131203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
132203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
13393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
13493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
13593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
13993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
14093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
14193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
14293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
143203c4805SLuis R. Rodriguez 
144203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
145203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
146203c4805SLuis R. Rodriguez 
147203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1480b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
149203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
150203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
151203c4805SLuis R. Rodriguez 
152203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
153203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
154203c4805SLuis R. Rodriguez 
155203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
156203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
157203c4805SLuis R. Rodriguez 
158203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
159203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
160f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
161203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
162203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
163d8caa839SSujith #define POWER_UP_TIME               10000
164203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
165331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START		5700
166331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START		5400
167203c4805SLuis R. Rodriguez 
168203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
169203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
170203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
171203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
172203c4805SLuis R. Rodriguez 
173203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
174203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
175203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
176203c4805SLuis R. Rodriguez 
177203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
178203c4805SLuis R. Rodriguez 
179ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
180ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
181ceb26445SVasanthakumar Thiagarajan 
182717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES	32
183717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ			24
1840e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
185717f6bedSFelix Fietkau 
18601c78533SMohammed Shafi Shajakhan /*
18701c78533SMohammed Shafi Shajakhan  * Wake on Wireless
18801c78533SMohammed Shafi Shajakhan  */
18901c78533SMohammed Shafi Shajakhan 
19001c78533SMohammed Shafi Shajakhan /* Keep Alive Frame */
19101c78533SMohammed Shafi Shajakhan #define KAL_FRAME_LEN		28
19201c78533SMohammed Shafi Shajakhan #define KAL_FRAME_TYPE		0x2	/* data frame */
19301c78533SMohammed Shafi Shajakhan #define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
19401c78533SMohammed Shafi Shajakhan #define KAL_DURATION_ID		0x3d
19501c78533SMohammed Shafi Shajakhan #define KAL_NUM_DATA_WORDS	6
19601c78533SMohammed Shafi Shajakhan #define KAL_NUM_DESC_WORDS	12
19701c78533SMohammed Shafi Shajakhan #define KAL_ANTENNA_MODE	1
19801c78533SMohammed Shafi Shajakhan #define KAL_TO_DS		1
19901c78533SMohammed Shafi Shajakhan #define KAL_DELAY		4	/*delay of 4ms between 2 KAL frames */
20001c78533SMohammed Shafi Shajakhan #define KAL_TIMEOUT		900
20101c78533SMohammed Shafi Shajakhan 
20201c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_SIZE		256
20301c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_MASK_SIZE		32
20401c78533SMohammed Shafi Shajakhan #define MAX_NUM_PATTERN			8
20501c78533SMohammed Shafi Shajakhan #define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
20601c78533SMohammed Shafi Shajakhan 					      deauthenticate packets */
20701c78533SMohammed Shafi Shajakhan 
20801c78533SMohammed Shafi Shajakhan /*
20901c78533SMohammed Shafi Shajakhan  * WoW trigger mapping to hardware code
21001c78533SMohammed Shafi Shajakhan  */
21101c78533SMohammed Shafi Shajakhan 
21201c78533SMohammed Shafi Shajakhan #define AH_WOW_USER_PATTERN_EN		BIT(0)
21301c78533SMohammed Shafi Shajakhan #define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
21401c78533SMohammed Shafi Shajakhan #define AH_WOW_LINK_CHANGE		BIT(2)
21501c78533SMohammed Shafi Shajakhan #define AH_WOW_BEACON_MISS		BIT(3)
21601c78533SMohammed Shafi Shajakhan 
217066dae93SFelix Fietkau enum ath_hw_txq_subtype {
218066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
219066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
220066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
221066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
222066dae93SFelix Fietkau };
223066dae93SFelix Fietkau 
22413ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
22513ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
22613ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
22713ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
22813ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
22913ce3e99SLuis R. Rodriguez };
23013ce3e99SLuis R. Rodriguez 
231203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
232364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
233364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
2341b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
2351b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
2361b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_EDMA			= BIT(4),
2371b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
2381b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_LDPC			= BIT(6),
2391b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
2401b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_SGI_20			= BIT(8),
2411b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
2421b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_2GHZ			= BIT(11),
2431b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_5GHZ			= BIT(12),
2441b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(13),
2451b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RTT			= BIT(14),
2461b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_MCI			= BIT(15),
2471b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_DFS			= BIT(16),
2488e981389SMohammed Shafi Shajakhan 	ATH9K_HW_WOW_DEVICE_CAPABLE		= BIT(17),
249846e438fSSujith Manoharan 	ATH9K_HW_CAP_PAPRD			= BIT(18),
25081dc75b5SSujith Manoharan 	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(19),
2513f2da955SSujith Manoharan 	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(20),
252203c4805SLuis R. Rodriguez };
253203c4805SLuis R. Rodriguez 
2548e981389SMohammed Shafi Shajakhan /*
2558e981389SMohammed Shafi Shajakhan  * WoW device capabilities
2568e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
2578e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
2588e981389SMohammed Shafi Shajakhan  * an exact user defined pattern or de-authentication/disassoc pattern.
2598e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
2608e981389SMohammed Shafi Shajakhan  * bytes of the pattern for user defined pattern, de-authentication and
2618e981389SMohammed Shafi Shajakhan  * disassociation patterns for all types of possible frames recieved
2628e981389SMohammed Shafi Shajakhan  * of those types.
2638e981389SMohammed Shafi Shajakhan  */
2648e981389SMohammed Shafi Shajakhan 
265203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
266203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
267203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
268203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
269203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
27047c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
27147c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
272203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
273ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
274ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
275ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
276162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2775088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
278203c4805SLuis R. Rodriguez };
279203c4805SLuis R. Rodriguez 
280203c4805SLuis R. Rodriguez struct ath9k_ops_config {
281203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
282203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
283203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
284203c4805SLuis R. Rodriguez 	int ack_6mb;
28541f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
286203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
287203c4805SLuis R. Rodriguez 	u32 pcie_waen;
288203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
289203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
290203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
291203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
292203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
29374673db9SFelix Fietkau 	u32 enable_paprd;
294203c4805SLuis R. Rodriguez 	int serialize_regmode;
2950ce024cbSSujith 	bool rx_intr_mitigation;
29655e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
297203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
298203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
299203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
300203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
301203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
302203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
303203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
304203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
305203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
306203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
307203c4805SLuis R. Rodriguez 	int spurmode;
308203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
309f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
310e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
3119b60b64bSSujith Manoharan 
3129b60b64bSSujith Manoharan 	/* Platform specific config */
313b380a43bSSujith Manoharan 	u32 aspm_l1_fix;
3149b60b64bSSujith Manoharan 	u32 xlna_gpio;
31531fd216dSSujith Manoharan 	u32 ant_ctrl_comm2g_switch_enable;
3169b60b64bSSujith Manoharan 	bool xatten_margin_cfg;
317e083a42eSSujith Manoharan 	bool alt_mingainidx;
3182d22c7ddSSujith Manoharan 	bool no_pll_pwrsave;
3190f978bfaSSujith Manoharan 	bool tx_gain_buffalo;
320203c4805SLuis R. Rodriguez };
321203c4805SLuis R. Rodriguez 
322203c4805SLuis R. Rodriguez enum ath9k_int {
323203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
324203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
325b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
326b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
327203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
328203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
329203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
330203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
331203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
332203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
3332ee4bd1eSMohammed Shafi Shajakhan 	ATH9K_INT_MCI = 0x00000200,
334aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
335203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
336203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
337203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
338203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
339203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
340203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
341203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
342203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
343203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
344203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
345203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
346203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
347203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
348ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
349203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
350203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
351203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
352203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
353203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
354203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
355203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
356203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
357203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
358203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
359203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
360203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
361203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
362203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
363203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
364203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
365203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
366203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
367203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
368203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
369203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
370203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
371203c4805SLuis R. Rodriguez };
372203c4805SLuis R. Rodriguez 
373324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY     6
3745f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT	8
37577a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY	16
37696da6fddSSujith Manoharan #define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
3775f0c04eaSRajkumar Manoharan 
3784b9b42bfSSujith Manoharan enum ath9k_cal_flags {
3794b9b42bfSSujith Manoharan 	RTT_DONE,
3804b9b42bfSSujith Manoharan 	PAPRD_PACKET_SENT,
3814b9b42bfSSujith Manoharan 	PAPRD_DONE,
3824b9b42bfSSujith Manoharan 	NFCAL_PENDING,
3834b9b42bfSSujith Manoharan 	NFCAL_INTF,
3844b9b42bfSSujith Manoharan 	TXIQCAL_DONE,
3854b9b42bfSSujith Manoharan 	TXCLCAL_DONE,
3863001f0d0SSujith Manoharan 	SW_PKDET_DONE,
3874b9b42bfSSujith Manoharan };
3884b9b42bfSSujith Manoharan 
38920bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
390203c4805SLuis R. Rodriguez 	u16 channel;
3916b21fd20SFelix Fietkau 	u16 channelFlags;
3924b9b42bfSSujith Manoharan 	unsigned long cal_flags;
393203c4805SLuis R. Rodriguez 	int32_t CalValid;
394203c4805SLuis R. Rodriguez 	int8_t iCoff;
395203c4805SLuis R. Rodriguez 	int8_t qCoff;
3963001f0d0SSujith Manoharan 	u8 caldac[2];
397717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
398717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
3995f0c04eaSRajkumar Manoharan 	u32 num_measures[AR9300_MAX_CHAINS];
4005f0c04eaSRajkumar Manoharan 	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
40177a5a664SRajkumar Manoharan 	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
4028a90555fSSujith Manoharan 	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
40320bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
40420bd2a09SFelix Fietkau };
40520bd2a09SFelix Fietkau 
40620bd2a09SFelix Fietkau struct ath9k_channel {
40720bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
40820bd2a09SFelix Fietkau 	u16 channel;
4096b21fd20SFelix Fietkau 	u16 channelFlags;
410d9891c78SFelix Fietkau 	s16 noisefloor;
411203c4805SLuis R. Rodriguez };
412203c4805SLuis R. Rodriguez 
4136b21fd20SFelix Fietkau #define CHANNEL_5GHZ		BIT(0)
4146b21fd20SFelix Fietkau #define CHANNEL_HALF		BIT(1)
4156b21fd20SFelix Fietkau #define CHANNEL_QUARTER		BIT(2)
4166b21fd20SFelix Fietkau #define CHANNEL_HT		BIT(3)
4176b21fd20SFelix Fietkau #define CHANNEL_HT40PLUS	BIT(4)
4186b21fd20SFelix Fietkau #define CHANNEL_HT40MINUS	BIT(5)
419203c4805SLuis R. Rodriguez 
4206b21fd20SFelix Fietkau #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
4216b21fd20SFelix Fietkau #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
4226b21fd20SFelix Fietkau 
4236b21fd20SFelix Fietkau #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
4246b21fd20SFelix Fietkau #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
4256b21fd20SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
4266b21fd20SFelix Fietkau 	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
4276b21fd20SFelix Fietkau 
4286b21fd20SFelix Fietkau #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
4296b21fd20SFelix Fietkau 
4306b21fd20SFelix Fietkau #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
4316b21fd20SFelix Fietkau 
4326b21fd20SFelix Fietkau #define IS_CHAN_HT40(_c) \
4336b21fd20SFelix Fietkau 	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
4346b21fd20SFelix Fietkau 
4356b21fd20SFelix Fietkau #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
4366b21fd20SFelix Fietkau #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
437203c4805SLuis R. Rodriguez 
438203c4805SLuis R. Rodriguez enum ath9k_power_mode {
439203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
440203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
441203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
442203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
443203c4805SLuis R. Rodriguez };
444203c4805SLuis R. Rodriguez 
445203c4805SLuis R. Rodriguez enum ser_reg_mode {
446203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
447203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
448203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
449203c4805SLuis R. Rodriguez };
450203c4805SLuis R. Rodriguez 
451ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
452ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
453ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
454ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
455ad7b8060SVasanthakumar Thiagarajan };
456ad7b8060SVasanthakumar Thiagarajan 
457203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
458203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
459203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
460203c4805SLuis R. Rodriguez 	u32 bs_intval;
461203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
462203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
463203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
464203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
465203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
466203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
467203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
468203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
469203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
470203c4805SLuis R. Rodriguez };
471203c4805SLuis R. Rodriguez 
472203c4805SLuis R. Rodriguez struct chan_centers {
473203c4805SLuis R. Rodriguez 	u16 synth_center;
474203c4805SLuis R. Rodriguez 	u16 ctl_center;
475203c4805SLuis R. Rodriguez 	u16 ext_center;
476203c4805SLuis R. Rodriguez };
477203c4805SLuis R. Rodriguez 
478203c4805SLuis R. Rodriguez enum {
479203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
480203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
481203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
482203c4805SLuis R. Rodriguez };
483203c4805SLuis R. Rodriguez 
484203c4805SLuis R. Rodriguez struct ath9k_hw_version {
485203c4805SLuis R. Rodriguez 	u32 magic;
486203c4805SLuis R. Rodriguez 	u16 devid;
487203c4805SLuis R. Rodriguez 	u16 subvendorid;
488203c4805SLuis R. Rodriguez 	u32 macVersion;
489203c4805SLuis R. Rodriguez 	u16 macRev;
490203c4805SLuis R. Rodriguez 	u16 phyRev;
491203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
492203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
4930b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
494203c4805SLuis R. Rodriguez };
495203c4805SLuis R. Rodriguez 
496ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
497ff155a45SVasanthakumar Thiagarajan 
498ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
499ff155a45SVasanthakumar Thiagarajan 
500ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
501ff155a45SVasanthakumar Thiagarajan 
502ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
503ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
504ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
505ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
506ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
507ff155a45SVasanthakumar Thiagarajan };
508ff155a45SVasanthakumar Thiagarajan 
509ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
510ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
511ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
512ff155a45SVasanthakumar Thiagarajan 	void *arg;
513ff155a45SVasanthakumar Thiagarajan 	u8 index;
514ff155a45SVasanthakumar Thiagarajan };
515ff155a45SVasanthakumar Thiagarajan 
516ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
517ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
518*c67ce339SFelix Fietkau 	u16 timer_mask;
519ff155a45SVasanthakumar Thiagarajan };
520ff155a45SVasanthakumar Thiagarajan 
52121cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
52221cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
52321cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
52421cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
525c6ba9febSMohammed Shafi Shajakhan 	u8 main_gaintb;
526c6ba9febSMohammed Shafi Shajakhan 	u8 alt_gaintb;
527c6ba9febSMohammed Shafi Shajakhan 	int lna1_lna2_delta;
528f96bd2adSSujith Manoharan 	int lna1_lna2_switch_delta;
5298afbcc8bSMohammed Shafi Shajakhan 	u8 div_group;
53021cc630fSVasanthakumar Thiagarajan };
53121cc630fSVasanthakumar Thiagarajan 
532d70357d5SLuis R. Rodriguez /**
5334e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
5344e8c14e9SFelix Fietkau  *
5354e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
5364e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
5374e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
5384e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
5394e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
5404e8c14e9SFelix Fietkau  *	radar pulse (dB step)
5414e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5424e8c14e9SFelix Fietkau  *	gone (dB step)
5434e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5444e8c14e9SFelix Fietkau  *
5454e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5464e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5474e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5484e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5494e8c14e9SFelix Fietkau  *
5504e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5514e8c14e9SFelix Fietkau  */
5524e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5534e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5544e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5554e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5564e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5574e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5584e8c14e9SFelix Fietkau 
5594e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5604e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5614e8c14e9SFelix Fietkau 	int fir_power;
5624e8c14e9SFelix Fietkau 
5634e8c14e9SFelix Fietkau 	bool ext_channel;
5644e8c14e9SFelix Fietkau };
5654e8c14e9SFelix Fietkau 
5664e8c14e9SFelix Fietkau /**
567d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
568d70357d5SLuis R. Rodriguez  *
569d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
570d70357d5SLuis R. Rodriguez  * by the hardware core.
571d70357d5SLuis R. Rodriguez  *
572795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
573795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
574795f5e2cSLuis R. Rodriguez  *
575991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5768fe65368SLuis R. Rodriguez  *
5778fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5788fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5798fe65368SLuis R. Rodriguez  * @set_rf_regs:
58064773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
58164773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
582795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
583795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
584ac0bb767SLuis R. Rodriguez  *
585e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
586e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
587d70357d5SLuis R. Rodriguez  */
588d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
589795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
590d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
591795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
592795f5e2cSLuis R. Rodriguez 
593991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
594795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
595795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5968fe65368SLuis R. Rodriguez 
5978fe65368SLuis R. Rodriguez 	/* PHY ops */
5988fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5998fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
6008fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
6018fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
6028fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
6038fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
6048fe65368SLuis R. Rodriguez 			    u16 modesIndex);
6058fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
6068fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
6078fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
6088fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
6098fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
6108fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
6118fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
6128fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
6138fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
6148fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
6158fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
61664773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
61764773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
618c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
619c16fcb49SFelix Fietkau 			    int param);
620641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
6214e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
6224e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
6235f0c04eaSRajkumar Manoharan 	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
6245f0c04eaSRajkumar Manoharan 				u8 *ini_reloaded);
625ac0bb767SLuis R. Rodriguez 
626ac0bb767SLuis R. Rodriguez 	/* ANI */
627e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
628d70357d5SLuis R. Rodriguez };
629d70357d5SLuis R. Rodriguez 
630d70357d5SLuis R. Rodriguez /**
631e93d083fSSimon Wunderlich  * struct ath_spec_scan - parameters for Atheros spectral scan
632e93d083fSSimon Wunderlich  *
633e93d083fSSimon Wunderlich  * @enabled: enable/disable spectral scan
634e93d083fSSimon Wunderlich  * @short_repeat: controls whether the chip is in spectral scan mode
635e93d083fSSimon Wunderlich  *		  for 4 usec (enabled) or 204 usec (disabled)
636e93d083fSSimon Wunderlich  * @count: number of scan results requested. There are special meanings
637e93d083fSSimon Wunderlich  *	   in some chip revisions:
638e93d083fSSimon Wunderlich  *	   AR92xx: highest bit set (>=128) for endless mode
639e93d083fSSimon Wunderlich  *		   (spectral scan won't stopped until explicitly disabled)
640e93d083fSSimon Wunderlich  *	   AR9300 and newer: 0 for endless mode
641e93d083fSSimon Wunderlich  * @endless: true if endless mode is intended. Otherwise, count value is
642e93d083fSSimon Wunderlich  *           corrected to the next possible value.
643e93d083fSSimon Wunderlich  * @period: time duration between successive spectral scan entry points
644e93d083fSSimon Wunderlich  *	    (period*256*Tclk). Tclk = ath_common->clockrate
645e93d083fSSimon Wunderlich  * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
646e93d083fSSimon Wunderlich  *
647e93d083fSSimon Wunderlich  * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
648e93d083fSSimon Wunderlich  *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
649e93d083fSSimon Wunderlich  *	 a "fast clock" check for this in 5GHz.
650e93d083fSSimon Wunderlich  *
651e93d083fSSimon Wunderlich  */
652e93d083fSSimon Wunderlich struct ath_spec_scan {
653e93d083fSSimon Wunderlich 	bool enabled;
654e93d083fSSimon Wunderlich 	bool short_repeat;
655e93d083fSSimon Wunderlich 	bool endless;
656e93d083fSSimon Wunderlich 	u8 count;
657e93d083fSSimon Wunderlich 	u8 period;
658e93d083fSSimon Wunderlich 	u8 fft_period;
659e93d083fSSimon Wunderlich };
660e93d083fSSimon Wunderlich 
661e93d083fSSimon Wunderlich /**
662d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
663d70357d5SLuis R. Rodriguez  *
664d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
665d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
666d70357d5SLuis R. Rodriguez  *
667d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
668795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
669e93d083fSSimon Wunderlich  *
670e93d083fSSimon Wunderlich  * @spectral_scan_config: set parameters for spectral scan and enable/disable it
671e93d083fSSimon Wunderlich  * @spectral_scan_trigger: trigger a spectral scan run
672e93d083fSSimon Wunderlich  * @spectral_scan_wait: wait for a spectral scan run to finish
673d70357d5SLuis R. Rodriguez  */
674d70357d5SLuis R. Rodriguez struct ath_hw_ops {
675d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
67684c87dc8SStanislaw Gruszka 				     bool power_off);
677cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
67887d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
679795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
680795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
681795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
682795f5e2cSLuis R. Rodriguez 			  bool longcal);
68355e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
6842b63a41dSFelix Fietkau 	void (*set_txdesc)(struct ath_hw *ah, void *ds,
6852b63a41dSFelix Fietkau 			   struct ath_tx_info *i);
686cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
687cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
68869de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
68969de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
69069de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
69169de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
692e93d083fSSimon Wunderlich 	void (*spectral_scan_config)(struct ath_hw *ah,
693e93d083fSSimon Wunderlich 				     struct ath_spec_scan *param);
694e93d083fSSimon Wunderlich 	void (*spectral_scan_trigger)(struct ath_hw *ah);
695e93d083fSSimon Wunderlich 	void (*spectral_scan_wait)(struct ath_hw *ah);
69636e8825eSSujith Manoharan 
69789f927afSLuis R. Rodriguez 	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
69889f927afSLuis R. Rodriguez 	void (*tx99_stop)(struct ath_hw *ah);
69989f927afSLuis R. Rodriguez 	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
70089f927afSLuis R. Rodriguez 
70136e8825eSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
70236e8825eSSujith Manoharan 	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
70336e8825eSSujith Manoharan #endif
704d70357d5SLuis R. Rodriguez };
705d70357d5SLuis R. Rodriguez 
706f2552e28SFelix Fietkau struct ath_nf_limits {
707f2552e28SFelix Fietkau 	s16 max;
708f2552e28SFelix Fietkau 	s16 min;
709f2552e28SFelix Fietkau 	s16 nominal;
710f2552e28SFelix Fietkau };
711f2552e28SFelix Fietkau 
7128ad74c4dSRajkumar Manoharan enum ath_cal_list {
7138ad74c4dSRajkumar Manoharan 	TX_IQ_CAL         =	BIT(0),
7148ad74c4dSRajkumar Manoharan 	TX_IQ_ON_AGC_CAL  =	BIT(1),
7158ad74c4dSRajkumar Manoharan 	TX_CL_CAL         =	BIT(2),
7168ad74c4dSRajkumar Manoharan };
7178ad74c4dSRajkumar Manoharan 
71897dcec57SSujith Manoharan /* ah_flags */
71997dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
72097dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
721a126ff51SRajkumar Manoharan #define AH_FASTCC       0x4
72297dcec57SSujith Manoharan 
723203c4805SLuis R. Rodriguez struct ath_hw {
724f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
725f9f84e96SFelix Fietkau 
726c1b976d2SFelix Fietkau 	struct device *dev;
727b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
72827c51f1aSLuis R. Rodriguez 	struct ath_common common;
729203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
730203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
731203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
732cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
733203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
734203c4805SLuis R. Rodriguez 
735203c4805SLuis R. Rodriguez 	union {
736203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
737203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
738475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
73915c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
740203c4805SLuis R. Rodriguez 	} eeprom;
741203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
742203c4805SLuis R. Rodriguez 
743203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
744203c4805SLuis R. Rodriguez 	bool is_pciexpress;
745d4930086SStanislaw Gruszka 	bool aspm_enabled;
7465f841b41SRajkumar Manoharan 	bool is_monitoring;
7472eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
748203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
749f2552e28SFelix Fietkau 
750bbacee13SFelix Fietkau 	u32 nf_regs[6];
751f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
752f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
753203c4805SLuis R. Rodriguez 	u16 rfsilent;
754203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
755203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
756203c4805SLuis R. Rodriguez 	u32 ah_flags;
757203c4805SLuis R. Rodriguez 
758ceb26a60SFelix Fietkau 	bool reset_power_on;
759d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
760d7e7d229SLuis R. Rodriguez 
761203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
762203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
763203c4805SLuis R. Rodriguez 
764f23fba49SFelix Fietkau 	s8 noise;
76520bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
766a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
767203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
768203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
769203c4805SLuis R. Rodriguez 
7703069168cSPavel Roskin 	enum ath9k_int imask;
77174bad5cbSPavel Roskin 	u32 imrs2_reg;
772203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
773203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
774203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
775203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
776203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
777e8fe7336SRajkumar Manoharan 	atomic_t intr_ref_cnt;
778203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
779203c4805SLuis R. Rodriguez 	u32 atim_window;
7805f0c04eaSRajkumar Manoharan 	u32 modes_index;
781203c4805SLuis R. Rodriguez 
782203c4805SLuis R. Rodriguez 	/* Calibration */
7836497827fSFelix Fietkau 	u32 supp_cals;
784cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
785cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
786cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
787cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
788cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
789cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
790203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
791203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
792203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
793203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
794203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
795203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
796203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
797203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
798203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
799203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
800203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
801203c4805SLuis R. Rodriguez 	union {
802203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
803203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
804203c4805SLuis R. Rodriguez 	} meas0;
805203c4805SLuis R. Rodriguez 	union {
806203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
807203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
808203c4805SLuis R. Rodriguez 	} meas1;
809203c4805SLuis R. Rodriguez 	union {
810203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
811203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
812203c4805SLuis R. Rodriguez 	} meas2;
813203c4805SLuis R. Rodriguez 	union {
814203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
815203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
816203c4805SLuis R. Rodriguez 	} meas3;
817203c4805SLuis R. Rodriguez 	u16 cal_samples;
8188ad74c4dSRajkumar Manoharan 	u8 enabled_cals;
819203c4805SLuis R. Rodriguez 
820203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
821203c4805SLuis R. Rodriguez 	u32 misc_mode;
822203c4805SLuis R. Rodriguez 
823d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
824d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
825d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
826d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
827d70357d5SLuis R. Rodriguez 
828e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
829203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
830203c4805SLuis R. Rodriguez 
831e239d859SFelix Fietkau 	int coverage_class;
832203c4805SLuis R. Rodriguez 	u32 slottime;
833203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
834203c4805SLuis R. Rodriguez 
835203c4805SLuis R. Rodriguez 	/* ANI */
836203c4805SLuis R. Rodriguez 	u32 aniperiod;
837203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
838424749c7SRajkumar Manoharan 	u32 ani_skip_count;
839c24bd362SSujith Manoharan 	struct ar5416AniState ani;
840203c4805SLuis R. Rodriguez 
841dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
842766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
843dbccdd1dSSujith Manoharan #endif
844af03abecSLuis R. Rodriguez 
845203c4805SLuis R. Rodriguez 	u32 intr_txqs;
846203c4805SLuis R. Rodriguez 	u8 txchainmask;
847203c4805SLuis R. Rodriguez 	u8 rxchainmask;
848203c4805SLuis R. Rodriguez 
849c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
850c5d0855aSFelix Fietkau 
851203c4805SLuis R. Rodriguez 	u32 originalGain[22];
852203c4805SLuis R. Rodriguez 	int initPDADC;
853203c4805SLuis R. Rodriguez 	int PDADCdelta;
8546de66dd9SFelix Fietkau 	int led_pin;
855691680b8SFelix Fietkau 	u32 gpio_mask;
856691680b8SFelix Fietkau 	u32 gpio_val;
857203c4805SLuis R. Rodriguez 
8584a878b9fSSujith Manoharan 	struct ar5416IniArray ini_dfs;
859203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
860203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
861203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
862203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
863203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
864203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
86513ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
866c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniModesFastClock;
867c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniAdditional;
868203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
8698bc45c6bSGabor Juhos 	struct ar5416IniArray ini_modes_rx_gain_bounds;
870203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
871193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
872193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
87370807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
874ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_radio_post_sys2ant;
87551dbd0a8SSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_5g_xlna;
876c177fabeSSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_bb_core;
877c177fabeSSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
878ff155a45SVasanthakumar Thiagarajan 
87913ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
88013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
88113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
88213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
88313ce3e99SLuis R. Rodriguez 
884ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
885ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
886ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
887744d4025SVasanthakumar Thiagarajan 
888744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
889744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
890744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
891744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
892016c2177SRajkumar Manoharan 	u16 ts_size;
893aea702b7SLuis R. Rodriguez 
894aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
895aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
89651ac8cbbSRajkumar Manoharan 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
897717f6bedSFelix Fietkau 
8981bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8991bf38661SFelix Fietkau 	unsigned int paprd_training_power;
9007072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
901f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
90245ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
903717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
904717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9059a658d2bSLuis R. Rodriguez 	/*
9069a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
9079a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
9089a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
9099a658d2bSLuis R. Rodriguez 	 */
9109a658d2bSLuis R. Rodriguez 	u32 WARegVal;
9116ee63f55SSenthil Balasubramanian 
9126ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
9136ee63f55SSenthil Balasubramanian 	u32 ent_mode;
914f2f5f2a1SVasanthakumar Thiagarajan 
915e60001e7SSujith Manoharan #ifdef CONFIG_ATH9K_WOW
91601c78533SMohammed Shafi Shajakhan 	u32 wow_event_mask;
91701c78533SMohammed Shafi Shajakhan #endif
918f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
9193762561aSGabor Juhos 	int (*get_mac_revision)(void);
9207d95847cSGabor Juhos 	int (*external_reset)(void);
921ab5c4f71SGabor Juhos 
922ab5c4f71SGabor Juhos 	const struct firmware *eeprom_blob;
923203c4805SLuis R. Rodriguez };
924203c4805SLuis R. Rodriguez 
9250cb9e06bSFelix Fietkau struct ath_bus_ops {
9260cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
9270cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
9280cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
9290cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
930d4930086SStanislaw Gruszka 	void (*aspm_init)(struct ath_common *common);
9310cb9e06bSFelix Fietkau };
9320cb9e06bSFelix Fietkau 
9339e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
9349e4bffd2SLuis R. Rodriguez {
9359e4bffd2SLuis R. Rodriguez 	return &ah->common;
9369e4bffd2SLuis R. Rodriguez }
9379e4bffd2SLuis R. Rodriguez 
9389e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
9399e4bffd2SLuis R. Rodriguez {
9409e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
9419e4bffd2SLuis R. Rodriguez }
9429e4bffd2SLuis R. Rodriguez 
943d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
944d70357d5SLuis R. Rodriguez {
945d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
946d70357d5SLuis R. Rodriguez }
947d70357d5SLuis R. Rodriguez 
948d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
949d70357d5SLuis R. Rodriguez {
950d70357d5SLuis R. Rodriguez 	return &ah->ops;
951d70357d5SLuis R. Rodriguez }
952d70357d5SLuis R. Rodriguez 
953895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
954895ad7ebSVasanthakumar Thiagarajan {
955895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
956895ad7ebSVasanthakumar Thiagarajan }
957895ad7ebSVasanthakumar Thiagarajan 
958f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
959285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
960f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
961203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
962caed6579SSujith Manoharan 		   struct ath9k_hw_cal_data *caldata, bool fastcc);
963a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
9648fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
965203c4805SLuis R. Rodriguez 
966203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
967203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
968203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
969203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
970203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
971203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
972203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
973203c4805SLuis R. Rodriguez 
974203c4805SLuis R. Rodriguez /* General Operation */
9757c5adc8dSFelix Fietkau void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
9767c5adc8dSFelix Fietkau 			  int hw_delay);
977203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
9780166b4beSFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
979a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
980203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
9814f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
982545750d3SFelix Fietkau 			   u8 phy, int kbps,
983203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
984203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
985203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
986203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
987203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
988203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
989203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
990203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
991de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
992203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
993203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
994f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
995dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
996203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
997203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
998203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
99960ca9f87SSujith Manoharan void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
10000005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
1001b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1002e4744ec7SFelix Fietkau void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1003203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1004203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
1005203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
10061e516ca7SSujith Manoharan void ath9k_hw_check_nav(struct ath_hw *ah);
1007c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
1008a91d75aeSLuis R. Rodriguez 
10099ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1010a91d75aeSLuis R. Rodriguez 
1011462e58f2SBen Greear #ifdef CONFIG_ATH9K_DEBUGFS
1012462e58f2SBen Greear void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause);
1013462e58f2SBen Greear #else
1014990e08a0SBen Greear static inline void ath9k_debug_sync_cause(struct ath_common *common,
1015990e08a0SBen Greear 					  u32 sync_cause) {}
1016462e58f2SBen Greear #endif
1017462e58f2SBen Greear 
1018ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
1019ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1020ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
1021ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
1022ff155a45SVasanthakumar Thiagarajan 					  void *arg,
1023ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
1024cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1025cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
1026cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
1027cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
1028cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1029cd9bf689SLuis R. Rodriguez 
1030ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1031ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
1032ff155a45SVasanthakumar Thiagarajan 
1033f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
10342da4f01aSLuis R. Rodriguez 
10358fe65368SLuis R. Rodriguez /* PHY */
10368fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
10378fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
103864ea57d0SGabor Juhos void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
103964ea57d0SGabor Juhos 			    bool test);
10408fe65368SLuis R. Rodriguez 
1041ebd5a14aSLuis R. Rodriguez /*
1042ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
1043ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
1044ebd5a14aSLuis R. Rodriguez  */
1045ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
104678ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1047d8f492b7SLuis R. Rodriguez 
1048641d9921SFelix Fietkau /*
1049aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
1050641d9921SFelix Fietkau  * for older families
1051641d9921SFelix Fietkau  */
1052aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1053aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1054aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
105551ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1056717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1057717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
105820bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
1059717f6bedSFelix Fietkau 					int chain);
106020bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
106120bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
106236d2943bSSujith Manoharan void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1063717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
1064717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
10650f21ee8dSSujith Manoharan bool ar9003_is_paprd_enabled(struct ath_hw *ah);
10664a8f1995SFelix Fietkau void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1067641d9921SFelix Fietkau 
1068641d9921SFelix Fietkau /* Hardware family op attach helpers */
1069c1b976d2SFelix Fietkau int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10708525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10718525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10728fe65368SLuis R. Rodriguez 
1073795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1074795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1075795f5e2cSLuis R. Rodriguez 
1076c1b976d2SFelix Fietkau int ar9002_hw_attach_ops(struct ath_hw *ah);
1077b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1078b3950e6aSLuis R. Rodriguez 
1079c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
10806790ae7aSFelix Fietkau 
10818eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
108295792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1083ac0bb767SLuis R. Rodriguez 
10848a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1085dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1086dbccdd1dSSujith Manoharan {
1087dbccdd1dSSujith Manoharan 	return ah->btcoex_hw.enabled;
1088dbccdd1dSSujith Manoharan }
10895955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
10905955b2b0SSujith Manoharan {
1091e1ecad78SRajkumar Manoharan 	return ah->common.btcoex_enabled &&
1092e1ecad78SRajkumar Manoharan 	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
10935955b2b0SSujith Manoharan 
10945955b2b0SSujith Manoharan }
1095dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah);
10968a309305SFelix Fietkau static inline enum ath_btcoex_scheme
10978a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
10988a309305SFelix Fietkau {
10998a309305SFelix Fietkau 	return ah->btcoex_hw.scheme;
11008a309305SFelix Fietkau }
11018a309305SFelix Fietkau #else
1102dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1103dbccdd1dSSujith Manoharan {
1104dbccdd1dSSujith Manoharan 	return false;
1105dbccdd1dSSujith Manoharan }
11065955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
11075955b2b0SSujith Manoharan {
11085955b2b0SSujith Manoharan 	return false;
11095955b2b0SSujith Manoharan }
1110dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1111dbccdd1dSSujith Manoharan {
1112dbccdd1dSSujith Manoharan }
1113dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme
1114dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1115dbccdd1dSSujith Manoharan {
1116dbccdd1dSSujith Manoharan 	return ATH_BTCOEX_CFG_NONE;
1117dbccdd1dSSujith Manoharan }
111864ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
11198a309305SFelix Fietkau 
112064875c63SMohammed Shafi Shajakhan 
1121e60001e7SSujith Manoharan #ifdef CONFIG_ATH9K_WOW
112264875c63SMohammed Shafi Shajakhan const char *ath9k_hw_wow_event_to_string(u32 wow_event);
112364875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
112464875c63SMohammed Shafi Shajakhan 				u8 *user_mask, int pattern_count,
112564875c63SMohammed Shafi Shajakhan 				int pattern_len);
112664875c63SMohammed Shafi Shajakhan u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
112764875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
112864875c63SMohammed Shafi Shajakhan #else
112964875c63SMohammed Shafi Shajakhan static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
113064875c63SMohammed Shafi Shajakhan {
113164875c63SMohammed Shafi Shajakhan 	return NULL;
113264875c63SMohammed Shafi Shajakhan }
113364875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
113464875c63SMohammed Shafi Shajakhan 					      u8 *user_pattern,
113564875c63SMohammed Shafi Shajakhan 					      u8 *user_mask,
113664875c63SMohammed Shafi Shajakhan 					      int pattern_count,
113764875c63SMohammed Shafi Shajakhan 					      int pattern_len)
113864875c63SMohammed Shafi Shajakhan {
113964875c63SMohammed Shafi Shajakhan }
114064875c63SMohammed Shafi Shajakhan static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
114164875c63SMohammed Shafi Shajakhan {
114264875c63SMohammed Shafi Shajakhan 	return 0;
114364875c63SMohammed Shafi Shajakhan }
114464875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
114564875c63SMohammed Shafi Shajakhan {
114664875c63SMohammed Shafi Shajakhan }
114764875c63SMohammed Shafi Shajakhan #endif
114864875c63SMohammed Shafi Shajakhan 
114973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
115073377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
115173377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
115273377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
115373377256SLuis R. Rodriguez 
1154203c4805SLuis R. Rodriguez #endif
1155