xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision c46917bb53a546f60c7d3103407fe953c418dd5b)
1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez  * Copyright (c) 2008-2009 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33*c46917bbSLuis R. Rodriguez #include "../debug.h"
34203c4805SLuis R. Rodriguez 
35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
42203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
43203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
44203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
45203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
46203c4805SLuis R. Rodriguez 
47ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCI  0x002D
48ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCIE 0x002E
49ac88b6ecSVivek Natarajan 
50fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
51fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
52fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
53fe12946eSVasanthakumar Thiagarajan 
54203c4805SLuis R. Rodriguez /* Register read/write primitives */
559e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
569e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
579e4bffd2SLuis R. Rodriguez 
589e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
599e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
60203c4805SLuis R. Rodriguez 
61203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
62203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
63203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
64203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
65203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
66203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
67203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
68203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
69203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
70203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
71203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
72203c4805SLuis R. Rodriguez 
73203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
74203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
75203c4805SLuis R. Rodriguez 			udelay(1);		\
76203c4805SLuis R. Rodriguez 	} while (0)
77203c4805SLuis R. Rodriguez 
78203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
79203c4805SLuis R. Rodriguez 		int r;							\
80203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
81203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
82203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
83203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
84203c4805SLuis R. Rodriguez 		}							\
85203c4805SLuis R. Rodriguez 	} while (0)
86203c4805SLuis R. Rodriguez 
87203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
88203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
89203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
90203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
911773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
92203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
93203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
94203c4805SLuis R. Rodriguez 
95203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
96203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
97203c4805SLuis R. Rodriguez 
98203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
99203c4805SLuis R. Rodriguez #define RTC_PLL_SETTLE_DELAY        1000
100203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
101203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
102203c4805SLuis R. Rodriguez 
103203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
104203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
107203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
110203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
111f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
112203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
113203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
114d8caa839SSujith #define POWER_UP_TIME               10000
115203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
118203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
119203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
120203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
121203c4805SLuis R. Rodriguez 
122203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
123203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
124203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
125203c4805SLuis R. Rodriguez 
126203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez enum wireless_mode {
129203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
130b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
131b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
132b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
133b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
134b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
135b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
136b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
137b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
138203c4805SLuis R. Rodriguez };
139203c4805SLuis R. Rodriguez 
1401cf6873aSSujith enum ath9k_ant_setting {
1411cf6873aSSujith 	ATH9K_ANT_VARIABLE = 0,
1421cf6873aSSujith 	ATH9K_ANT_FIXED_A,
1431cf6873aSSujith 	ATH9K_ANT_FIXED_B
1441cf6873aSSujith };
1451cf6873aSSujith 
146203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
147203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
148203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
149203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
150203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
151203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
152203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
153203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
154203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
155203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
156203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
157203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
158203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
159203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
160203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
161203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
162203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
163203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
164203c4805SLuis R. Rodriguez };
165203c4805SLuis R. Rodriguez 
166203c4805SLuis R. Rodriguez enum ath9k_capability_type {
167203c4805SLuis R. Rodriguez 	ATH9K_CAP_CIPHER = 0,
168203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_MIC,
169203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_SPLIT,
170203c4805SLuis R. Rodriguez 	ATH9K_CAP_DIVERSITY,
171203c4805SLuis R. Rodriguez 	ATH9K_CAP_TXPOW,
172203c4805SLuis R. Rodriguez 	ATH9K_CAP_MCAST_KEYSRCH,
173203c4805SLuis R. Rodriguez 	ATH9K_CAP_DS
174203c4805SLuis R. Rodriguez };
175203c4805SLuis R. Rodriguez 
176203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
177203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
178203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
179203c4805SLuis R. Rodriguez 	u16 total_queues;
180203c4805SLuis R. Rodriguez 	u16 keycache_size;
181203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
182203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
183203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
184203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
185203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
186203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
187203c4805SLuis R. Rodriguez 	u16 reg_cap;
188203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
189203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
190203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
191203c4805SLuis R. Rodriguez };
192203c4805SLuis R. Rodriguez 
193203c4805SLuis R. Rodriguez struct ath9k_ops_config {
194203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
195203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
196203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
197203c4805SLuis R. Rodriguez 	int ack_6mb;
198203c4805SLuis R. Rodriguez 	int cwm_ignore_extcca;
199203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
200203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
201203c4805SLuis R. Rodriguez 	u32 pcie_waen;
202203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
203203c4805SLuis R. Rodriguez 	u8 ht_enable;
204203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
205203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
206203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
207203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
208203c4805SLuis R. Rodriguez 	u32 enable_ani;
2091cf6873aSSujith 	enum ath9k_ant_setting diversity_control;
210203c4805SLuis R. Rodriguez 	u16 antenna_switch_swap;
211203c4805SLuis R. Rodriguez 	int serialize_regmode;
212203c4805SLuis R. Rodriguez 	bool intr_mitigation;
213203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
214203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
215203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
216203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
217203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
218203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
219203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
220203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
221203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
222203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
223203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
224203c4805SLuis R. Rodriguez 	int spurmode;
225203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
226203c4805SLuis R. Rodriguez };
227203c4805SLuis R. Rodriguez 
228203c4805SLuis R. Rodriguez enum ath9k_int {
229203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
230203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
231203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
232203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
233203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
234203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
235203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
236203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
237203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
238203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
239203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
240203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
241203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
242203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
243203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
244203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
245203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
246203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
247203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
248203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
249203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
250ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
251203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
252203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
254203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
256203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
257203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
258203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
259203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
261203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
262203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
263203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
264203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
265203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
266203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
267203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
268203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
269203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
270203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
271203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
273203c4805SLuis R. Rodriguez };
274203c4805SLuis R. Rodriguez 
275203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
276203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
277203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
278203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
279203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
280203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
281203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
282203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
283203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
284203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
285203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
286203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
287203c4805SLuis R. Rodriguez 
288203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
289203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
290203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
291203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
292203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
293203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
294203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
295203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
296203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
297203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
298203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
299203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
300203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
301203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
302203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
303203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
304203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
305203c4805SLuis R. Rodriguez 
306203c4805SLuis R. Rodriguez struct ath9k_channel {
307203c4805SLuis R. Rodriguez 	struct ieee80211_channel *chan;
308203c4805SLuis R. Rodriguez 	u16 channel;
309203c4805SLuis R. Rodriguez 	u32 channelFlags;
310203c4805SLuis R. Rodriguez 	u32 chanmode;
311203c4805SLuis R. Rodriguez 	int32_t CalValid;
312203c4805SLuis R. Rodriguez 	bool oneTimeCalsDone;
313203c4805SLuis R. Rodriguez 	int8_t iCoff;
314203c4805SLuis R. Rodriguez 	int8_t qCoff;
315203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
316203c4805SLuis R. Rodriguez };
317203c4805SLuis R. Rodriguez 
318203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
319203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
320203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
321203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
322203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
323203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
324203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
325203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
326203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
327203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c)			\
328203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
329203c4805SLuis R. Rodriguez 	 (((_c)->channel % 20) != 0) &&			\
330203c4805SLuis R. Rodriguez 	 (((_c)->channel % 10) != 0))
331203c4805SLuis R. Rodriguez 
332203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
333203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
334203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
335203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
336203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
337203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
338203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
339203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
340203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
341203c4805SLuis R. Rodriguez 
342203c4805SLuis R. Rodriguez enum ath9k_power_mode {
343203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
344203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
345203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
346203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
347203c4805SLuis R. Rodriguez };
348203c4805SLuis R. Rodriguez 
349203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
350203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
351203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
352203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
353203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
354203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
355203c4805SLuis R. Rodriguez };
356203c4805SLuis R. Rodriguez 
357203c4805SLuis R. Rodriguez enum ser_reg_mode {
358203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
359203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
360203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
361203c4805SLuis R. Rodriguez };
362203c4805SLuis R. Rodriguez 
363203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
364203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
365203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
366203c4805SLuis R. Rodriguez 	u32 bs_intval;
367203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
368203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
369203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
370203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
371203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
372203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
373203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
374203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
375203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
376203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
377203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
378203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
379203c4805SLuis R. Rodriguez };
380203c4805SLuis R. Rodriguez 
381203c4805SLuis R. Rodriguez struct chan_centers {
382203c4805SLuis R. Rodriguez 	u16 synth_center;
383203c4805SLuis R. Rodriguez 	u16 ctl_center;
384203c4805SLuis R. Rodriguez 	u16 ext_center;
385203c4805SLuis R. Rodriguez };
386203c4805SLuis R. Rodriguez 
387203c4805SLuis R. Rodriguez enum {
388203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
389203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
390203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
391203c4805SLuis R. Rodriguez };
392203c4805SLuis R. Rodriguez 
393203c4805SLuis R. Rodriguez struct ath9k_hw_version {
394203c4805SLuis R. Rodriguez 	u32 magic;
395203c4805SLuis R. Rodriguez 	u16 devid;
396203c4805SLuis R. Rodriguez 	u16 subvendorid;
397203c4805SLuis R. Rodriguez 	u32 macVersion;
398203c4805SLuis R. Rodriguez 	u16 macRev;
399203c4805SLuis R. Rodriguez 	u16 phyRev;
400203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
401203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
402aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
403203c4805SLuis R. Rodriguez };
404203c4805SLuis R. Rodriguez 
405ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
406ff155a45SVasanthakumar Thiagarajan 
407ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
408ff155a45SVasanthakumar Thiagarajan 
409ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
410ff155a45SVasanthakumar Thiagarajan 
411ff155a45SVasanthakumar Thiagarajan /*
412ff155a45SVasanthakumar Thiagarajan  * Using de Bruijin sequence to to look up 1's index in a 32 bit number
413ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
414ff155a45SVasanthakumar Thiagarajan  */
415ff155a45SVasanthakumar Thiagarajan #define debruijn32 0x077CB531UL
416ff155a45SVasanthakumar Thiagarajan 
417ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
418ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
419ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
420ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
421ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
422ff155a45SVasanthakumar Thiagarajan };
423ff155a45SVasanthakumar Thiagarajan 
424ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
425ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
426ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
427ff155a45SVasanthakumar Thiagarajan 	void *arg;
428ff155a45SVasanthakumar Thiagarajan 	u8 index;
429ff155a45SVasanthakumar Thiagarajan };
430ff155a45SVasanthakumar Thiagarajan 
431ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
432ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
433ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
434ff155a45SVasanthakumar Thiagarajan 	union {
435ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
436ff155a45SVasanthakumar Thiagarajan 		u16 val;
437ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
438ff155a45SVasanthakumar Thiagarajan };
439ff155a45SVasanthakumar Thiagarajan 
440203c4805SLuis R. Rodriguez struct ath_hw {
441b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
442203c4805SLuis R. Rodriguez 	struct ath_softc *ah_sc;
44327c51f1aSLuis R. Rodriguez 	struct ath_common common;
444203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
445203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
446203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
447203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
448203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
449203c4805SLuis R. Rodriguez 
450203c4805SLuis R. Rodriguez 	union {
451203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
452203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
453475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
454203c4805SLuis R. Rodriguez 	} eeprom;
455203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
456203c4805SLuis R. Rodriguez 	enum ath9k_eep_map eep_map;
457203c4805SLuis R. Rodriguez 
458203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
459203c4805SLuis R. Rodriguez 	bool is_pciexpress;
460203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
461203c4805SLuis R. Rodriguez 	u16 rfsilent;
462203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
463203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
464203c4805SLuis R. Rodriguez 	u32 ah_flags;
465203c4805SLuis R. Rodriguez 
466d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
467d7e7d229SLuis R. Rodriguez 
468203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
469203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
470203c4805SLuis R. Rodriguez 
471203c4805SLuis R. Rodriguez 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
472a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
473203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
474203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
475203c4805SLuis R. Rodriguez 
476203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
477203c4805SLuis R. Rodriguez 	u32 mask_reg;
478203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
479203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
480203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
481203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
482203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
483203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
484203c4805SLuis R. Rodriguez 	u32 atim_window;
485203c4805SLuis R. Rodriguez 
486203c4805SLuis R. Rodriguez 	/* Calibration */
487cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
488cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
489cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
490cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
491cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
492cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
493cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
494cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
495203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
496203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
497203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
498203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
499203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
500203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
501203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
502203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
503203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
504203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
505203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
506203c4805SLuis R. Rodriguez 	union {
507203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
508203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
509203c4805SLuis R. Rodriguez 	} meas0;
510203c4805SLuis R. Rodriguez 	union {
511203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
512203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
513203c4805SLuis R. Rodriguez 	} meas1;
514203c4805SLuis R. Rodriguez 	union {
515203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
516203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
517203c4805SLuis R. Rodriguez 	} meas2;
518203c4805SLuis R. Rodriguez 	union {
519203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
520203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
521203c4805SLuis R. Rodriguez 	} meas3;
522203c4805SLuis R. Rodriguez 	u16 cal_samples;
523203c4805SLuis R. Rodriguez 
524203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
525203c4805SLuis R. Rodriguez 	u32 misc_mode;
526203c4805SLuis R. Rodriguez 	enum {
527203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
528203c4805SLuis R. Rodriguez 		USE_32KHZ,
529203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
530203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
531203c4805SLuis R. Rodriguez 
532203c4805SLuis R. Rodriguez 	/* RF */
533203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
534203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
535203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
536203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
537203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
538203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
539203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
540203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
541203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
542203c4805SLuis R. Rodriguez 
543203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
544203c4805SLuis R. Rodriguez 	u32 beacon_interval;
545203c4805SLuis R. Rodriguez 	u32 slottime;
546203c4805SLuis R. Rodriguez 	u32 acktimeout;
547203c4805SLuis R. Rodriguez 	u32 ctstimeout;
548203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
549203c4805SLuis R. Rodriguez 	u8 gbeacon_rate;
550203c4805SLuis R. Rodriguez 
551203c4805SLuis R. Rodriguez 	/* ANI */
552203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
553203c4805SLuis R. Rodriguez 	u32 aniperiod;
554203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
555203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
556203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
557203c4805SLuis R. Rodriguez 	int coarse_high[5];
558203c4805SLuis R. Rodriguez 	int coarse_low[5];
559203c4805SLuis R. Rodriguez 	int firpwr[5];
560203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
561203c4805SLuis R. Rodriguez 
562af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
563766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
564af03abecSLuis R. Rodriguez 
565203c4805SLuis R. Rodriguez 	u32 intr_txqs;
566203c4805SLuis R. Rodriguez 	enum ath9k_ht_extprotspacing extprotspacing;
567203c4805SLuis R. Rodriguez 	u8 txchainmask;
568203c4805SLuis R. Rodriguez 	u8 rxchainmask;
569203c4805SLuis R. Rodriguez 
570203c4805SLuis R. Rodriguez 	u32 originalGain[22];
571203c4805SLuis R. Rodriguez 	int initPDADC;
572203c4805SLuis R. Rodriguez 	int PDADCdelta;
57308fc5c1bSVivek Natarajan 	u8 led_pin;
574203c4805SLuis R. Rodriguez 
575203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
576203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
577203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
578203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
579203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
580203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
581203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
582203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
583203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
584203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
585203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
586203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
587203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
588203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
589203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
590ff155a45SVasanthakumar Thiagarajan 
591ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
592ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
593ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
594203c4805SLuis R. Rodriguez };
595203c4805SLuis R. Rodriguez 
5969e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
5979e4bffd2SLuis R. Rodriguez {
5989e4bffd2SLuis R. Rodriguez 	return &ah->common;
5999e4bffd2SLuis R. Rodriguez }
6009e4bffd2SLuis R. Rodriguez 
6019e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
6029e4bffd2SLuis R. Rodriguez {
6039e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
6049e4bffd2SLuis R. Rodriguez }
6059e4bffd2SLuis R. Rodriguez 
606f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
607203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
608203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah);
609f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
610081b35abSLuis R. Rodriguez void ath9k_hw_rf_free(struct ath_hw *ah);
611203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
612203c4805SLuis R. Rodriguez 		   bool bChannelChange);
613203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah);
614203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
615203c4805SLuis R. Rodriguez 			    u32 capability, u32 *result);
616203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
617203c4805SLuis R. Rodriguez 			    u32 capability, u32 setting, int *status);
618203c4805SLuis R. Rodriguez 
619203c4805SLuis R. Rodriguez /* Key Cache Management */
620203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
621203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
622203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
623203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
624203c4805SLuis R. Rodriguez 				 const u8 *mac);
625203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
626203c4805SLuis R. Rodriguez 
627203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
628203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
629203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
630203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
631203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
632203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
633203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
634203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
635203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
636203c4805SLuis R. Rodriguez 			       enum ath9k_ant_setting settings,
637203c4805SLuis R. Rodriguez 			       struct ath9k_channel *chan,
638203c4805SLuis R. Rodriguez 			       u8 *tx_chainmask, u8 *rx_chainmask,
639203c4805SLuis R. Rodriguez 			       u8 *antenna_cfgd);
640203c4805SLuis R. Rodriguez 
641203c4805SLuis R. Rodriguez /* General Operation */
642203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
643203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
644203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
6454f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
6464f0fc7c3SLuis R. Rodriguez 			   const struct ath_rate_table *rates,
647203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
648203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
649203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
650203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
651203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
652203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
653203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
654203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
6558fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
656203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
657203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
658203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
659f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
660f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
661203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
662203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
663203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
66454e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
665203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
666203c4805SLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
667203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
668203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
669203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
670a91d75aeSLuis R. Rodriguez 
6719ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
672a91d75aeSLuis R. Rodriguez 
67393b1b37fSVivek Natarajan void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off);
674203c4805SLuis R. Rodriguez 
675203c4805SLuis R. Rodriguez /* Interrupt Handling */
676203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah);
677203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
678203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
679203c4805SLuis R. Rodriguez 
680ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
681ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
682ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
683ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
684ff155a45SVasanthakumar Thiagarajan 					  void *arg,
685ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
686cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
687cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
688cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
689cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
690cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
691cd9bf689SLuis R. Rodriguez 
692ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
693ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
6941773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
695ff155a45SVasanthakumar Thiagarajan 
6967b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
6977b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
6987b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
6997b6840abSVasanthakumar Thiagarajan 
700203c4805SLuis R. Rodriguez #endif
701