1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33c46917bbSLuis R. Rodriguez #include "../debug.h" 34203c4805SLuis R. Rodriguez 35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 367976b426SLuis R. Rodriguez 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 437976b426SLuis R. Rodriguez 44203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 457976b426SLuis R. Rodriguez 467976b426SLuis R. Rodriguez #define AR9271_USB 0x9271 477976b426SLuis R. Rodriguez 48203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 49203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 50203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 51203c4805SLuis R. Rodriguez 52ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCI 0x002D 53ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCIE 0x002E 54ac88b6ecSVivek Natarajan 55fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 58fe12946eSVasanthakumar Thiagarajan 59e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 60e3d01bfcSLuis R. Rodriguez 61cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 62cfe8cba9SLuis R. Rodriguez 63990b70abSLuis R. Rodriguez #define ATH9K_RSSI_BAD 0x80 64990b70abSLuis R. Rodriguez 65203c4805SLuis R. Rodriguez /* Register read/write primitives */ 669e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 679e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg)) 689e4bffd2SLuis R. Rodriguez 699e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 709e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->read((_ah), (_reg)) 71203c4805SLuis R. Rodriguez 72203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 73203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 74203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr) \ 75203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) 76203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 77203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, \ 78203c4805SLuis R. Rodriguez (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) 79203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 80203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) 81203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 82203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) 83203c4805SLuis R. Rodriguez 84203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 85203c4805SLuis R. Rodriguez if ((++(x) % 64) == 0) \ 86203c4805SLuis R. Rodriguez udelay(1); \ 87203c4805SLuis R. Rodriguez } while (0) 88203c4805SLuis R. Rodriguez 89203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ 90203c4805SLuis R. Rodriguez int r; \ 91203c4805SLuis R. Rodriguez for (r = 0; r < ((iniarray)->ia_rows); r++) { \ 92203c4805SLuis R. Rodriguez REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ 93203c4805SLuis R. Rodriguez INI_RA((iniarray), r, (column))); \ 94203c4805SLuis R. Rodriguez DO_DELAY(regWr); \ 95203c4805SLuis R. Rodriguez } \ 96203c4805SLuis R. Rodriguez } while (0) 97203c4805SLuis R. Rodriguez 98203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 99203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 100203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 101203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1021773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 103203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 104203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 105203c4805SLuis R. Rodriguez 106203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 107203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 108203c4805SLuis R. Rodriguez 109203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 11063a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY 100 111203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 112203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 113203c4805SLuis R. Rodriguez 114203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 115203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 116203c4805SLuis R. Rodriguez 117203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 118203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 119203c4805SLuis R. Rodriguez 120203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 121203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 122f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 123203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 124203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 125d8caa839SSujith #define POWER_UP_TIME 10000 126203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 127203c4805SLuis R. Rodriguez 128203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 129203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 130203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 131203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 132203c4805SLuis R. Rodriguez 133203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 134203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 135203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 136203c4805SLuis R. Rodriguez 137203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 138203c4805SLuis R. Rodriguez 139203c4805SLuis R. Rodriguez enum wireless_mode { 140203c4805SLuis R. Rodriguez ATH9K_MODE_11A = 0, 141b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11G, 142b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT20, 143b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT20, 144b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40PLUS, 145b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40MINUS, 146b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40PLUS, 147b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40MINUS, 148b9b6e15aSLuis R. Rodriguez ATH9K_MODE_MAX, 149203c4805SLuis R. Rodriguez }; 150203c4805SLuis R. Rodriguez 151131d1d03SLuis R. Rodriguez /** 152131d1d03SLuis R. Rodriguez * ath9k_ant_setting - transmit antenna settings 153131d1d03SLuis R. Rodriguez * 154131d1d03SLuis R. Rodriguez * Configures the antenna setting to use for transmit. 155131d1d03SLuis R. Rodriguez * 156131d1d03SLuis R. Rodriguez * @ATH9K_ANT_VARIABLE: this means transmit on all active antennas 157131d1d03SLuis R. Rodriguez * @ATH9K_ANT_FIXED_A: this means transmit on the first antenna only 158131d1d03SLuis R. Rodriguez * @ATH9K_ANT_FIXED_B: this means transmit on the second antenna only 159131d1d03SLuis R. Rodriguez */ 1601cf6873aSSujith enum ath9k_ant_setting { 1611cf6873aSSujith ATH9K_ANT_VARIABLE = 0, 1621cf6873aSSujith ATH9K_ANT_FIXED_A, 1631cf6873aSSujith ATH9K_ANT_FIXED_B 1641cf6873aSSujith }; 1651cf6873aSSujith 166203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 167203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_AESCCM = BIT(0), 168203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_CKIP = BIT(1), 169203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_TKIP = BIT(2), 170203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3), 171203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_CKIP = BIT(4), 172203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_TKIP = BIT(5), 173203c4805SLuis R. Rodriguez ATH9K_HW_CAP_VEOL = BIT(6), 174203c4805SLuis R. Rodriguez ATH9K_HW_CAP_BSSIDMASK = BIT(7), 175203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8), 176203c4805SLuis R. Rodriguez ATH9K_HW_CAP_HT = BIT(9), 177203c4805SLuis R. Rodriguez ATH9K_HW_CAP_GTT = BIT(10), 178203c4805SLuis R. Rodriguez ATH9K_HW_CAP_FASTCC = BIT(11), 179203c4805SLuis R. Rodriguez ATH9K_HW_CAP_RFSILENT = BIT(12), 180203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CST = BIT(13), 181203c4805SLuis R. Rodriguez ATH9K_HW_CAP_ENHANCEDPM = BIT(14), 182203c4805SLuis R. Rodriguez ATH9K_HW_CAP_AUTOSLEEP = BIT(15), 183203c4805SLuis R. Rodriguez ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16), 184203c4805SLuis R. Rodriguez }; 185203c4805SLuis R. Rodriguez 186203c4805SLuis R. Rodriguez enum ath9k_capability_type { 187203c4805SLuis R. Rodriguez ATH9K_CAP_CIPHER = 0, 188203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_MIC, 189203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_SPLIT, 190203c4805SLuis R. Rodriguez ATH9K_CAP_DIVERSITY, 191203c4805SLuis R. Rodriguez ATH9K_CAP_TXPOW, 192203c4805SLuis R. Rodriguez ATH9K_CAP_MCAST_KEYSRCH, 193203c4805SLuis R. Rodriguez ATH9K_CAP_DS 194203c4805SLuis R. Rodriguez }; 195203c4805SLuis R. Rodriguez 196203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 197203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 198203c4805SLuis R. Rodriguez DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */ 199203c4805SLuis R. Rodriguez u16 total_queues; 200203c4805SLuis R. Rodriguez u16 keycache_size; 201203c4805SLuis R. Rodriguez u16 low_5ghz_chan, high_5ghz_chan; 202203c4805SLuis R. Rodriguez u16 low_2ghz_chan, high_2ghz_chan; 203203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 204203c4805SLuis R. Rodriguez u8 tx_chainmask; 205203c4805SLuis R. Rodriguez u8 rx_chainmask; 206203c4805SLuis R. Rodriguez u16 tx_triglevel_max; 207203c4805SLuis R. Rodriguez u16 reg_cap; 208203c4805SLuis R. Rodriguez u8 num_gpio_pins; 209203c4805SLuis R. Rodriguez u8 num_antcfg_2ghz; 210203c4805SLuis R. Rodriguez u8 num_antcfg_5ghz; 211203c4805SLuis R. Rodriguez }; 212203c4805SLuis R. Rodriguez 213203c4805SLuis R. Rodriguez struct ath9k_ops_config { 214203c4805SLuis R. Rodriguez int dma_beacon_response_time; 215203c4805SLuis R. Rodriguez int sw_beacon_response_time; 216203c4805SLuis R. Rodriguez int additional_swba_backoff; 217203c4805SLuis R. Rodriguez int ack_6mb; 218203c4805SLuis R. Rodriguez int cwm_ignore_extcca; 219203c4805SLuis R. Rodriguez u8 pcie_powersave_enable; 220203c4805SLuis R. Rodriguez u8 pcie_clock_req; 221203c4805SLuis R. Rodriguez u32 pcie_waen; 222203c4805SLuis R. Rodriguez u8 analog_shiftreg; 223203c4805SLuis R. Rodriguez u8 ht_enable; 224203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 225203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 226203c4805SLuis R. Rodriguez u32 cck_trig_high; 227203c4805SLuis R. Rodriguez u32 cck_trig_low; 228203c4805SLuis R. Rodriguez u32 enable_ani; 2291cf6873aSSujith enum ath9k_ant_setting diversity_control; 230203c4805SLuis R. Rodriguez u16 antenna_switch_swap; 231203c4805SLuis R. Rodriguez int serialize_regmode; 232203c4805SLuis R. Rodriguez bool intr_mitigation; 233203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 234203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 235203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 236203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS 5 237203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 238203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 239203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 240203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 241203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 242203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 243203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 244203c4805SLuis R. Rodriguez int spurmode; 245203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 246203c4805SLuis R. Rodriguez }; 247203c4805SLuis R. Rodriguez 248203c4805SLuis R. Rodriguez enum ath9k_int { 249203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 250203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 251203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 252203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 253203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 254203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 255203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 256203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 257203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 258203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 259203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 260203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 261203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 262203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 263203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 264203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 265203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 266203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 267203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 268203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 269203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 270ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 271203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 272203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 273203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 274203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 275203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 276203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 277203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 278203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 279203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 280203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 281203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 282203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 283203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 284203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 285203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 286203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 287203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 288203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 289203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 290203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 291203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 292203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 293203c4805SLuis R. Rodriguez }; 294203c4805SLuis R. Rodriguez 295203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 296203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 297203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 298203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 299203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 300203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 301203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 302203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 303203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 304203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 305203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 306203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 307203c4805SLuis R. Rodriguez 308203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 309203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 310203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 311203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 312203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 313203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 314203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 315203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 316203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 317203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 318203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 319203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 320203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 321203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 322203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 323203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 324203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 325203c4805SLuis R. Rodriguez 326203c4805SLuis R. Rodriguez struct ath9k_channel { 327203c4805SLuis R. Rodriguez struct ieee80211_channel *chan; 328203c4805SLuis R. Rodriguez u16 channel; 329203c4805SLuis R. Rodriguez u32 channelFlags; 330203c4805SLuis R. Rodriguez u32 chanmode; 331203c4805SLuis R. Rodriguez int32_t CalValid; 332203c4805SLuis R. Rodriguez bool oneTimeCalsDone; 333203c4805SLuis R. Rodriguez int8_t iCoff; 334203c4805SLuis R. Rodriguez int8_t qCoff; 335203c4805SLuis R. Rodriguez int16_t rawNoiseFloor; 336203c4805SLuis R. Rodriguez }; 337203c4805SLuis R. Rodriguez 338203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 339203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 340203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 341203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 342203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 343203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 344203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 345203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 346203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 347203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c) \ 348203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 349203c4805SLuis R. Rodriguez (((_c)->channel % 20) != 0) && \ 350203c4805SLuis R. Rodriguez (((_c)->channel % 10) != 0)) 351203c4805SLuis R. Rodriguez 352203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 353203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 354203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 355203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 356203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 357203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 358203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 359203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 360203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 361203c4805SLuis R. Rodriguez 362203c4805SLuis R. Rodriguez enum ath9k_power_mode { 363203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 364203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 365203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 366203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 367203c4805SLuis R. Rodriguez }; 368203c4805SLuis R. Rodriguez 369203c4805SLuis R. Rodriguez enum ath9k_tp_scale { 370203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MAX = 0, 371203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_50, 372203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_25, 373203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_12, 374203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MIN 375203c4805SLuis R. Rodriguez }; 376203c4805SLuis R. Rodriguez 377203c4805SLuis R. Rodriguez enum ser_reg_mode { 378203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 379203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 380203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 381203c4805SLuis R. Rodriguez }; 382203c4805SLuis R. Rodriguez 383203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 384203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 385203c4805SLuis R. Rodriguez u32 bs_nextdtim; 386203c4805SLuis R. Rodriguez u32 bs_intval; 387203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD 0x0000ffff 388203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA 0x00800000 389203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF 0x01000000 390203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 391203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 392203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 393203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 394203c4805SLuis R. Rodriguez u32 bs_cfpnext; 395203c4805SLuis R. Rodriguez u16 bs_timoffset; 396203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 397203c4805SLuis R. Rodriguez u32 bs_sleepduration; 398203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 399203c4805SLuis R. Rodriguez }; 400203c4805SLuis R. Rodriguez 401203c4805SLuis R. Rodriguez struct chan_centers { 402203c4805SLuis R. Rodriguez u16 synth_center; 403203c4805SLuis R. Rodriguez u16 ctl_center; 404203c4805SLuis R. Rodriguez u16 ext_center; 405203c4805SLuis R. Rodriguez }; 406203c4805SLuis R. Rodriguez 407203c4805SLuis R. Rodriguez enum { 408203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 409203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 410203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 411203c4805SLuis R. Rodriguez }; 412203c4805SLuis R. Rodriguez 413203c4805SLuis R. Rodriguez struct ath9k_hw_version { 414203c4805SLuis R. Rodriguez u32 magic; 415203c4805SLuis R. Rodriguez u16 devid; 416203c4805SLuis R. Rodriguez u16 subvendorid; 417203c4805SLuis R. Rodriguez u32 macVersion; 418203c4805SLuis R. Rodriguez u16 macRev; 419203c4805SLuis R. Rodriguez u16 phyRev; 420203c4805SLuis R. Rodriguez u16 analog5GhzRev; 421203c4805SLuis R. Rodriguez u16 analog2GhzRev; 422aeac355dSVasanthakumar Thiagarajan u16 subsysid; 423203c4805SLuis R. Rodriguez }; 424203c4805SLuis R. Rodriguez 425ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 426ff155a45SVasanthakumar Thiagarajan 427ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 428ff155a45SVasanthakumar Thiagarajan 429ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 430ff155a45SVasanthakumar Thiagarajan 431ff155a45SVasanthakumar Thiagarajan /* 432ff155a45SVasanthakumar Thiagarajan * Using de Bruijin sequence to to look up 1's index in a 32 bit number 433ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 434ff155a45SVasanthakumar Thiagarajan */ 435ff155a45SVasanthakumar Thiagarajan #define debruijn32 0x077CB531UL 436ff155a45SVasanthakumar Thiagarajan 437ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 438ff155a45SVasanthakumar Thiagarajan u32 next_addr; 439ff155a45SVasanthakumar Thiagarajan u32 period_addr; 440ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 441ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 442ff155a45SVasanthakumar Thiagarajan }; 443ff155a45SVasanthakumar Thiagarajan 444ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 445ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 446ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 447ff155a45SVasanthakumar Thiagarajan void *arg; 448ff155a45SVasanthakumar Thiagarajan u8 index; 449ff155a45SVasanthakumar Thiagarajan }; 450ff155a45SVasanthakumar Thiagarajan 451ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 452ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 453ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 454ff155a45SVasanthakumar Thiagarajan union { 455ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 456ff155a45SVasanthakumar Thiagarajan u16 val; 457ff155a45SVasanthakumar Thiagarajan } timer_mask; 458ff155a45SVasanthakumar Thiagarajan }; 459ff155a45SVasanthakumar Thiagarajan 460203c4805SLuis R. Rodriguez struct ath_hw { 461b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 46227c51f1aSLuis R. Rodriguez struct ath_common common; 463203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 464203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 465203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 466203c4805SLuis R. Rodriguez struct ath9k_channel channels[38]; 467203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 468203c4805SLuis R. Rodriguez 469203c4805SLuis R. Rodriguez union { 470203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 471203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 472475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 473203c4805SLuis R. Rodriguez } eeprom; 474203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 475203c4805SLuis R. Rodriguez enum ath9k_eep_map eep_map; 476203c4805SLuis R. Rodriguez 477203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 478203c4805SLuis R. Rodriguez bool is_pciexpress; 479203c4805SLuis R. Rodriguez u16 tx_trig_level; 480203c4805SLuis R. Rodriguez u16 rfsilent; 481203c4805SLuis R. Rodriguez u32 rfkill_gpio; 482203c4805SLuis R. Rodriguez u32 rfkill_polarity; 483203c4805SLuis R. Rodriguez u32 ah_flags; 484203c4805SLuis R. Rodriguez 485d7e7d229SLuis R. Rodriguez bool htc_reset_init; 486d7e7d229SLuis R. Rodriguez 487203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 488203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 489203c4805SLuis R. Rodriguez 490203c4805SLuis R. Rodriguez struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 491a13883b0SSujith struct ath9k_pacal_info pacal_info; 492203c4805SLuis R. Rodriguez struct ar5416Stats stats; 493203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 494203c4805SLuis R. Rodriguez 495203c4805SLuis R. Rodriguez int16_t curchan_rad_index; 496203c4805SLuis R. Rodriguez u32 mask_reg; 497203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 498203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 499203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 500203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 501203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 502203c4805SLuis R. Rodriguez bool chip_fullsleep; 503203c4805SLuis R. Rodriguez u32 atim_window; 504203c4805SLuis R. Rodriguez 505203c4805SLuis R. Rodriguez /* Calibration */ 506cbfe9468SSujith enum ath9k_cal_types supp_cals; 507cbfe9468SSujith struct ath9k_cal_list iq_caldata; 508cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 509cbfe9468SSujith struct ath9k_cal_list adcdc_calinitdata; 510cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 511cbfe9468SSujith struct ath9k_cal_list *cal_list; 512cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 513cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 514203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 515203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 516203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 517203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 518203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 519203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 520203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 521203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 522203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 523203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 524203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 525203c4805SLuis R. Rodriguez union { 526203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 527203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 528203c4805SLuis R. Rodriguez } meas0; 529203c4805SLuis R. Rodriguez union { 530203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 531203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 532203c4805SLuis R. Rodriguez } meas1; 533203c4805SLuis R. Rodriguez union { 534203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 535203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 536203c4805SLuis R. Rodriguez } meas2; 537203c4805SLuis R. Rodriguez union { 538203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 539203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 540203c4805SLuis R. Rodriguez } meas3; 541203c4805SLuis R. Rodriguez u16 cal_samples; 542203c4805SLuis R. Rodriguez 543203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 544203c4805SLuis R. Rodriguez u32 misc_mode; 545203c4805SLuis R. Rodriguez enum { 546203c4805SLuis R. Rodriguez AUTO_32KHZ, 547203c4805SLuis R. Rodriguez USE_32KHZ, 548203c4805SLuis R. Rodriguez DONT_USE_32KHZ, 549203c4805SLuis R. Rodriguez } enable_32kHz_clock; 550203c4805SLuis R. Rodriguez 551e68a060bSLuis R. Rodriguez /* Callback for radio frequency change */ 552e68a060bSLuis R. Rodriguez int (*ath9k_hw_rf_set_freq)(struct ath_hw *ah, struct ath9k_channel *chan); 553*ae478cf6SLuis R. Rodriguez 554*ae478cf6SLuis R. Rodriguez /* Callback for baseband spur frequency */ 555*ae478cf6SLuis R. Rodriguez void (*ath9k_hw_spur_mitigate_freq)(struct ath_hw *ah, 556*ae478cf6SLuis R. Rodriguez struct ath9k_channel *chan); 557*ae478cf6SLuis R. Rodriguez 558e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 559203c4805SLuis R. Rodriguez u32 *analogBank0Data; 560203c4805SLuis R. Rodriguez u32 *analogBank1Data; 561203c4805SLuis R. Rodriguez u32 *analogBank2Data; 562203c4805SLuis R. Rodriguez u32 *analogBank3Data; 563203c4805SLuis R. Rodriguez u32 *analogBank6Data; 564203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 565203c4805SLuis R. Rodriguez u32 *analogBank7Data; 566203c4805SLuis R. Rodriguez u32 *addac5416_21; 567203c4805SLuis R. Rodriguez u32 *bank6Temp; 568203c4805SLuis R. Rodriguez 569203c4805SLuis R. Rodriguez int16_t txpower_indexoffset; 570203c4805SLuis R. Rodriguez u32 beacon_interval; 571203c4805SLuis R. Rodriguez u32 slottime; 572203c4805SLuis R. Rodriguez u32 acktimeout; 573203c4805SLuis R. Rodriguez u32 ctstimeout; 574203c4805SLuis R. Rodriguez u32 globaltxtimeout; 575203c4805SLuis R. Rodriguez u8 gbeacon_rate; 576203c4805SLuis R. Rodriguez 577203c4805SLuis R. Rodriguez /* ANI */ 578203c4805SLuis R. Rodriguez u32 proc_phyerr; 579203c4805SLuis R. Rodriguez u32 aniperiod; 580203c4805SLuis R. Rodriguez struct ar5416AniState *curani; 581203c4805SLuis R. Rodriguez struct ar5416AniState ani[255]; 582203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 583203c4805SLuis R. Rodriguez int coarse_high[5]; 584203c4805SLuis R. Rodriguez int coarse_low[5]; 585203c4805SLuis R. Rodriguez int firpwr[5]; 586203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 587203c4805SLuis R. Rodriguez 588af03abecSLuis R. Rodriguez /* Bluetooth coexistance */ 589766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 590af03abecSLuis R. Rodriguez 591203c4805SLuis R. Rodriguez u32 intr_txqs; 592203c4805SLuis R. Rodriguez u8 txchainmask; 593203c4805SLuis R. Rodriguez u8 rxchainmask; 594203c4805SLuis R. Rodriguez 595203c4805SLuis R. Rodriguez u32 originalGain[22]; 596203c4805SLuis R. Rodriguez int initPDADC; 597203c4805SLuis R. Rodriguez int PDADCdelta; 59808fc5c1bSVivek Natarajan u8 led_pin; 599203c4805SLuis R. Rodriguez 600203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 601203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 602203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 603203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 604203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 605203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 606203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 607203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 608203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 609203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 610203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 611203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 612203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesAdditional; 613203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 614203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 6158564328dSLuis R. Rodriguez struct ar5416IniArray iniModes_9271_1_0_only; 616193cd458SSujith struct ar5416IniArray iniCckfirNormal; 617193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 618ff155a45SVasanthakumar Thiagarajan 619ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 620ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 621ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 622203c4805SLuis R. Rodriguez }; 623203c4805SLuis R. Rodriguez 6249e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 6259e4bffd2SLuis R. Rodriguez { 6269e4bffd2SLuis R. Rodriguez return &ah->common; 6279e4bffd2SLuis R. Rodriguez } 6289e4bffd2SLuis R. Rodriguez 6299e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 6309e4bffd2SLuis R. Rodriguez { 6319e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 6329e4bffd2SLuis R. Rodriguez } 6339e4bffd2SLuis R. Rodriguez 634f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 635203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid); 636203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah); 637f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 638203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 639203c4805SLuis R. Rodriguez bool bChannelChange); 640203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah); 641203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type, 642203c4805SLuis R. Rodriguez u32 capability, u32 *result); 643203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type, 644203c4805SLuis R. Rodriguez u32 capability, u32 setting, int *status); 645203c4805SLuis R. Rodriguez 646203c4805SLuis R. Rodriguez /* Key Cache Management */ 647203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry); 648203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac); 649203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry, 650203c4805SLuis R. Rodriguez const struct ath9k_keyval *k, 651203c4805SLuis R. Rodriguez const u8 *mac); 652203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry); 653203c4805SLuis R. Rodriguez 654203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 655203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 656203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 657203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 658203c4805SLuis R. Rodriguez u32 ah_signal_type); 659203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 660203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah); 661203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 662203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah, 663203c4805SLuis R. Rodriguez enum ath9k_ant_setting settings, 664203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 665203c4805SLuis R. Rodriguez u8 *tx_chainmask, u8 *rx_chainmask, 666203c4805SLuis R. Rodriguez u8 *antenna_cfgd); 667203c4805SLuis R. Rodriguez 668203c4805SLuis R. Rodriguez /* General Operation */ 669203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 670203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 671203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); 6724f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 6734f0fc7c3SLuis R. Rodriguez const struct ath_rate_table *rates, 674203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 675203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 676203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 677203c4805SLuis R. Rodriguez struct chan_centers *centers); 678203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 679203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 680203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 681203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 6828fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit); 683203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac); 684203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 685203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 686f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah); 687f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 688203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 689203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 690203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 69154e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 692203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us); 69325c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 694203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 695203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 696203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 697a91d75aeSLuis R. Rodriguez 6989ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 699a91d75aeSLuis R. Rodriguez 70093b1b37fSVivek Natarajan void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off); 701203c4805SLuis R. Rodriguez 702203c4805SLuis R. Rodriguez /* Interrupt Handling */ 703203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah); 704203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked); 705203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints); 706203c4805SLuis R. Rodriguez 707ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 708ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 709ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 710ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 711ff155a45SVasanthakumar Thiagarajan void *arg, 712ff155a45SVasanthakumar Thiagarajan u8 timer_index); 713cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 714cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 715cd9bf689SLuis R. Rodriguez u32 timer_next, 716cd9bf689SLuis R. Rodriguez u32 timer_period); 717cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 718cd9bf689SLuis R. Rodriguez 719ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 720ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 7211773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah); 722ff155a45SVasanthakumar Thiagarajan 723f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 7242da4f01aSLuis R. Rodriguez 7257b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL 0x70 7267b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S 1 7277b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1 2 7287b6840abSVasanthakumar Thiagarajan 729203c4805SLuis R. Rodriguez #endif 730