xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision a6ef530f2b0bc7e871e8c2f2b2a0905eed57fead)
1203c4805SLuis R. Rodriguez /*
2b3950e6aSLuis R. Rodriguez  * Copyright (c) 2008-2010 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
487976b426SLuis R. Rodriguez 
49203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
507976b426SLuis R. Rodriguez 
51203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
52203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
53203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
54203c4805SLuis R. Rodriguez 
55fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
58fe12946eSVasanthakumar Thiagarajan 
59*a6ef530fSVivek Natarajan #define AR9300_NUM_BT_WEIGHTS   4
60*a6ef530fSVivek Natarajan #define AR9300_NUM_WLAN_WEIGHTS 4
61*a6ef530fSVivek Natarajan 
62e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
63e3d01bfcSLuis R. Rodriguez 
64cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
65cfe8cba9SLuis R. Rodriguez 
6604658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
67990b70abSLuis R. Rodriguez 
68cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
69cac4220bSFelix Fietkau 
70203c4805SLuis R. Rodriguez /* Register read/write primitives */
719e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
72f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
739e4bffd2SLuis R. Rodriguez 
749e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
75f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
76203c4805SLuis R. Rodriguez 
7709a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
78f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
7909a525d3SSujith Manoharan 
80845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
81845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
82845e03c9SFelix Fietkau 
8320b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
8420b3efd9SSujith 	do {								\
85f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
86f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
8720b3efd9SSujith 	} while (0)
8820b3efd9SSujith 
8920b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9020b3efd9SSujith 	do {								\
91f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
92f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
9320b3efd9SSujith 	} while (0)
9420b3efd9SSujith 
95203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
96203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
97203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
98845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
991547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1001547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
101203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
102845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
103203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
104845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
107e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
108e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
109e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
110203c4805SLuis R. Rodriguez 			udelay(1);				\
111203c4805SLuis R. Rodriguez 	} while (0)
112203c4805SLuis R. Rodriguez 
113a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
114a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
115203c4805SLuis R. Rodriguez 
116203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
117203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1201773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
121203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
123203c4805SLuis R. Rodriguez 
124203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
125203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
126203c4805SLuis R. Rodriguez 
127203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1280b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
129203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
130203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
131203c4805SLuis R. Rodriguez 
132203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
133203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
134203c4805SLuis R. Rodriguez 
135203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
136203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
137203c4805SLuis R. Rodriguez 
138203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
139203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
140f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
141203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
142203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
143d8caa839SSujith #define POWER_UP_TIME               10000
144203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
145203c4805SLuis R. Rodriguez 
146203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
147203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
148203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
149203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
150203c4805SLuis R. Rodriguez 
151203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
152203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
153203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
154203c4805SLuis R. Rodriguez 
155203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
156203c4805SLuis R. Rodriguez 
157ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
158ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
159ceb26445SVasanthakumar Thiagarajan 
160717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES    32
161717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ              24
162717f6bedSFelix Fietkau 
163066dae93SFelix Fietkau enum ath_hw_txq_subtype {
164066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
165066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
166066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
167066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
168066dae93SFelix Fietkau };
169066dae93SFelix Fietkau 
17013ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
17113ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
17213ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
17313ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
17413ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
17513ce3e99SLuis R. Rodriguez };
17613ce3e99SLuis R. Rodriguez 
177203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
178364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
179364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
180364734faSFelix Fietkau 	ATH9K_HW_CAP_CST                        = BIT(2),
181364734faSFelix Fietkau 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
182364734faSFelix Fietkau 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
183364734faSFelix Fietkau 	ATH9K_HW_CAP_EDMA			= BIT(6),
184364734faSFelix Fietkau 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
185364734faSFelix Fietkau 	ATH9K_HW_CAP_LDPC			= BIT(8),
186364734faSFelix Fietkau 	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
187364734faSFelix Fietkau 	ATH9K_HW_CAP_SGI_20			= BIT(10),
188364734faSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(11),
189364734faSFelix Fietkau 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
190d4659912SFelix Fietkau 	ATH9K_HW_CAP_2GHZ			= BIT(13),
191d4659912SFelix Fietkau 	ATH9K_HW_CAP_5GHZ			= BIT(14),
192ea066d5aSMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(15),
193203c4805SLuis R. Rodriguez };
194203c4805SLuis R. Rodriguez 
195203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
196203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
197203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
198203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
199203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
20047c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
20147c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
202203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
203ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
204ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
205ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
206162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2075088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
2088060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
2098060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
210203c4805SLuis R. Rodriguez };
211203c4805SLuis R. Rodriguez 
212203c4805SLuis R. Rodriguez struct ath9k_ops_config {
213203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
214203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
215203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
216203c4805SLuis R. Rodriguez 	int ack_6mb;
21741f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
218203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
2196a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
220203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
221203c4805SLuis R. Rodriguez 	u32 pcie_waen;
222203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
2236f481010SLuis R. Rodriguez 	u8 paprd_disable;
224203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
225203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
226203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
227203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
228203c4805SLuis R. Rodriguez 	u32 enable_ani;
229203c4805SLuis R. Rodriguez 	int serialize_regmode;
2300ce024cbSSujith 	bool rx_intr_mitigation;
23155e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
232203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
233203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
234203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
235203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
236203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
237203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
238203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
239203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
240203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
241203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
242203c4805SLuis R. Rodriguez 	int spurmode;
243203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
244f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
245e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
246203c4805SLuis R. Rodriguez };
247203c4805SLuis R. Rodriguez 
248203c4805SLuis R. Rodriguez enum ath9k_int {
249203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
250203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
251b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
252b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
254203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
256203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
257203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
259aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
261203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
264203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
273ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
279203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
280203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
281203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
282203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
284203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
285203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
286203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
287203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
288203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
289203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
290203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
291203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
292203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
293203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
294203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
295203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
296203c4805SLuis R. Rodriguez };
297203c4805SLuis R. Rodriguez 
298203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
299203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
300203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
301203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
302203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
303203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
304203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
305203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
306203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
307203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
308203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
309203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
310203c4805SLuis R. Rodriguez 
311203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
312203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
313203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
314203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
315203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
316203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
317203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
318203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
319203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
320203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
321203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
322203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
323203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
324203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
325203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
326203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
327203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
328203c4805SLuis R. Rodriguez 
32920bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
330203c4805SLuis R. Rodriguez 	u16 channel;
331203c4805SLuis R. Rodriguez 	u32 channelFlags;
332203c4805SLuis R. Rodriguez 	int32_t CalValid;
333203c4805SLuis R. Rodriguez 	int8_t iCoff;
334203c4805SLuis R. Rodriguez 	int8_t qCoff;
335717f6bedSFelix Fietkau 	bool paprd_done;
3364254bc1cSFelix Fietkau 	bool nfcal_pending;
33770cf1533SFelix Fietkau 	bool nfcal_interference;
338717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
339717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
34020bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
34120bd2a09SFelix Fietkau };
34220bd2a09SFelix Fietkau 
34320bd2a09SFelix Fietkau struct ath9k_channel {
34420bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
345093115b7SFelix Fietkau 	struct ar5416AniState ani;
34620bd2a09SFelix Fietkau 	u16 channel;
34720bd2a09SFelix Fietkau 	u32 channelFlags;
34820bd2a09SFelix Fietkau 	u32 chanmode;
349d9891c78SFelix Fietkau 	s16 noisefloor;
350203c4805SLuis R. Rodriguez };
351203c4805SLuis R. Rodriguez 
352203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
353203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
354203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
355203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
356203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
357203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
358203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
359203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
360203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3616b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
362203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3636b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
364203c4805SLuis R. Rodriguez 
365203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
366203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
367203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
368203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
369203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
370203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
371203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
372203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
373203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
374203c4805SLuis R. Rodriguez 
375203c4805SLuis R. Rodriguez enum ath9k_power_mode {
376203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
377203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
378203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
379203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
380203c4805SLuis R. Rodriguez };
381203c4805SLuis R. Rodriguez 
382203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
383203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
384203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
385203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
386203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
387203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
388203c4805SLuis R. Rodriguez };
389203c4805SLuis R. Rodriguez 
390203c4805SLuis R. Rodriguez enum ser_reg_mode {
391203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
392203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
393203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
394203c4805SLuis R. Rodriguez };
395203c4805SLuis R. Rodriguez 
396ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
397ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
398ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
399ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
400ad7b8060SVasanthakumar Thiagarajan };
401ad7b8060SVasanthakumar Thiagarajan 
402203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
403203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
404203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
405203c4805SLuis R. Rodriguez 	u32 bs_intval;
406203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
407203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
408203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
409203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
410203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
411203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
412203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
413203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
414203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
415203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
416203c4805SLuis R. Rodriguez };
417203c4805SLuis R. Rodriguez 
418203c4805SLuis R. Rodriguez struct chan_centers {
419203c4805SLuis R. Rodriguez 	u16 synth_center;
420203c4805SLuis R. Rodriguez 	u16 ctl_center;
421203c4805SLuis R. Rodriguez 	u16 ext_center;
422203c4805SLuis R. Rodriguez };
423203c4805SLuis R. Rodriguez 
424203c4805SLuis R. Rodriguez enum {
425203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
426203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
427203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
428203c4805SLuis R. Rodriguez };
429203c4805SLuis R. Rodriguez 
430203c4805SLuis R. Rodriguez struct ath9k_hw_version {
431203c4805SLuis R. Rodriguez 	u32 magic;
432203c4805SLuis R. Rodriguez 	u16 devid;
433203c4805SLuis R. Rodriguez 	u16 subvendorid;
434203c4805SLuis R. Rodriguez 	u32 macVersion;
435203c4805SLuis R. Rodriguez 	u16 macRev;
436203c4805SLuis R. Rodriguez 	u16 phyRev;
437203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
438203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
439aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
4400b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
441203c4805SLuis R. Rodriguez };
442203c4805SLuis R. Rodriguez 
443ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
444ff155a45SVasanthakumar Thiagarajan 
445ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
446ff155a45SVasanthakumar Thiagarajan 
447ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
448ff155a45SVasanthakumar Thiagarajan 
449ff155a45SVasanthakumar Thiagarajan /*
45077c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
451ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
452ff155a45SVasanthakumar Thiagarajan  */
453c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
454ff155a45SVasanthakumar Thiagarajan 
455ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
456ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
457ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
458ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
459ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
460ff155a45SVasanthakumar Thiagarajan };
461ff155a45SVasanthakumar Thiagarajan 
462ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
463ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
464ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
465ff155a45SVasanthakumar Thiagarajan 	void *arg;
466ff155a45SVasanthakumar Thiagarajan 	u8 index;
467ff155a45SVasanthakumar Thiagarajan };
468ff155a45SVasanthakumar Thiagarajan 
469ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
470ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
471ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
472ff155a45SVasanthakumar Thiagarajan 	union {
473ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
474ff155a45SVasanthakumar Thiagarajan 		u16 val;
475ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
476ff155a45SVasanthakumar Thiagarajan };
477ff155a45SVasanthakumar Thiagarajan 
47821cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
47921cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
48021cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
48121cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
48221cc630fSVasanthakumar Thiagarajan };
48321cc630fSVasanthakumar Thiagarajan 
484d70357d5SLuis R. Rodriguez /**
4854e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
4864e8c14e9SFelix Fietkau  *
4874e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
4884e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
4894e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
4904e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
4914e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
4924e8c14e9SFelix Fietkau  *	radar pulse (dB step)
4934e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
4944e8c14e9SFelix Fietkau  *	gone (dB step)
4954e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
4964e8c14e9SFelix Fietkau  *
4974e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
4984e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
4994e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5004e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5014e8c14e9SFelix Fietkau  *
5024e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5034e8c14e9SFelix Fietkau  */
5044e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5054e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5064e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5074e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5084e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5094e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5104e8c14e9SFelix Fietkau 
5114e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5124e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5134e8c14e9SFelix Fietkau 	int fir_power;
5144e8c14e9SFelix Fietkau 
5154e8c14e9SFelix Fietkau 	bool ext_channel;
5164e8c14e9SFelix Fietkau };
5174e8c14e9SFelix Fietkau 
5184e8c14e9SFelix Fietkau /**
519d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
520d70357d5SLuis R. Rodriguez  *
521d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
522d70357d5SLuis R. Rodriguez  * by the hardware core.
523d70357d5SLuis R. Rodriguez  *
524795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
525795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
526795f5e2cSLuis R. Rodriguez  *
527d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
528991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5298fe65368SLuis R. Rodriguez  *
5308fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5318fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5328fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5338fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5348fe65368SLuis R. Rodriguez  * @set_rf_regs:
53564773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
53664773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
537795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
538795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
539ac0bb767SLuis R. Rodriguez  *
540e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
541e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
542d70357d5SLuis R. Rodriguez  */
543d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
544795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
545d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
546795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
547795f5e2cSLuis R. Rodriguez 
548d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
549991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
550795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
551795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5528fe65368SLuis R. Rodriguez 
5538fe65368SLuis R. Rodriguez 	/* PHY ops */
5548fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5558fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5568fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5578fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5588fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5598fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5608fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5618fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5628fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5638fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5648fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5658fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5668fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5678fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5688fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5698fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5708fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5718fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5728fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5738fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5748fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
57564773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
57664773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
577c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
578c16fcb49SFelix Fietkau 			    int param);
579641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
5804e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
5814e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
582ac0bb767SLuis R. Rodriguez 
583ac0bb767SLuis R. Rodriguez 	/* ANI */
584e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
585d70357d5SLuis R. Rodriguez };
586d70357d5SLuis R. Rodriguez 
587d70357d5SLuis R. Rodriguez /**
588d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
589d70357d5SLuis R. Rodriguez  *
590d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
591d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
592d70357d5SLuis R. Rodriguez  *
593d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
594795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
595d70357d5SLuis R. Rodriguez  */
596d70357d5SLuis R. Rodriguez struct ath_hw_ops {
597d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
598d70357d5SLuis R. Rodriguez 				     int restore,
599d70357d5SLuis R. Rodriguez 				     int power_off);
600cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
60187d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
60287d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
603795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
604795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
605795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
606795f5e2cSLuis R. Rodriguez 			  bool longcal);
60755e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
608cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
609cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
610cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
611cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
612cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
613cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
614cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
615cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
616cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
617cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
618cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
619cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
620cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
621cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
622cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
623cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
624cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
625cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
626cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
627cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
628cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
629cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
630cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
631cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
632cc610ac0SVasanthakumar Thiagarajan 				     u32 burstDuration);
6335519541dSFelix Fietkau 	void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
634d70357d5SLuis R. Rodriguez };
635d70357d5SLuis R. Rodriguez 
636f2552e28SFelix Fietkau struct ath_nf_limits {
637f2552e28SFelix Fietkau 	s16 max;
638f2552e28SFelix Fietkau 	s16 min;
639f2552e28SFelix Fietkau 	s16 nominal;
640f2552e28SFelix Fietkau };
641f2552e28SFelix Fietkau 
64297dcec57SSujith Manoharan /* ah_flags */
64397dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
64497dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
64597dcec57SSujith Manoharan 
646203c4805SLuis R. Rodriguez struct ath_hw {
647f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
648f9f84e96SFelix Fietkau 
649b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
65027c51f1aSLuis R. Rodriguez 	struct ath_common common;
651203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
652203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
653203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
654cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
655203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
656203c4805SLuis R. Rodriguez 
657203c4805SLuis R. Rodriguez 	union {
658203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
659203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
660475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
66115c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
662203c4805SLuis R. Rodriguez 	} eeprom;
663203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
664203c4805SLuis R. Rodriguez 
665203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
666203c4805SLuis R. Rodriguez 	bool is_pciexpress;
6675f841b41SRajkumar Manoharan 	bool is_monitoring;
6682eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
669203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
670f2552e28SFelix Fietkau 
671bbacee13SFelix Fietkau 	u32 nf_regs[6];
672f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
673f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
674203c4805SLuis R. Rodriguez 	u16 rfsilent;
675203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
676203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
677203c4805SLuis R. Rodriguez 	u32 ah_flags;
678203c4805SLuis R. Rodriguez 
679d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
680d7e7d229SLuis R. Rodriguez 
681203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
682203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
683203c4805SLuis R. Rodriguez 
68420bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
685a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
686203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
687203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
688203c4805SLuis R. Rodriguez 
689203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
6903069168cSPavel Roskin 	enum ath9k_int imask;
69174bad5cbSPavel Roskin 	u32 imrs2_reg;
692203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
693203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
694203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
695203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
696203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
697203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
698203c4805SLuis R. Rodriguez 	u32 atim_window;
699203c4805SLuis R. Rodriguez 
700203c4805SLuis R. Rodriguez 	/* Calibration */
7016497827fSFelix Fietkau 	u32 supp_cals;
702cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
703cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
704cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
705df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
706cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
707cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
708cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
709203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
710203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
711203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
712203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
713203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
714203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
715203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
716203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
717203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
718203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
719203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
720203c4805SLuis R. Rodriguez 	union {
721203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
722203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
723203c4805SLuis R. Rodriguez 	} meas0;
724203c4805SLuis R. Rodriguez 	union {
725203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
726203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
727203c4805SLuis R. Rodriguez 	} meas1;
728203c4805SLuis R. Rodriguez 	union {
729203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
730203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
731203c4805SLuis R. Rodriguez 	} meas2;
732203c4805SLuis R. Rodriguez 	union {
733203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
734203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
735203c4805SLuis R. Rodriguez 	} meas3;
736203c4805SLuis R. Rodriguez 	u16 cal_samples;
737203c4805SLuis R. Rodriguez 
738203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
739203c4805SLuis R. Rodriguez 	u32 misc_mode;
740203c4805SLuis R. Rodriguez 	enum {
741203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
742203c4805SLuis R. Rodriguez 		USE_32KHZ,
743203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
744203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
745203c4805SLuis R. Rodriguez 
746d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
747d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
748d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
749d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
750d70357d5SLuis R. Rodriguez 
751e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
752203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
753203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
754203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
755203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
756203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
757203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
758203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
759203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
760203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
761203c4805SLuis R. Rodriguez 
762597a94b3SFelix Fietkau 	u8 txpower_limit;
763e239d859SFelix Fietkau 	int coverage_class;
764203c4805SLuis R. Rodriguez 	u32 slottime;
765203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
766203c4805SLuis R. Rodriguez 
767203c4805SLuis R. Rodriguez 	/* ANI */
768203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
769203c4805SLuis R. Rodriguez 	u32 aniperiod;
770203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
771203c4805SLuis R. Rodriguez 	int coarse_high[5];
772203c4805SLuis R. Rodriguez 	int coarse_low[5];
773203c4805SLuis R. Rodriguez 	int firpwr[5];
774203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
775203c4805SLuis R. Rodriguez 
776af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
777766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
778*a6ef530fSVivek Natarajan 	u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
779*a6ef530fSVivek Natarajan 	u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
780af03abecSLuis R. Rodriguez 
781203c4805SLuis R. Rodriguez 	u32 intr_txqs;
782203c4805SLuis R. Rodriguez 	u8 txchainmask;
783203c4805SLuis R. Rodriguez 	u8 rxchainmask;
784203c4805SLuis R. Rodriguez 
785c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
786c5d0855aSFelix Fietkau 
787203c4805SLuis R. Rodriguez 	u32 originalGain[22];
788203c4805SLuis R. Rodriguez 	int initPDADC;
789203c4805SLuis R. Rodriguez 	int PDADCdelta;
7906de66dd9SFelix Fietkau 	int led_pin;
791691680b8SFelix Fietkau 	u32 gpio_mask;
792691680b8SFelix Fietkau 	u32 gpio_val;
793203c4805SLuis R. Rodriguez 
794203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
795203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
796203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
797203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
798203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
799203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
800203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
801203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
802203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
803203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
804203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
80613ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
807203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
808d89baac8SVasanthakumar Thiagarajan 	struct ar5416IniArray iniModesAdditional_40M;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8118564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
812193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
813193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
81470807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
81570807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
81670807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
81770807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
81870807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
819ff155a45SVasanthakumar Thiagarajan 
82013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
82113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
82213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
82313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
82413ce3e99SLuis R. Rodriguez 
825ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
826ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
827ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
828744d4025SVasanthakumar Thiagarajan 
829744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
830744d4025SVasanthakumar Thiagarajan 	void *ts_start;
831744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
832744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
833744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
834744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
835aea702b7SLuis R. Rodriguez 
836aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
837aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
838717f6bedSFelix Fietkau 
8391bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8401bf38661SFelix Fietkau 	unsigned int paprd_training_power;
8417072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
842f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
84345ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
844717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
845717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8469a658d2bSLuis R. Rodriguez 	/*
8479a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8489a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8499a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8509a658d2bSLuis R. Rodriguez 	 */
8519a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8526ee63f55SSenthil Balasubramanian 
8536ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8546ee63f55SSenthil Balasubramanian 	u32 ent_mode;
855f2f5f2a1SVasanthakumar Thiagarajan 
856f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
857203c4805SLuis R. Rodriguez };
858203c4805SLuis R. Rodriguez 
8590cb9e06bSFelix Fietkau struct ath_bus_ops {
8600cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
8610cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
8620cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
8630cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
8640cb9e06bSFelix Fietkau 	void (*extn_synch_en)(struct ath_common *common);
8650cb9e06bSFelix Fietkau };
8660cb9e06bSFelix Fietkau 
8679e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8689e4bffd2SLuis R. Rodriguez {
8699e4bffd2SLuis R. Rodriguez 	return &ah->common;
8709e4bffd2SLuis R. Rodriguez }
8719e4bffd2SLuis R. Rodriguez 
8729e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8739e4bffd2SLuis R. Rodriguez {
8749e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8759e4bffd2SLuis R. Rodriguez }
8769e4bffd2SLuis R. Rodriguez 
877d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
878d70357d5SLuis R. Rodriguez {
879d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
880d70357d5SLuis R. Rodriguez }
881d70357d5SLuis R. Rodriguez 
882d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
883d70357d5SLuis R. Rodriguez {
884d70357d5SLuis R. Rodriguez 	return &ah->ops;
885d70357d5SLuis R. Rodriguez }
886d70357d5SLuis R. Rodriguez 
887895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
888895ad7ebSVasanthakumar Thiagarajan {
889895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
890895ad7ebSVasanthakumar Thiagarajan }
891895ad7ebSVasanthakumar Thiagarajan 
892f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
893203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
894285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
895f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
896203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
89720bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
898a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8998fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
900203c4805SLuis R. Rodriguez 
901203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
902203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
903203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
904203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
905203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
906203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
907203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
908203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
90921cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
91021cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
91121cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
91221cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
913203c4805SLuis R. Rodriguez 
914203c4805SLuis R. Rodriguez /* General Operation */
915203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
916a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
917a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
918203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
9194f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
920545750d3SFelix Fietkau 			   u8 phy, int kbps,
921203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
922203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
923203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
924203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
925203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
926203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
927203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
928203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
929de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
930203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
931203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
932f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
933f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
934dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
935203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
936203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
937203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
93854e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9390005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
940b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
94125c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
942203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
943203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
944203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
945c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
946a91d75aeSLuis R. Rodriguez 
9479ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
948a91d75aeSLuis R. Rodriguez 
949ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
950ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
951ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
952ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
953ff155a45SVasanthakumar Thiagarajan 					  void *arg,
954ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
955cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
956cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
957cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
958cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
959cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
960cd9bf689SLuis R. Rodriguez 
961ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
962ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
963ff155a45SVasanthakumar Thiagarajan 
964f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9652da4f01aSLuis R. Rodriguez 
96605020d23SSujith /* HTC */
96705020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
96805020d23SSujith 
9698fe65368SLuis R. Rodriguez /* PHY */
9708fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9718fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9728fe65368SLuis R. Rodriguez 
973ebd5a14aSLuis R. Rodriguez /*
974ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
975ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
976ebd5a14aSLuis R. Rodriguez  */
977d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
978ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
97978ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
980e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah);
9816c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
982d8f492b7SLuis R. Rodriguez 
983641d9921SFelix Fietkau /*
984aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
985641d9921SFelix Fietkau  * for older families
986641d9921SFelix Fietkau  */
987aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
988aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
989aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
990717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
991717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
99220bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
993717f6bedSFelix Fietkau 					int chain);
99420bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
99520bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
996717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
997717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
998717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
999717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
1000641d9921SFelix Fietkau 
1001641d9921SFelix Fietkau /* Hardware family op attach helpers */
10028fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10038525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10048525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10058fe65368SLuis R. Rodriguez 
1006795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1007795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1008795f5e2cSLuis R. Rodriguez 
1009b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
1010b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1011b3950e6aSLuis R. Rodriguez 
1012c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1013ac0bb767SLuis R. Rodriguez /*
1014ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
1015ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
1016ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
1017e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
1018e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1019ac0bb767SLuis R. Rodriguez  */
1020e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
10218eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1022bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah);
102395792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1024ac0bb767SLuis R. Rodriguez 
10257b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
10267b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
10277b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10287b6840abSVasanthakumar Thiagarajan 
102973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
103073377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
103173377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
103273377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
103373377256SLuis R. Rodriguez 
1034203c4805SLuis R. Rodriguez #endif
1035