xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 8fbff4b838c53945d6baeafe609c627000f85cd6)
1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez  * Copyright (c) 2008-2009 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30203c4805SLuis R. Rodriguez 
31203c4805SLuis R. Rodriguez #include "../regd.h"
32203c4805SLuis R. Rodriguez 
33203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
34203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
35203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
36203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
37203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
38203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
39203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
40203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
41203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
42203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
43203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
44203c4805SLuis R. Rodriguez 
45203c4805SLuis R. Rodriguez /* Register read/write primitives */
46203c4805SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
47203c4805SLuis R. Rodriguez #define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
48203c4805SLuis R. Rodriguez 
49203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
50203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
51203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
52203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
53203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
54203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
55203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
56203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
57203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
58203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
59203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
60203c4805SLuis R. Rodriguez 
61203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
62203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
63203c4805SLuis R. Rodriguez 			udelay(1);		\
64203c4805SLuis R. Rodriguez 	} while (0)
65203c4805SLuis R. Rodriguez 
66203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
67203c4805SLuis R. Rodriguez 		int r;							\
68203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
69203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
70203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
71203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
72203c4805SLuis R. Rodriguez 		}							\
73203c4805SLuis R. Rodriguez 	} while (0)
74203c4805SLuis R. Rodriguez 
75203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
76203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
77203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
78203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
79203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
80203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
81203c4805SLuis R. Rodriguez 
82203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
83203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
84203c4805SLuis R. Rodriguez 
85203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
86203c4805SLuis R. Rodriguez #define RTC_PLL_SETTLE_DELAY        1000
87203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
88203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
89203c4805SLuis R. Rodriguez 
90203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
91203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
92203c4805SLuis R. Rodriguez 
93203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
94203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
95203c4805SLuis R. Rodriguez 
96203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
97203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
98203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
99203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
100203c4805SLuis R. Rodriguez #define POWER_UP_TIME               200000
101203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
102203c4805SLuis R. Rodriguez 
103203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
104203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
105203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
106203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
107203c4805SLuis R. Rodriguez 
108203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
109203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
110203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
111203c4805SLuis R. Rodriguez 
112203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
113203c4805SLuis R. Rodriguez 
114203c4805SLuis R. Rodriguez enum wireless_mode {
115203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
116203c4805SLuis R. Rodriguez 	ATH9K_MODE_11B = 2,
117203c4805SLuis R. Rodriguez 	ATH9K_MODE_11G = 3,
118203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20 = 6,
119203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20 = 7,
120203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS = 8,
121203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS = 9,
122203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS = 10,
123203c4805SLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS = 11,
124203c4805SLuis R. Rodriguez 	ATH9K_MODE_MAX
125203c4805SLuis R. Rodriguez };
126203c4805SLuis R. Rodriguez 
127203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
128203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
129203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
130203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
131203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
132203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
133203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
134203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
135203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
136203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
137203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
138203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
139203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
140203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
141203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
142203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
143203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
144203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
145203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BT_COEX			= BIT(17)
146203c4805SLuis R. Rodriguez };
147203c4805SLuis R. Rodriguez 
148203c4805SLuis R. Rodriguez enum ath9k_capability_type {
149203c4805SLuis R. Rodriguez 	ATH9K_CAP_CIPHER = 0,
150203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_MIC,
151203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_SPLIT,
152203c4805SLuis R. Rodriguez 	ATH9K_CAP_DIVERSITY,
153203c4805SLuis R. Rodriguez 	ATH9K_CAP_TXPOW,
154203c4805SLuis R. Rodriguez 	ATH9K_CAP_MCAST_KEYSRCH,
155203c4805SLuis R. Rodriguez 	ATH9K_CAP_DS
156203c4805SLuis R. Rodriguez };
157203c4805SLuis R. Rodriguez 
158203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
159203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
160203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
161203c4805SLuis R. Rodriguez 	u16 total_queues;
162203c4805SLuis R. Rodriguez 	u16 keycache_size;
163203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
164203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
165203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
166203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
167203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
168203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
169203c4805SLuis R. Rodriguez 	u16 reg_cap;
170203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
171203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
172203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
173203c4805SLuis R. Rodriguez };
174203c4805SLuis R. Rodriguez 
175203c4805SLuis R. Rodriguez struct ath9k_ops_config {
176203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
177203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
178203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
179203c4805SLuis R. Rodriguez 	int ack_6mb;
180203c4805SLuis R. Rodriguez 	int cwm_ignore_extcca;
181203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
182203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
183203c4805SLuis R. Rodriguez 	u32 pcie_waen;
184203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
185203c4805SLuis R. Rodriguez 	u8 ht_enable;
186203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
187203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
188203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
189203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
190203c4805SLuis R. Rodriguez 	u32 enable_ani;
191203c4805SLuis R. Rodriguez 	u16 diversity_control;
192203c4805SLuis R. Rodriguez 	u16 antenna_switch_swap;
193203c4805SLuis R. Rodriguez 	int serialize_regmode;
194203c4805SLuis R. Rodriguez 	bool intr_mitigation;
195203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
196203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
197203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
198203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
199203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
200203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
201203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
202203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
203203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
204203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
205203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
206203c4805SLuis R. Rodriguez 	int spurmode;
207203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
208203c4805SLuis R. Rodriguez };
209203c4805SLuis R. Rodriguez 
210203c4805SLuis R. Rodriguez enum ath9k_int {
211203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
212203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
213203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
214203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
215203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
216203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
217203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
218203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
219203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
220203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
221203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
222203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
223203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
224203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
225203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
226203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
227203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
228203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
229203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
230203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
231203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
232203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
233203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
234203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
235203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
236203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
237203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
238203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
239203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
240203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
241203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
242203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
243203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
244203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
245203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
246203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
247203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
248203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
249203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
250203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
251203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
252203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
254203c4805SLuis R. Rodriguez };
255203c4805SLuis R. Rodriguez 
256203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
257203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
258203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
259203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
260203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
261203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
262203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
263203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
264203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
265203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
266203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
267203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
268203c4805SLuis R. Rodriguez 
269203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
270203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
271203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
272203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
273203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
274203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
275203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
276203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
277203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
278203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
279203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
280203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
281203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
282203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
283203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
284203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
285203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
286203c4805SLuis R. Rodriguez 
287203c4805SLuis R. Rodriguez struct ath9k_channel {
288203c4805SLuis R. Rodriguez 	struct ieee80211_channel *chan;
289203c4805SLuis R. Rodriguez 	u16 channel;
290203c4805SLuis R. Rodriguez 	u32 channelFlags;
291203c4805SLuis R. Rodriguez 	u32 chanmode;
292203c4805SLuis R. Rodriguez 	int32_t CalValid;
293203c4805SLuis R. Rodriguez 	bool oneTimeCalsDone;
294203c4805SLuis R. Rodriguez 	int8_t iCoff;
295203c4805SLuis R. Rodriguez 	int8_t qCoff;
296203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
297203c4805SLuis R. Rodriguez };
298203c4805SLuis R. Rodriguez 
299203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
300203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
301203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
302203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
303203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
304203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
305203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
306203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
307203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
308203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c)			\
309203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
310203c4805SLuis R. Rodriguez 	 (((_c)->channel % 20) != 0) &&			\
311203c4805SLuis R. Rodriguez 	 (((_c)->channel % 10) != 0))
312203c4805SLuis R. Rodriguez 
313203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
314203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
315203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
316203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
317203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
318203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
319203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
320203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
321203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
322203c4805SLuis R. Rodriguez 
323203c4805SLuis R. Rodriguez enum ath9k_power_mode {
324203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
325203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
326203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
327203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
328203c4805SLuis R. Rodriguez };
329203c4805SLuis R. Rodriguez 
330203c4805SLuis R. Rodriguez enum ath9k_ant_setting {
331203c4805SLuis R. Rodriguez 	ATH9K_ANT_VARIABLE = 0,
332203c4805SLuis R. Rodriguez 	ATH9K_ANT_FIXED_A,
333203c4805SLuis R. Rodriguez 	ATH9K_ANT_FIXED_B
334203c4805SLuis R. Rodriguez };
335203c4805SLuis R. Rodriguez 
336203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
337203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
338203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
339203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
340203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
341203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
342203c4805SLuis R. Rodriguez };
343203c4805SLuis R. Rodriguez 
344203c4805SLuis R. Rodriguez enum ser_reg_mode {
345203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
346203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
347203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
348203c4805SLuis R. Rodriguez };
349203c4805SLuis R. Rodriguez 
350203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
351203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
352203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
353203c4805SLuis R. Rodriguez 	u32 bs_intval;
354203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
355203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
356203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
357203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
358203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
359203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
360203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
361203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
362203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
363203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
364203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
365203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
366203c4805SLuis R. Rodriguez };
367203c4805SLuis R. Rodriguez 
368203c4805SLuis R. Rodriguez struct chan_centers {
369203c4805SLuis R. Rodriguez 	u16 synth_center;
370203c4805SLuis R. Rodriguez 	u16 ctl_center;
371203c4805SLuis R. Rodriguez 	u16 ext_center;
372203c4805SLuis R. Rodriguez };
373203c4805SLuis R. Rodriguez 
374203c4805SLuis R. Rodriguez enum {
375203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
376203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
377203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
378203c4805SLuis R. Rodriguez };
379203c4805SLuis R. Rodriguez 
380203c4805SLuis R. Rodriguez struct ath9k_hw_version {
381203c4805SLuis R. Rodriguez 	u32 magic;
382203c4805SLuis R. Rodriguez 	u16 devid;
383203c4805SLuis R. Rodriguez 	u16 subvendorid;
384203c4805SLuis R. Rodriguez 	u32 macVersion;
385203c4805SLuis R. Rodriguez 	u16 macRev;
386203c4805SLuis R. Rodriguez 	u16 phyRev;
387203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
388203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
389203c4805SLuis R. Rodriguez };
390203c4805SLuis R. Rodriguez 
391203c4805SLuis R. Rodriguez struct ath_hw {
392203c4805SLuis R. Rodriguez 	struct ath_softc *ah_sc;
393203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
394203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
395203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
396203c4805SLuis R. Rodriguez 	struct ath_regulatory regulatory;
397203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
398203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
399203c4805SLuis R. Rodriguez 
400203c4805SLuis R. Rodriguez 	union {
401203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
402203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
403203c4805SLuis R. Rodriguez 	} eeprom;
404203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
405203c4805SLuis R. Rodriguez 	enum ath9k_eep_map eep_map;
406203c4805SLuis R. Rodriguez 
407203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
408203c4805SLuis R. Rodriguez 	bool is_pciexpress;
409203c4805SLuis R. Rodriguez 	u8 macaddr[ETH_ALEN];
410203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
411203c4805SLuis R. Rodriguez 	u16 rfsilent;
412203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
413203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
414203c4805SLuis R. Rodriguez 	u32 btactive_gpio;
415203c4805SLuis R. Rodriguez 	u32 wlanactive_gpio;
416203c4805SLuis R. Rodriguez 	u32 ah_flags;
417203c4805SLuis R. Rodriguez 
418203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
419203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
420203c4805SLuis R. Rodriguez 	enum ath9k_power_mode restore_mode;
421203c4805SLuis R. Rodriguez 
422203c4805SLuis R. Rodriguez 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
423203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
424203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
425203c4805SLuis R. Rodriguez 
426203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
427203c4805SLuis R. Rodriguez 	u32 mask_reg;
428203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
429203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
430203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
431203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
432203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
433203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
434203c4805SLuis R. Rodriguez 	u32 atim_window;
435203c4805SLuis R. Rodriguez 	u16 antenna_switch_swap;
436203c4805SLuis R. Rodriguez 	enum ath9k_ant_setting diversity_control;
437203c4805SLuis R. Rodriguez 
438203c4805SLuis R. Rodriguez 	/* Calibration */
439cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
440cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
441cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
442cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
443cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
444cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
445cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
446cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
447203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
448203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
449203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
450203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
451203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
452203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
453203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
454203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
455203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
456203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
457203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
458203c4805SLuis R. Rodriguez 	union {
459203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
460203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
461203c4805SLuis R. Rodriguez 	} meas0;
462203c4805SLuis R. Rodriguez 	union {
463203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
464203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
465203c4805SLuis R. Rodriguez 	} meas1;
466203c4805SLuis R. Rodriguez 	union {
467203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
468203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
469203c4805SLuis R. Rodriguez 	} meas2;
470203c4805SLuis R. Rodriguez 	union {
471203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
472203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
473203c4805SLuis R. Rodriguez 	} meas3;
474203c4805SLuis R. Rodriguez 	u16 cal_samples;
475203c4805SLuis R. Rodriguez 
476203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
477203c4805SLuis R. Rodriguez 	u32 misc_mode;
478203c4805SLuis R. Rodriguez 	enum {
479203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
480203c4805SLuis R. Rodriguez 		USE_32KHZ,
481203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
482203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
483203c4805SLuis R. Rodriguez 
484203c4805SLuis R. Rodriguez 	/* RF */
485203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
486203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
487203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
488203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
489203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
490203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
491203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
492203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
493203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
494203c4805SLuis R. Rodriguez 
495203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
496203c4805SLuis R. Rodriguez 	u32 beacon_interval;
497203c4805SLuis R. Rodriguez 	u32 slottime;
498203c4805SLuis R. Rodriguez 	u32 acktimeout;
499203c4805SLuis R. Rodriguez 	u32 ctstimeout;
500203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
501203c4805SLuis R. Rodriguez 	u8 gbeacon_rate;
502203c4805SLuis R. Rodriguez 
503203c4805SLuis R. Rodriguez 	/* ANI */
504203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
505203c4805SLuis R. Rodriguez 	bool has_hw_phycounters;
506203c4805SLuis R. Rodriguez 	u32 aniperiod;
507203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
508203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
509203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
510203c4805SLuis R. Rodriguez 	int coarse_high[5];
511203c4805SLuis R. Rodriguez 	int coarse_low[5];
512203c4805SLuis R. Rodriguez 	int firpwr[5];
513203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
514203c4805SLuis R. Rodriguez 
515203c4805SLuis R. Rodriguez 	u32 intr_txqs;
516203c4805SLuis R. Rodriguez 	enum ath9k_ht_extprotspacing extprotspacing;
517203c4805SLuis R. Rodriguez 	u8 txchainmask;
518203c4805SLuis R. Rodriguez 	u8 rxchainmask;
519203c4805SLuis R. Rodriguez 
520203c4805SLuis R. Rodriguez 	u32 originalGain[22];
521203c4805SLuis R. Rodriguez 	int initPDADC;
522203c4805SLuis R. Rodriguez 	int PDADCdelta;
523203c4805SLuis R. Rodriguez 
524203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
525203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
526203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
527203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
528203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
529203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
530203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
531203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
532203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
533203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
534203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
535203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
536203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
537203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
538203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
539203c4805SLuis R. Rodriguez };
540203c4805SLuis R. Rodriguez 
541203c4805SLuis R. Rodriguez /* Attach, Detach, Reset */
542203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
543203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah);
544203c4805SLuis R. Rodriguez struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error);
545203c4805SLuis R. Rodriguez void ath9k_hw_rfdetach(struct ath_hw *ah);
546203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
547203c4805SLuis R. Rodriguez 		   bool bChannelChange);
548203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah);
549203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
550203c4805SLuis R. Rodriguez 			    u32 capability, u32 *result);
551203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
552203c4805SLuis R. Rodriguez 			    u32 capability, u32 setting, int *status);
553203c4805SLuis R. Rodriguez 
554203c4805SLuis R. Rodriguez /* Key Cache Management */
555203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
556203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
557203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
558203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
559203c4805SLuis R. Rodriguez 				 const u8 *mac);
560203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
561203c4805SLuis R. Rodriguez 
562203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
563203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
564203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
565203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
566203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
567203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
568203c4805SLuis R. Rodriguez #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
569203c4805SLuis R. Rodriguez void ath9k_enable_rfkill(struct ath_hw *ah);
570203c4805SLuis R. Rodriguez #endif
571203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
572203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
573203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
574203c4805SLuis R. Rodriguez 			       enum ath9k_ant_setting settings,
575203c4805SLuis R. Rodriguez 			       struct ath9k_channel *chan,
576203c4805SLuis R. Rodriguez 			       u8 *tx_chainmask, u8 *rx_chainmask,
577203c4805SLuis R. Rodriguez 			       u8 *antenna_cfgd);
578203c4805SLuis R. Rodriguez 
579203c4805SLuis R. Rodriguez /* General Operation */
580203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
581203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
582203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
5834f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
5844f0fc7c3SLuis R. Rodriguez 			   const struct ath_rate_table *rates,
585203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
586203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
587203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
588203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
589203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
590203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
591203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
592203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
593*8fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
594203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
595203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
596203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
597203c4805SLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_softc *sc);
598203c4805SLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_softc *sc);
599203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
600203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
601203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
602203c4805SLuis R. Rodriguez bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
603203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
604203c4805SLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
605203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
606203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
607203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
608203c4805SLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah,
609203c4805SLuis R. Rodriguez 		       enum ath9k_power_mode mode);
610203c4805SLuis R. Rodriguez void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore);
611203c4805SLuis R. Rodriguez 
612203c4805SLuis R. Rodriguez /* Interrupt Handling */
613203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah);
614203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
615203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah);
616203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
617203c4805SLuis R. Rodriguez 
618203c4805SLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah);
619203c4805SLuis R. Rodriguez 
620203c4805SLuis R. Rodriguez #endif
621