xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 8060e169e02fe855f5533b5ef6af1f23ae2db0c4)
1203c4805SLuis R. Rodriguez /*
2b3950e6aSLuis R. Rodriguez  * Copyright (c) 2008-2010 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
463050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
477976b426SLuis R. Rodriguez 
48203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
497976b426SLuis R. Rodriguez 
50203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
51203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
52203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
53203c4805SLuis R. Rodriguez 
54fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
55fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
57fe12946eSVasanthakumar Thiagarajan 
58e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
59e3d01bfcSLuis R. Rodriguez 
60cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
61cfe8cba9SLuis R. Rodriguez 
6204658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
63990b70abSLuis R. Rodriguez 
64cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
65cac4220bSFelix Fietkau 
66203c4805SLuis R. Rodriguez /* Register read/write primitives */
679e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
689e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
699e4bffd2SLuis R. Rodriguez 
709e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
719e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
72203c4805SLuis R. Rodriguez 
7320b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
7420b3efd9SSujith 	do {								\
75435c1610SFelix Fietkau 		if (ath9k_hw_common(_ah)->ops->enable_write_buffer)	\
7620b3efd9SSujith 			ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
7720b3efd9SSujith 	} while (0)
7820b3efd9SSujith 
7920b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
8020b3efd9SSujith 	do {								\
81435c1610SFelix Fietkau 		if (ath9k_hw_common(_ah)->ops->write_flush)		\
8220b3efd9SSujith 			ath9k_hw_common(_ah)->ops->write_flush((_ah));	\
8320b3efd9SSujith 	} while (0)
8420b3efd9SSujith 
85203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
86203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
87203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
88203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
89203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
90203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
91203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
921547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
931547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
94203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
95203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
96203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
97203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
98203c4805SLuis R. Rodriguez 
99203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
100203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
101203c4805SLuis R. Rodriguez 			udelay(1);		\
102203c4805SLuis R. Rodriguez 	} while (0)
103203c4805SLuis R. Rodriguez 
104203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
105203c4805SLuis R. Rodriguez 		int r;							\
106203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
107203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
108203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
109203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
110203c4805SLuis R. Rodriguez 		}							\
111203c4805SLuis R. Rodriguez 	} while (0)
112203c4805SLuis R. Rodriguez 
113203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
114203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
116203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1171773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
120203c4805SLuis R. Rodriguez 
121203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
122203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
123203c4805SLuis R. Rodriguez 
124203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
12563a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
126203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
127203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
128203c4805SLuis R. Rodriguez 
129203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
130203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
131203c4805SLuis R. Rodriguez 
132203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
133203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
134203c4805SLuis R. Rodriguez 
135203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
136203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
137f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
138203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
139203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
140d8caa839SSujith #define POWER_UP_TIME               10000
141203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
142203c4805SLuis R. Rodriguez 
143203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
144203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
145203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
146203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
147203c4805SLuis R. Rodriguez 
148203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
149203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
150203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
151203c4805SLuis R. Rodriguez 
152203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
153203c4805SLuis R. Rodriguez 
154ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
155ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
156ceb26445SVasanthakumar Thiagarajan 
157717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES    32
158717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ              24
159717f6bedSFelix Fietkau 
160066dae93SFelix Fietkau enum ath_hw_txq_subtype {
161066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
162066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
163066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
164066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
165066dae93SFelix Fietkau };
166066dae93SFelix Fietkau 
16713ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
16813ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
16913ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
17013ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
17113ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
17213ce3e99SLuis R. Rodriguez };
17313ce3e99SLuis R. Rodriguez 
174203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
175364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
176364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
177364734faSFelix Fietkau 	ATH9K_HW_CAP_CST                        = BIT(2),
178364734faSFelix Fietkau 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(3),
179364734faSFelix Fietkau 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
180364734faSFelix Fietkau 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
181364734faSFelix Fietkau 	ATH9K_HW_CAP_EDMA			= BIT(6),
182364734faSFelix Fietkau 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
183364734faSFelix Fietkau 	ATH9K_HW_CAP_LDPC			= BIT(8),
184364734faSFelix Fietkau 	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
185364734faSFelix Fietkau 	ATH9K_HW_CAP_SGI_20			= BIT(10),
186364734faSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(11),
187364734faSFelix Fietkau 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
188d4659912SFelix Fietkau 	ATH9K_HW_CAP_2GHZ			= BIT(13),
189d4659912SFelix Fietkau 	ATH9K_HW_CAP_5GHZ			= BIT(14),
190ea066d5aSMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(15),
191203c4805SLuis R. Rodriguez };
192203c4805SLuis R. Rodriguez 
193203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
194203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
195203c4805SLuis R. Rodriguez 	u16 total_queues;
196203c4805SLuis R. Rodriguez 	u16 keycache_size;
197203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
198203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
199203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
200203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
201203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
202203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
203203c4805SLuis R. Rodriguez 	u16 reg_cap;
204203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
205203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
206203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
207ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
208ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
209ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
210162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2115088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
212*8060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
213*8060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
214203c4805SLuis R. Rodriguez };
215203c4805SLuis R. Rodriguez 
216203c4805SLuis R. Rodriguez struct ath9k_ops_config {
217203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
218203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
219203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
220203c4805SLuis R. Rodriguez 	int ack_6mb;
22141f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
222203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
2236a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
224203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
225203c4805SLuis R. Rodriguez 	u32 pcie_waen;
226203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
227203c4805SLuis R. Rodriguez 	u8 ht_enable;
228203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
229203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
230203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
231203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
232203c4805SLuis R. Rodriguez 	u32 enable_ani;
233203c4805SLuis R. Rodriguez 	int serialize_regmode;
2340ce024cbSSujith 	bool rx_intr_mitigation;
23555e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
236203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
237203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
238203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
239203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
240203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
241203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
242203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
243203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
244203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
245203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
246203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
247203c4805SLuis R. Rodriguez 	int spurmode;
248203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
249f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
250e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
251203c4805SLuis R. Rodriguez };
252203c4805SLuis R. Rodriguez 
253203c4805SLuis R. Rodriguez enum ath9k_int {
254203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
256b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
257b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
259203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
261203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
264aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
278ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
279203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
284203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
285203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
286203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
287203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
289203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
290203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
291203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
292203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
293203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
294203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
295203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
296203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
297203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
298203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
299203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
300203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
301203c4805SLuis R. Rodriguez };
302203c4805SLuis R. Rodriguez 
303203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
304203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
305203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
306203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
307203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
308203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
309203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
310203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
311203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
312203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
313203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
314203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
315203c4805SLuis R. Rodriguez 
316203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
317203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
318203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
319203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
320203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
321203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
322203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
323203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
324203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
325203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
326203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
327203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
328203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
329203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
330203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
331203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
332203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
333203c4805SLuis R. Rodriguez 
33420bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
335203c4805SLuis R. Rodriguez 	u16 channel;
336203c4805SLuis R. Rodriguez 	u32 channelFlags;
337203c4805SLuis R. Rodriguez 	int32_t CalValid;
338203c4805SLuis R. Rodriguez 	int8_t iCoff;
339203c4805SLuis R. Rodriguez 	int8_t qCoff;
340717f6bedSFelix Fietkau 	bool paprd_done;
3414254bc1cSFelix Fietkau 	bool nfcal_pending;
34270cf1533SFelix Fietkau 	bool nfcal_interference;
343717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
344717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
34520bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
34620bd2a09SFelix Fietkau };
34720bd2a09SFelix Fietkau 
34820bd2a09SFelix Fietkau struct ath9k_channel {
34920bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
350093115b7SFelix Fietkau 	struct ar5416AniState ani;
35120bd2a09SFelix Fietkau 	u16 channel;
35220bd2a09SFelix Fietkau 	u32 channelFlags;
35320bd2a09SFelix Fietkau 	u32 chanmode;
354d9891c78SFelix Fietkau 	s16 noisefloor;
355203c4805SLuis R. Rodriguez };
356203c4805SLuis R. Rodriguez 
357203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
358203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
359203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
360203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
361203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
362203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
363203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
364203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
365203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3666b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
367203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3686b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
369203c4805SLuis R. Rodriguez 
370203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
371203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
372203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
373203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
374203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
375203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
376203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
377203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
378203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
379203c4805SLuis R. Rodriguez 
380203c4805SLuis R. Rodriguez enum ath9k_power_mode {
381203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
382203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
383203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
384203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
385203c4805SLuis R. Rodriguez };
386203c4805SLuis R. Rodriguez 
387203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
388203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
389203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
390203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
391203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
392203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
393203c4805SLuis R. Rodriguez };
394203c4805SLuis R. Rodriguez 
395203c4805SLuis R. Rodriguez enum ser_reg_mode {
396203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
397203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
398203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
399203c4805SLuis R. Rodriguez };
400203c4805SLuis R. Rodriguez 
401ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
402ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
403ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
404ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
405ad7b8060SVasanthakumar Thiagarajan };
406ad7b8060SVasanthakumar Thiagarajan 
407203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
408203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
409203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
410203c4805SLuis R. Rodriguez 	u32 bs_intval;
411203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
412203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
413203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
414203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
415203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
416203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
417203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
418203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
419203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
420203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
421203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
422203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
423203c4805SLuis R. Rodriguez };
424203c4805SLuis R. Rodriguez 
425203c4805SLuis R. Rodriguez struct chan_centers {
426203c4805SLuis R. Rodriguez 	u16 synth_center;
427203c4805SLuis R. Rodriguez 	u16 ctl_center;
428203c4805SLuis R. Rodriguez 	u16 ext_center;
429203c4805SLuis R. Rodriguez };
430203c4805SLuis R. Rodriguez 
431203c4805SLuis R. Rodriguez enum {
432203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
433203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
434203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
435203c4805SLuis R. Rodriguez };
436203c4805SLuis R. Rodriguez 
437203c4805SLuis R. Rodriguez struct ath9k_hw_version {
438203c4805SLuis R. Rodriguez 	u32 magic;
439203c4805SLuis R. Rodriguez 	u16 devid;
440203c4805SLuis R. Rodriguez 	u16 subvendorid;
441203c4805SLuis R. Rodriguez 	u32 macVersion;
442203c4805SLuis R. Rodriguez 	u16 macRev;
443203c4805SLuis R. Rodriguez 	u16 phyRev;
444203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
445203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
446aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
447203c4805SLuis R. Rodriguez };
448203c4805SLuis R. Rodriguez 
449ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
450ff155a45SVasanthakumar Thiagarajan 
451ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
452ff155a45SVasanthakumar Thiagarajan 
453ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
454ff155a45SVasanthakumar Thiagarajan 
455ff155a45SVasanthakumar Thiagarajan /*
45677c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
457ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
458ff155a45SVasanthakumar Thiagarajan  */
459c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
460ff155a45SVasanthakumar Thiagarajan 
461ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
462ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
463ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
464ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
465ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
466ff155a45SVasanthakumar Thiagarajan };
467ff155a45SVasanthakumar Thiagarajan 
468ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
469ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
470ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
471ff155a45SVasanthakumar Thiagarajan 	void *arg;
472ff155a45SVasanthakumar Thiagarajan 	u8 index;
473ff155a45SVasanthakumar Thiagarajan };
474ff155a45SVasanthakumar Thiagarajan 
475ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
476ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
477ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
478ff155a45SVasanthakumar Thiagarajan 	union {
479ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
480ff155a45SVasanthakumar Thiagarajan 		u16 val;
481ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
482ff155a45SVasanthakumar Thiagarajan };
483ff155a45SVasanthakumar Thiagarajan 
48421cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
48521cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
48621cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
48721cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
48821cc630fSVasanthakumar Thiagarajan };
48921cc630fSVasanthakumar Thiagarajan 
490d70357d5SLuis R. Rodriguez /**
4914e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
4924e8c14e9SFelix Fietkau  *
4934e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
4944e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
4954e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
4964e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
4974e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
4984e8c14e9SFelix Fietkau  *	radar pulse (dB step)
4994e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5004e8c14e9SFelix Fietkau  *	gone (dB step)
5014e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5024e8c14e9SFelix Fietkau  *
5034e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5044e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5054e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5064e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5074e8c14e9SFelix Fietkau  *
5084e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5094e8c14e9SFelix Fietkau  */
5104e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5114e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5124e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5134e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5144e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5154e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5164e8c14e9SFelix Fietkau 
5174e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5184e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5194e8c14e9SFelix Fietkau 	int fir_power;
5204e8c14e9SFelix Fietkau 
5214e8c14e9SFelix Fietkau 	bool ext_channel;
5224e8c14e9SFelix Fietkau };
5234e8c14e9SFelix Fietkau 
5244e8c14e9SFelix Fietkau /**
525d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
526d70357d5SLuis R. Rodriguez  *
527d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
528d70357d5SLuis R. Rodriguez  * by the hardware core.
529d70357d5SLuis R. Rodriguez  *
530795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
531795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
532795f5e2cSLuis R. Rodriguez  *
533d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
534991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
535d70357d5SLuis R. Rodriguez  * @macversion_supported: If this specific mac revision is supported
5368fe65368SLuis R. Rodriguez  *
5378fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5388fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5398fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5408fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5418fe65368SLuis R. Rodriguez  * @set_rf_regs:
54264773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
54364773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
544795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
545795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
546ac0bb767SLuis R. Rodriguez  *
547e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
548e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
549d70357d5SLuis R. Rodriguez  */
550d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
551795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
552d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
553795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
554795f5e2cSLuis R. Rodriguez 
555d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
556991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
557d70357d5SLuis R. Rodriguez 	bool (*macversion_supported)(u32 macversion);
558795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
559795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5608fe65368SLuis R. Rodriguez 
5618fe65368SLuis R. Rodriguez 	/* PHY ops */
5628fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5638fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5648fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5658fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5668fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5678fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5688fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5698fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5708fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5718fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5728fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5738fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5748fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5758fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5768fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5778fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5788fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5798fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5808fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5818fe65368SLuis R. Rodriguez 	void (*enable_rfkill)(struct ath_hw *ah);
5828fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5838fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
58464773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
58564773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
586c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
587c16fcb49SFelix Fietkau 			    int param);
588641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
5894e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
5904e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
591ac0bb767SLuis R. Rodriguez 
592ac0bb767SLuis R. Rodriguez 	/* ANI */
593e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
594d70357d5SLuis R. Rodriguez };
595d70357d5SLuis R. Rodriguez 
596d70357d5SLuis R. Rodriguez /**
597d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
598d70357d5SLuis R. Rodriguez  *
599d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
600d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
601d70357d5SLuis R. Rodriguez  *
602d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
603795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
604d70357d5SLuis R. Rodriguez  */
605d70357d5SLuis R. Rodriguez struct ath_hw_ops {
606d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
607d70357d5SLuis R. Rodriguez 				     int restore,
608d70357d5SLuis R. Rodriguez 				     int power_off);
609cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
61087d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
61187d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
612795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
613795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
614795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
615795f5e2cSLuis R. Rodriguez 			  bool longcal);
61655e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
617cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
618cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
619cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
620cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
621cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
622cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
623cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
624cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
625cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
626cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
627cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
628cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
629cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
630cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
631cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
632cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
633cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
634cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
635cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
636cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
637cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
638cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
639cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
640cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
641cc610ac0SVasanthakumar Thiagarajan 				     u32 burstDuration);
642cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
643cc610ac0SVasanthakumar Thiagarajan 				       u32 vmf);
644d70357d5SLuis R. Rodriguez };
645d70357d5SLuis R. Rodriguez 
646f2552e28SFelix Fietkau struct ath_nf_limits {
647f2552e28SFelix Fietkau 	s16 max;
648f2552e28SFelix Fietkau 	s16 min;
649f2552e28SFelix Fietkau 	s16 nominal;
650f2552e28SFelix Fietkau };
651f2552e28SFelix Fietkau 
652203c4805SLuis R. Rodriguez struct ath_hw {
653b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
65427c51f1aSLuis R. Rodriguez 	struct ath_common common;
655203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
656203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
657203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
658cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
659203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
660203c4805SLuis R. Rodriguez 
661203c4805SLuis R. Rodriguez 	union {
662203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
663203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
664475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
66515c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
666203c4805SLuis R. Rodriguez 	} eeprom;
667203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
668203c4805SLuis R. Rodriguez 
669203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
670203c4805SLuis R. Rodriguez 	bool is_pciexpress;
6715f841b41SRajkumar Manoharan 	bool is_monitoring;
6722eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
673203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
674f2552e28SFelix Fietkau 
675bbacee13SFelix Fietkau 	u32 nf_regs[6];
676f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
677f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
678203c4805SLuis R. Rodriguez 	u16 rfsilent;
679203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
680203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
681203c4805SLuis R. Rodriguez 	u32 ah_flags;
682203c4805SLuis R. Rodriguez 
683d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
684d7e7d229SLuis R. Rodriguez 
685203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
686203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
687203c4805SLuis R. Rodriguez 
68820bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
689a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
690203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
691203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
692203c4805SLuis R. Rodriguez 
693203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
6943069168cSPavel Roskin 	enum ath9k_int imask;
69574bad5cbSPavel Roskin 	u32 imrs2_reg;
696203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
697203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
698203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
699203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
700203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
701203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
702203c4805SLuis R. Rodriguez 	u32 atim_window;
703203c4805SLuis R. Rodriguez 
704203c4805SLuis R. Rodriguez 	/* Calibration */
7056497827fSFelix Fietkau 	u32 supp_cals;
706cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
707cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
708cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
709df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
710cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
711cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
712cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
713203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
714203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
715203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
716203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
717203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
718203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
719203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
720203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
721203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
722203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
723203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
724203c4805SLuis R. Rodriguez 	union {
725203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
726203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
727203c4805SLuis R. Rodriguez 	} meas0;
728203c4805SLuis R. Rodriguez 	union {
729203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
730203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
731203c4805SLuis R. Rodriguez 	} meas1;
732203c4805SLuis R. Rodriguez 	union {
733203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
734203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
735203c4805SLuis R. Rodriguez 	} meas2;
736203c4805SLuis R. Rodriguez 	union {
737203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
738203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
739203c4805SLuis R. Rodriguez 	} meas3;
740203c4805SLuis R. Rodriguez 	u16 cal_samples;
741203c4805SLuis R. Rodriguez 
742203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
743203c4805SLuis R. Rodriguez 	u32 misc_mode;
744203c4805SLuis R. Rodriguez 	enum {
745203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
746203c4805SLuis R. Rodriguez 		USE_32KHZ,
747203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
748203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
749203c4805SLuis R. Rodriguez 
750d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
751d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
752d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
753d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
754d70357d5SLuis R. Rodriguez 
755e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
756203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
757203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
758203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
759203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
760203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
761203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
762203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
763203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
764203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
765203c4805SLuis R. Rodriguez 
766597a94b3SFelix Fietkau 	u8 txpower_limit;
767203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
768e239d859SFelix Fietkau 	int coverage_class;
769203c4805SLuis R. Rodriguez 	u32 beacon_interval;
770203c4805SLuis R. Rodriguez 	u32 slottime;
771203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
772203c4805SLuis R. Rodriguez 
773203c4805SLuis R. Rodriguez 	/* ANI */
774203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
775203c4805SLuis R. Rodriguez 	u32 aniperiod;
776203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
777203c4805SLuis R. Rodriguez 	int coarse_high[5];
778203c4805SLuis R. Rodriguez 	int coarse_low[5];
779203c4805SLuis R. Rodriguez 	int firpwr[5];
780203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
781203c4805SLuis R. Rodriguez 
782af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
783766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
784af03abecSLuis R. Rodriguez 
785203c4805SLuis R. Rodriguez 	u32 intr_txqs;
786203c4805SLuis R. Rodriguez 	u8 txchainmask;
787203c4805SLuis R. Rodriguez 	u8 rxchainmask;
788203c4805SLuis R. Rodriguez 
789c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
790c5d0855aSFelix Fietkau 
791203c4805SLuis R. Rodriguez 	u32 originalGain[22];
792203c4805SLuis R. Rodriguez 	int initPDADC;
793203c4805SLuis R. Rodriguez 	int PDADCdelta;
79408fc5c1bSVivek Natarajan 	u8 led_pin;
795203c4805SLuis R. Rodriguez 
796203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
797203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
798203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
799203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
800203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
801203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
802203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
803203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
804203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
806203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
807203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
80813ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
811203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8128564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
813193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
814193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
81570807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
81670807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
81770807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
81870807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
81970807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
820ff155a45SVasanthakumar Thiagarajan 
82113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
82213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
82313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
82413ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
82513ce3e99SLuis R. Rodriguez 
826ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
827ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
828ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
829744d4025SVasanthakumar Thiagarajan 
830744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
831744d4025SVasanthakumar Thiagarajan 	void *ts_start;
832744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
833744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
834744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
835744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
836aea702b7SLuis R. Rodriguez 
837aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
838aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
839717f6bedSFelix Fietkau 
840717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
841717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8429a658d2bSLuis R. Rodriguez 	/*
8439a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8449a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8459a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8469a658d2bSLuis R. Rodriguez 	 */
8479a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8486ee63f55SSenthil Balasubramanian 
8496ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8506ee63f55SSenthil Balasubramanian 	u32 ent_mode;
851203c4805SLuis R. Rodriguez };
852203c4805SLuis R. Rodriguez 
8539e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8549e4bffd2SLuis R. Rodriguez {
8559e4bffd2SLuis R. Rodriguez 	return &ah->common;
8569e4bffd2SLuis R. Rodriguez }
8579e4bffd2SLuis R. Rodriguez 
8589e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8599e4bffd2SLuis R. Rodriguez {
8609e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8619e4bffd2SLuis R. Rodriguez }
8629e4bffd2SLuis R. Rodriguez 
863d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
864d70357d5SLuis R. Rodriguez {
865d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
866d70357d5SLuis R. Rodriguez }
867d70357d5SLuis R. Rodriguez 
868d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
869d70357d5SLuis R. Rodriguez {
870d70357d5SLuis R. Rodriguez 	return &ah->ops;
871d70357d5SLuis R. Rodriguez }
872d70357d5SLuis R. Rodriguez 
873f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
874203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
875285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
876f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
877203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
87820bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
879a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8808fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
881203c4805SLuis R. Rodriguez 
882203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
883203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
884203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
885203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
886203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
887203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
888203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
889203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
89021cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
89121cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
89221cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
89321cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
894203c4805SLuis R. Rodriguez 
895203c4805SLuis R. Rodriguez /* General Operation */
896203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
897203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
898203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
8994f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
900545750d3SFelix Fietkau 			   u8 phy, int kbps,
901203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
902203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
903203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
904203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
905203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
906203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
907203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
908203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
909de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
910203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
911203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
912f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
913f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
914203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
915203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
916203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
91754e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9180005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
91925c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
920203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
921203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
922203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
923c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
924a91d75aeSLuis R. Rodriguez 
9259ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
926a91d75aeSLuis R. Rodriguez 
927ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
928ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
929ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
930ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
931ff155a45SVasanthakumar Thiagarajan 					  void *arg,
932ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
933cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
934cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
935cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
936cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
937cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
938cd9bf689SLuis R. Rodriguez 
939ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
940ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
941ff155a45SVasanthakumar Thiagarajan 
942f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9432da4f01aSLuis R. Rodriguez 
94405020d23SSujith /* HTC */
94505020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
94605020d23SSujith 
9478fe65368SLuis R. Rodriguez /* PHY */
9488fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9498fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9508fe65368SLuis R. Rodriguez 
951ebd5a14aSLuis R. Rodriguez /*
952ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
953ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
954ebd5a14aSLuis R. Rodriguez  */
955d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
956ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
95778ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
958e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah);
9596c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
960d8f492b7SLuis R. Rodriguez 
961641d9921SFelix Fietkau /*
962aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
963641d9921SFelix Fietkau  * for older families
964641d9921SFelix Fietkau  */
965aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
966aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
967aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
968717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
969717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
97020bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
971717f6bedSFelix Fietkau 					int chain);
97220bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
97320bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
974717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
975717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
976717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
977717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
978641d9921SFelix Fietkau 
979641d9921SFelix Fietkau /* Hardware family op attach helpers */
9808fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
9818525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
9828525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
9838fe65368SLuis R. Rodriguez 
984795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
985795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
986795f5e2cSLuis R. Rodriguez 
987b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
988b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
989b3950e6aSLuis R. Rodriguez 
990c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
991ac0bb767SLuis R. Rodriguez /*
992ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
993ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
994ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
995e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
996e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
997ac0bb767SLuis R. Rodriguez  */
998e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
9998eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1000bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah);
100195792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1002ac0bb767SLuis R. Rodriguez 
10037b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
10047b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
10057b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10067b6840abSVasanthakumar Thiagarajan 
100773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
100873377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
100973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
101073377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
101173377256SLuis R. Rodriguez 
1012203c4805SLuis R. Rodriguez #endif
1013