xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 7dc181c273861c4d96991f59a4fdcda3a3eaccae)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
485a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580	0x0033
49423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462	0x0034
5003689301SGabor Juhos #define AR9300_DEVID_AR9330	0x0035
517976b426SLuis R. Rodriguez 
52203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
537976b426SLuis R. Rodriguez 
54203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
55203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
56203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
57203c4805SLuis R. Rodriguez 
58fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
59fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
60fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
61fe12946eSVasanthakumar Thiagarajan 
62a6ef530fSVivek Natarajan #define AR9300_NUM_BT_WEIGHTS   4
63a6ef530fSVivek Natarajan #define AR9300_NUM_WLAN_WEIGHTS 4
64a6ef530fSVivek Natarajan 
65e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
66e3d01bfcSLuis R. Rodriguez 
67cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
68cfe8cba9SLuis R. Rodriguez 
6904658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
70990b70abSLuis R. Rodriguez 
71cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
72cac4220bSFelix Fietkau 
73203c4805SLuis R. Rodriguez /* Register read/write primitives */
749e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
75f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
769e4bffd2SLuis R. Rodriguez 
779e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
78f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
79203c4805SLuis R. Rodriguez 
8009a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
81f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
8209a525d3SSujith Manoharan 
83845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
84845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
85845e03c9SFelix Fietkau 
8620b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
8720b3efd9SSujith 	do {								\
88f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
89f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
9020b3efd9SSujith 	} while (0)
9120b3efd9SSujith 
9220b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9320b3efd9SSujith 	do {								\
94f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
95f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
9620b3efd9SSujith 	} while (0)
9720b3efd9SSujith 
9826526202SRajkumar Manoharan #define PR_EEP(_s, _val)						\
9926526202SRajkumar Manoharan 	do {								\
10026526202SRajkumar Manoharan 		len += snprintf(buf + len, size - len, "%20s : %10d\n",	\
10126526202SRajkumar Manoharan 				_s, (_val));				\
10226526202SRajkumar Manoharan 	} while (0)
10326526202SRajkumar Manoharan 
104203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
105203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
106203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
107845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1081547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1091547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
110203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
111845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
112203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
113845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
114203c4805SLuis R. Rodriguez 
115203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
116e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
117e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
118e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
119203c4805SLuis R. Rodriguez 			udelay(1);				\
120203c4805SLuis R. Rodriguez 	} while (0)
121203c4805SLuis R. Rodriguez 
122a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
123a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
124203c4805SLuis R. Rodriguez 
125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1291773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
130203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
131203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
134203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
135203c4805SLuis R. Rodriguez 
136203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1370b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
138203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
139203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
140203c4805SLuis R. Rodriguez 
141203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
142203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
143203c4805SLuis R. Rodriguez 
144203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
145203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
146203c4805SLuis R. Rodriguez 
147203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
148203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
149f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
150203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
151203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
152d8caa839SSujith #define POWER_UP_TIME               10000
153203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
154331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START		5700
155331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START		5400
156203c4805SLuis R. Rodriguez 
157203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
158203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
159203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
160203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
161203c4805SLuis R. Rodriguez 
162203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
163203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
164203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
165203c4805SLuis R. Rodriguez 
166203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
167203c4805SLuis R. Rodriguez 
168ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
169ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
170ceb26445SVasanthakumar Thiagarajan 
171717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES	32
172717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ			24
1730e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
174717f6bedSFelix Fietkau 
175066dae93SFelix Fietkau enum ath_hw_txq_subtype {
176066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
177066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
178066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
179066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
180066dae93SFelix Fietkau };
181066dae93SFelix Fietkau 
18213ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
18313ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
18413ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
18513ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
18613ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
18713ce3e99SLuis R. Rodriguez };
18813ce3e99SLuis R. Rodriguez 
189203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
190364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
191364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
192364734faSFelix Fietkau 	ATH9K_HW_CAP_CST                        = BIT(2),
193364734faSFelix Fietkau 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
194364734faSFelix Fietkau 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
195364734faSFelix Fietkau 	ATH9K_HW_CAP_EDMA			= BIT(6),
196364734faSFelix Fietkau 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
197364734faSFelix Fietkau 	ATH9K_HW_CAP_LDPC			= BIT(8),
198364734faSFelix Fietkau 	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
199364734faSFelix Fietkau 	ATH9K_HW_CAP_SGI_20			= BIT(10),
200364734faSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(11),
201364734faSFelix Fietkau 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
202d4659912SFelix Fietkau 	ATH9K_HW_CAP_2GHZ			= BIT(13),
203d4659912SFelix Fietkau 	ATH9K_HW_CAP_5GHZ			= BIT(14),
204ea066d5aSMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(15),
205324c74adSRajkumar Manoharan 	ATH9K_HW_CAP_RTT			= BIT(16),
206*7dc181c2SRajkumar Manoharan 	ATH9K_HW_CAP_MCI			= BIT(17),
207203c4805SLuis R. Rodriguez };
208203c4805SLuis R. Rodriguez 
209203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
210203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
211203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
212203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
213203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
21447c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
21547c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
216203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
217ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
218ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
219ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
220162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2215088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
2228060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
2238060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
224203c4805SLuis R. Rodriguez };
225203c4805SLuis R. Rodriguez 
226203c4805SLuis R. Rodriguez struct ath9k_ops_config {
227203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
228203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
229203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
230203c4805SLuis R. Rodriguez 	int ack_6mb;
23141f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
2326a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
233203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
234203c4805SLuis R. Rodriguez 	u32 pcie_waen;
235203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
2366f481010SLuis R. Rodriguez 	u8 paprd_disable;
237203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
238203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
239203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
240203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
241203c4805SLuis R. Rodriguez 	u32 enable_ani;
242203c4805SLuis R. Rodriguez 	int serialize_regmode;
2430ce024cbSSujith 	bool rx_intr_mitigation;
24455e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
245203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
246203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
247203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
248203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
249203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
250203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
251203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
252203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
253203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
254203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
255203c4805SLuis R. Rodriguez 	int spurmode;
256203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
257f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
258e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
259203c4805SLuis R. Rodriguez };
260203c4805SLuis R. Rodriguez 
261203c4805SLuis R. Rodriguez enum ath9k_int {
262203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
264b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
265b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
272aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
279203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
284203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
285203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
286ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
287203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
289203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
290203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
291203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
292203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
293203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
294203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
295203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
296203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
297203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
298203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
299203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
300203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
301203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
302203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
303203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
304203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
305203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
306203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
307203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
308203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
309203c4805SLuis R. Rodriguez };
310203c4805SLuis R. Rodriguez 
311203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
312203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
313203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
314203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
315203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
316203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
317203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
318203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
319203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
320203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
321203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
322203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
323203c4805SLuis R. Rodriguez 
324203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
325203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
326203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
327203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
328203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
329203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
330203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
331203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
332203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
333203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
334203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
335203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
336203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
337203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
338203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
339203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
340203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
341203c4805SLuis R. Rodriguez 
342324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY     6
343324c74adSRajkumar Manoharan #define RTT_HIST_MAX            3
344324c74adSRajkumar Manoharan struct ath9k_rtt_hist {
345324c74adSRajkumar Manoharan 	u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
346324c74adSRajkumar Manoharan 	u8 num_readings;
347324c74adSRajkumar Manoharan };
348324c74adSRajkumar Manoharan 
3495f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT	8
35077a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY	16
3515f0c04eaSRajkumar Manoharan 
35220bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
353203c4805SLuis R. Rodriguez 	u16 channel;
354203c4805SLuis R. Rodriguez 	u32 channelFlags;
355203c4805SLuis R. Rodriguez 	int32_t CalValid;
356203c4805SLuis R. Rodriguez 	int8_t iCoff;
357203c4805SLuis R. Rodriguez 	int8_t qCoff;
358717f6bedSFelix Fietkau 	bool paprd_done;
3594254bc1cSFelix Fietkau 	bool nfcal_pending;
36070cf1533SFelix Fietkau 	bool nfcal_interference;
3615f0c04eaSRajkumar Manoharan 	bool done_txiqcal_once;
36277a5a664SRajkumar Manoharan 	bool done_txclcal_once;
363717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
364717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
3655f0c04eaSRajkumar Manoharan 	u32 num_measures[AR9300_MAX_CHAINS];
3665f0c04eaSRajkumar Manoharan 	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
36777a5a664SRajkumar Manoharan 	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
36820bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
369324c74adSRajkumar Manoharan 	struct ath9k_rtt_hist rtt_hist;
37020bd2a09SFelix Fietkau };
37120bd2a09SFelix Fietkau 
37220bd2a09SFelix Fietkau struct ath9k_channel {
37320bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
374093115b7SFelix Fietkau 	struct ar5416AniState ani;
37520bd2a09SFelix Fietkau 	u16 channel;
37620bd2a09SFelix Fietkau 	u32 channelFlags;
37720bd2a09SFelix Fietkau 	u32 chanmode;
378d9891c78SFelix Fietkau 	s16 noisefloor;
379203c4805SLuis R. Rodriguez };
380203c4805SLuis R. Rodriguez 
381203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
382203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
383203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
384203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
385203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
386203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
387203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
388203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
389203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3906b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
391203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3926b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
393203c4805SLuis R. Rodriguez 
394203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
395203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
396203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
397203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
398203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
399203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
400203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
401203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
402203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
403203c4805SLuis R. Rodriguez 
404203c4805SLuis R. Rodriguez enum ath9k_power_mode {
405203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
406203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
407203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
408203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
409203c4805SLuis R. Rodriguez };
410203c4805SLuis R. Rodriguez 
411203c4805SLuis R. Rodriguez enum ser_reg_mode {
412203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
413203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
414203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
415203c4805SLuis R. Rodriguez };
416203c4805SLuis R. Rodriguez 
417ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
418ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
419ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
420ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
421ad7b8060SVasanthakumar Thiagarajan };
422ad7b8060SVasanthakumar Thiagarajan 
423*7dc181c2SRajkumar Manoharan enum ath_mci_gpm_coex_profile_type {
424*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_UNKNOWN,
425*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_RFCOMM,
426*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_A2DP,
427*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_HID,
428*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_BNEP,
429*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_VOICE,
430*7dc181c2SRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_MAX
431*7dc181c2SRajkumar Manoharan };
432*7dc181c2SRajkumar Manoharan 
433203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
434203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
435203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
436203c4805SLuis R. Rodriguez 	u32 bs_intval;
437203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
438203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
439203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
440203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
441203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
442203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
443203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
444203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
445203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
446203c4805SLuis R. Rodriguez };
447203c4805SLuis R. Rodriguez 
448203c4805SLuis R. Rodriguez struct chan_centers {
449203c4805SLuis R. Rodriguez 	u16 synth_center;
450203c4805SLuis R. Rodriguez 	u16 ctl_center;
451203c4805SLuis R. Rodriguez 	u16 ext_center;
452203c4805SLuis R. Rodriguez };
453203c4805SLuis R. Rodriguez 
454203c4805SLuis R. Rodriguez enum {
455203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
456203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
457203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
458203c4805SLuis R. Rodriguez };
459203c4805SLuis R. Rodriguez 
460203c4805SLuis R. Rodriguez struct ath9k_hw_version {
461203c4805SLuis R. Rodriguez 	u32 magic;
462203c4805SLuis R. Rodriguez 	u16 devid;
463203c4805SLuis R. Rodriguez 	u16 subvendorid;
464203c4805SLuis R. Rodriguez 	u32 macVersion;
465203c4805SLuis R. Rodriguez 	u16 macRev;
466203c4805SLuis R. Rodriguez 	u16 phyRev;
467203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
468203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
4690b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
470203c4805SLuis R. Rodriguez };
471203c4805SLuis R. Rodriguez 
472ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
473ff155a45SVasanthakumar Thiagarajan 
474ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
475ff155a45SVasanthakumar Thiagarajan 
476ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
477ff155a45SVasanthakumar Thiagarajan 
478ff155a45SVasanthakumar Thiagarajan /*
47977c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
480ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
481ff155a45SVasanthakumar Thiagarajan  */
482c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
483ff155a45SVasanthakumar Thiagarajan 
484ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
485ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
486ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
487ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
488ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
489ff155a45SVasanthakumar Thiagarajan };
490ff155a45SVasanthakumar Thiagarajan 
491ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
492ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
493ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
494ff155a45SVasanthakumar Thiagarajan 	void *arg;
495ff155a45SVasanthakumar Thiagarajan 	u8 index;
496ff155a45SVasanthakumar Thiagarajan };
497ff155a45SVasanthakumar Thiagarajan 
498ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
499ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
500ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
501ff155a45SVasanthakumar Thiagarajan 	union {
502ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
503ff155a45SVasanthakumar Thiagarajan 		u16 val;
504ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
505ff155a45SVasanthakumar Thiagarajan };
506ff155a45SVasanthakumar Thiagarajan 
50721cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
50821cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
50921cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
51021cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
511c6ba9febSMohammed Shafi Shajakhan 	u8 main_gaintb;
512c6ba9febSMohammed Shafi Shajakhan 	u8 alt_gaintb;
513c6ba9febSMohammed Shafi Shajakhan 	int lna1_lna2_delta;
5148afbcc8bSMohammed Shafi Shajakhan 	u8 div_group;
51521cc630fSVasanthakumar Thiagarajan };
51621cc630fSVasanthakumar Thiagarajan 
517d70357d5SLuis R. Rodriguez /**
5184e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
5194e8c14e9SFelix Fietkau  *
5204e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
5214e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
5224e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
5234e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
5244e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
5254e8c14e9SFelix Fietkau  *	radar pulse (dB step)
5264e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5274e8c14e9SFelix Fietkau  *	gone (dB step)
5284e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5294e8c14e9SFelix Fietkau  *
5304e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5314e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5324e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5334e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5344e8c14e9SFelix Fietkau  *
5354e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5364e8c14e9SFelix Fietkau  */
5374e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5384e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5394e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5404e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5414e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5424e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5434e8c14e9SFelix Fietkau 
5444e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5454e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5464e8c14e9SFelix Fietkau 	int fir_power;
5474e8c14e9SFelix Fietkau 
5484e8c14e9SFelix Fietkau 	bool ext_channel;
5494e8c14e9SFelix Fietkau };
5504e8c14e9SFelix Fietkau 
5514e8c14e9SFelix Fietkau /**
552d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
553d70357d5SLuis R. Rodriguez  *
554d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
555d70357d5SLuis R. Rodriguez  * by the hardware core.
556d70357d5SLuis R. Rodriguez  *
557795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
558795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
559795f5e2cSLuis R. Rodriguez  *
560d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
561991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5628fe65368SLuis R. Rodriguez  *
5638fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5648fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5658fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5668fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5678fe65368SLuis R. Rodriguez  * @set_rf_regs:
56864773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
56964773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
570795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
571795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
572ac0bb767SLuis R. Rodriguez  *
573e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
574e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
575d70357d5SLuis R. Rodriguez  */
576d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
577795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
578d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
579795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
580795f5e2cSLuis R. Rodriguez 
581d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
582991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
583795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
584795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5858fe65368SLuis R. Rodriguez 
5868fe65368SLuis R. Rodriguez 	/* PHY ops */
5878fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5888fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5898fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5908fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5918fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5928fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5938fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5948fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5958fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5968fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5978fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5988fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5998fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
6008fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
6018fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
6028fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
6038fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
6048fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
6058fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
6068fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
60764773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
60864773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
609c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
610c16fcb49SFelix Fietkau 			    int param);
611641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
6124e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
6134e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
6145f0c04eaSRajkumar Manoharan 	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
6155f0c04eaSRajkumar Manoharan 				u8 *ini_reloaded);
616ac0bb767SLuis R. Rodriguez 
617ac0bb767SLuis R. Rodriguez 	/* ANI */
618e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
619d70357d5SLuis R. Rodriguez };
620d70357d5SLuis R. Rodriguez 
621d70357d5SLuis R. Rodriguez /**
622d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
623d70357d5SLuis R. Rodriguez  *
624d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
625d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
626d70357d5SLuis R. Rodriguez  *
627d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
628795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
629d70357d5SLuis R. Rodriguez  */
630d70357d5SLuis R. Rodriguez struct ath_hw_ops {
631d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
63284c87dc8SStanislaw Gruszka 				     bool power_off);
633cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
63487d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
635795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
636795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
637795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
638795f5e2cSLuis R. Rodriguez 			  bool longcal);
63955e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
6402b63a41dSFelix Fietkau 	void (*set_txdesc)(struct ath_hw *ah, void *ds,
6412b63a41dSFelix Fietkau 			   struct ath_tx_info *i);
642cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
643cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
64469de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
64569de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
64669de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
64769de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
64869de3721SMohammed Shafi Shajakhan 
649d70357d5SLuis R. Rodriguez };
650d70357d5SLuis R. Rodriguez 
651f2552e28SFelix Fietkau struct ath_nf_limits {
652f2552e28SFelix Fietkau 	s16 max;
653f2552e28SFelix Fietkau 	s16 min;
654f2552e28SFelix Fietkau 	s16 nominal;
655f2552e28SFelix Fietkau };
656f2552e28SFelix Fietkau 
6578ad74c4dSRajkumar Manoharan enum ath_cal_list {
6588ad74c4dSRajkumar Manoharan 	TX_IQ_CAL         =	BIT(0),
6598ad74c4dSRajkumar Manoharan 	TX_IQ_ON_AGC_CAL  =	BIT(1),
6608ad74c4dSRajkumar Manoharan 	TX_CL_CAL         =	BIT(2),
6618ad74c4dSRajkumar Manoharan };
6628ad74c4dSRajkumar Manoharan 
66397dcec57SSujith Manoharan /* ah_flags */
66497dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
66597dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
666a126ff51SRajkumar Manoharan #define AH_FASTCC       0x4
66797dcec57SSujith Manoharan 
668203c4805SLuis R. Rodriguez struct ath_hw {
669f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
670f9f84e96SFelix Fietkau 
671b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
67227c51f1aSLuis R. Rodriguez 	struct ath_common common;
673203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
674203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
675203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
676cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
677203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
678203c4805SLuis R. Rodriguez 
679203c4805SLuis R. Rodriguez 	union {
680203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
681203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
682475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
68315c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
684203c4805SLuis R. Rodriguez 	} eeprom;
685203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
686203c4805SLuis R. Rodriguez 
687203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
688203c4805SLuis R. Rodriguez 	bool is_pciexpress;
689d4930086SStanislaw Gruszka 	bool aspm_enabled;
6905f841b41SRajkumar Manoharan 	bool is_monitoring;
6912eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
692203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
693f2552e28SFelix Fietkau 
694bbacee13SFelix Fietkau 	u32 nf_regs[6];
695f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
696f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
697203c4805SLuis R. Rodriguez 	u16 rfsilent;
698203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
699203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
700203c4805SLuis R. Rodriguez 	u32 ah_flags;
701203c4805SLuis R. Rodriguez 
702d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
703d7e7d229SLuis R. Rodriguez 
704203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
705203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
706203c4805SLuis R. Rodriguez 
707f23fba49SFelix Fietkau 	s8 noise;
70820bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
709a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
710203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
711203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
712203c4805SLuis R. Rodriguez 
713203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
7143069168cSPavel Roskin 	enum ath9k_int imask;
71574bad5cbSPavel Roskin 	u32 imrs2_reg;
716203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
717203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
718203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
719203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
720203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
721e8fe7336SRajkumar Manoharan 	atomic_t intr_ref_cnt;
722203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
723203c4805SLuis R. Rodriguez 	u32 atim_window;
7245f0c04eaSRajkumar Manoharan 	u32 modes_index;
725203c4805SLuis R. Rodriguez 
726203c4805SLuis R. Rodriguez 	/* Calibration */
7276497827fSFelix Fietkau 	u32 supp_cals;
728cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
729cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
730cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
731df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
732cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
733cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
734cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
735203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
736203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
737203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
738203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
739203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
740203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
741203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
742203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
743203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
744203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
745203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
746203c4805SLuis R. Rodriguez 	union {
747203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
748203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
749203c4805SLuis R. Rodriguez 	} meas0;
750203c4805SLuis R. Rodriguez 	union {
751203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
752203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
753203c4805SLuis R. Rodriguez 	} meas1;
754203c4805SLuis R. Rodriguez 	union {
755203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
756203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
757203c4805SLuis R. Rodriguez 	} meas2;
758203c4805SLuis R. Rodriguez 	union {
759203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
760203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
761203c4805SLuis R. Rodriguez 	} meas3;
762203c4805SLuis R. Rodriguez 	u16 cal_samples;
7638ad74c4dSRajkumar Manoharan 	u8 enabled_cals;
764203c4805SLuis R. Rodriguez 
765203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
766203c4805SLuis R. Rodriguez 	u32 misc_mode;
767203c4805SLuis R. Rodriguez 	enum {
768203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
769203c4805SLuis R. Rodriguez 		USE_32KHZ,
770203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
771203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
772203c4805SLuis R. Rodriguez 
773d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
774d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
775d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
776d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
777d70357d5SLuis R. Rodriguez 
778e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
779203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
780203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
781203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
782203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
783203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
784203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
785203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
786203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
787203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
788203c4805SLuis R. Rodriguez 
789597a94b3SFelix Fietkau 	u8 txpower_limit;
790e239d859SFelix Fietkau 	int coverage_class;
791203c4805SLuis R. Rodriguez 	u32 slottime;
792203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
793203c4805SLuis R. Rodriguez 
794203c4805SLuis R. Rodriguez 	/* ANI */
795203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
796203c4805SLuis R. Rodriguez 	u32 aniperiod;
797203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
798203c4805SLuis R. Rodriguez 	int coarse_high[5];
799203c4805SLuis R. Rodriguez 	int coarse_low[5];
800203c4805SLuis R. Rodriguez 	int firpwr[5];
801203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
802203c4805SLuis R. Rodriguez 
803af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
804766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
805a6ef530fSVivek Natarajan 	u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
806a6ef530fSVivek Natarajan 	u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
807af03abecSLuis R. Rodriguez 
808203c4805SLuis R. Rodriguez 	u32 intr_txqs;
809203c4805SLuis R. Rodriguez 	u8 txchainmask;
810203c4805SLuis R. Rodriguez 	u8 rxchainmask;
811203c4805SLuis R. Rodriguez 
812c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
813c5d0855aSFelix Fietkau 
814203c4805SLuis R. Rodriguez 	u32 originalGain[22];
815203c4805SLuis R. Rodriguez 	int initPDADC;
816203c4805SLuis R. Rodriguez 	int PDADCdelta;
8176de66dd9SFelix Fietkau 	int led_pin;
818691680b8SFelix Fietkau 	u32 gpio_mask;
819691680b8SFelix Fietkau 	u32 gpio_val;
820203c4805SLuis R. Rodriguez 
821203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
822203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
823203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
824203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
825203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
826203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
827203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
828203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
829203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
830203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
831203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
832203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
83313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
834203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
835d89baac8SVasanthakumar Thiagarajan 	struct ar5416IniArray iniModesAdditional_40M;
836203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
837203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8388564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
839193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
840193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
841ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_japan2484;
84270807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
84370807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
84470807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
84570807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
84670807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
847ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_radio_post_sys2ant;
848ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
849ff155a45SVasanthakumar Thiagarajan 
85013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
85113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
85213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
85313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
85413ce3e99SLuis R. Rodriguez 
855ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
856ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
857ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
858744d4025SVasanthakumar Thiagarajan 
859744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
860744d4025SVasanthakumar Thiagarajan 	void *ts_start;
861744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
862744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
863744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
864744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
865aea702b7SLuis R. Rodriguez 
866aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
867aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
86851ac8cbbSRajkumar Manoharan 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
869717f6bedSFelix Fietkau 
8701bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8711bf38661SFelix Fietkau 	unsigned int paprd_training_power;
8727072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
873f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
87445ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
875717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
876717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8779a658d2bSLuis R. Rodriguez 	/*
8789a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8799a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8809a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8819a658d2bSLuis R. Rodriguez 	 */
8829a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8836ee63f55SSenthil Balasubramanian 
8846ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8856ee63f55SSenthil Balasubramanian 	u32 ent_mode;
886f2f5f2a1SVasanthakumar Thiagarajan 
887f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
8883762561aSGabor Juhos 	int (*get_mac_revision)(void);
8897d95847cSGabor Juhos 	int (*external_reset)(void);
890203c4805SLuis R. Rodriguez };
891203c4805SLuis R. Rodriguez 
8920cb9e06bSFelix Fietkau struct ath_bus_ops {
8930cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
8940cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
8950cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
8960cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
8970cb9e06bSFelix Fietkau 	void (*extn_synch_en)(struct ath_common *common);
898d4930086SStanislaw Gruszka 	void (*aspm_init)(struct ath_common *common);
8990cb9e06bSFelix Fietkau };
9000cb9e06bSFelix Fietkau 
9019e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
9029e4bffd2SLuis R. Rodriguez {
9039e4bffd2SLuis R. Rodriguez 	return &ah->common;
9049e4bffd2SLuis R. Rodriguez }
9059e4bffd2SLuis R. Rodriguez 
9069e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
9079e4bffd2SLuis R. Rodriguez {
9089e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
9099e4bffd2SLuis R. Rodriguez }
9109e4bffd2SLuis R. Rodriguez 
911d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
912d70357d5SLuis R. Rodriguez {
913d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
914d70357d5SLuis R. Rodriguez }
915d70357d5SLuis R. Rodriguez 
916d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
917d70357d5SLuis R. Rodriguez {
918d70357d5SLuis R. Rodriguez 	return &ah->ops;
919d70357d5SLuis R. Rodriguez }
920d70357d5SLuis R. Rodriguez 
921895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
922895ad7ebSVasanthakumar Thiagarajan {
923895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
924895ad7ebSVasanthakumar Thiagarajan }
925895ad7ebSVasanthakumar Thiagarajan 
926f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
927203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
928285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
929f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
930203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
93120bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
932a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
9338fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
934203c4805SLuis R. Rodriguez 
935203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
936203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
937203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
938203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
939203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
940203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
941203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
942203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
943203c4805SLuis R. Rodriguez 
944203c4805SLuis R. Rodriguez /* General Operation */
945203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
946a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
947a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
948203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
9494f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
950545750d3SFelix Fietkau 			   u8 phy, int kbps,
951203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
952203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
953203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
954203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
955203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
956203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
957203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
958203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
959de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
960203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
961203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
962f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
963f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
964dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
965203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
966203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
967203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
96854e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9690005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
970b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
97125c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
972203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
973203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
974203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
975c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
976a91d75aeSLuis R. Rodriguez 
9779ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
978a91d75aeSLuis R. Rodriguez 
979ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
980ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
981ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
982ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
983ff155a45SVasanthakumar Thiagarajan 					  void *arg,
984ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
985cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
986cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
987cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
988cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
989cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
990cd9bf689SLuis R. Rodriguez 
991ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
992ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
993ff155a45SVasanthakumar Thiagarajan 
994f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9952da4f01aSLuis R. Rodriguez 
99605020d23SSujith /* HTC */
99705020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
99805020d23SSujith 
9998fe65368SLuis R. Rodriguez /* PHY */
10008fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
10018fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
1002ca2c68ccSFelix Fietkau void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
10038fe65368SLuis R. Rodriguez 
1004ebd5a14aSLuis R. Rodriguez /*
1005ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
1006ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
1007ebd5a14aSLuis R. Rodriguez  */
1008d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
1009ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
101078ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1011d8f492b7SLuis R. Rodriguez 
1012641d9921SFelix Fietkau /*
1013aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
1014641d9921SFelix Fietkau  * for older families
1015641d9921SFelix Fietkau  */
1016aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1017aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1018aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
101951ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1020717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1021717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
102220bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
1023717f6bedSFelix Fietkau 					int chain);
102420bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
102520bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
1026717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1027717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
1028717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
1029717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
1030641d9921SFelix Fietkau 
1031641d9921SFelix Fietkau /* Hardware family op attach helpers */
10328fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10338525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10348525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10358fe65368SLuis R. Rodriguez 
1036795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1037795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1038795f5e2cSLuis R. Rodriguez 
1039b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
1040b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1041b3950e6aSLuis R. Rodriguez 
1042c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1043ac0bb767SLuis R. Rodriguez /*
1044ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
1045ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
1046ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
1047e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
1048e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1049ac0bb767SLuis R. Rodriguez  */
1050e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
10518eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1052bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah);
105395792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1054ac0bb767SLuis R. Rodriguez 
105573377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
105673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
105773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
105873377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
105973377256SLuis R. Rodriguez 
1060203c4805SLuis R. Rodriguez #endif
1061