xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 7976b4263cb05dc638297d35f2a42375090ebaff)
1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez  * Copyright (c) 2008-2009 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33c46917bbSLuis R. Rodriguez #include "../debug.h"
34203c4805SLuis R. Rodriguez 
35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
36*7976b426SLuis R. Rodriguez 
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
43*7976b426SLuis R. Rodriguez 
44203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
45*7976b426SLuis R. Rodriguez 
46*7976b426SLuis R. Rodriguez #define AR9271_USB             0x9271
47*7976b426SLuis R. Rodriguez 
48203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
49203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
50203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
51203c4805SLuis R. Rodriguez 
52ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCI  0x002D
53ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCIE 0x002E
54ac88b6ecSVivek Natarajan 
55fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
58fe12946eSVasanthakumar Thiagarajan 
59e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
60e3d01bfcSLuis R. Rodriguez 
61cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
62cfe8cba9SLuis R. Rodriguez 
63990b70abSLuis R. Rodriguez #define ATH9K_RSSI_BAD			0x80
64990b70abSLuis R. Rodriguez 
65203c4805SLuis R. Rodriguez /* Register read/write primitives */
669e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
679e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
689e4bffd2SLuis R. Rodriguez 
699e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
709e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
71203c4805SLuis R. Rodriguez 
72203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
73203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
74203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
75203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
76203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
77203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
78203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
79203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
80203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
81203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
82203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
83203c4805SLuis R. Rodriguez 
84203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
85203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
86203c4805SLuis R. Rodriguez 			udelay(1);		\
87203c4805SLuis R. Rodriguez 	} while (0)
88203c4805SLuis R. Rodriguez 
89203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
90203c4805SLuis R. Rodriguez 		int r;							\
91203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
92203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
93203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
94203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
95203c4805SLuis R. Rodriguez 		}							\
96203c4805SLuis R. Rodriguez 	} while (0)
97203c4805SLuis R. Rodriguez 
98203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
99203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
100203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
101203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1021773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
103203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
104203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
107203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
11063a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
111203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
112203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
113203c4805SLuis R. Rodriguez 
114203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
115203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
118203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
119203c4805SLuis R. Rodriguez 
120203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
121203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
122f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
123203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
124203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
125d8caa839SSujith #define POWER_UP_TIME               10000
126203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
129203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
130203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
131203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
134203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
135203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
136203c4805SLuis R. Rodriguez 
137203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
138203c4805SLuis R. Rodriguez 
139203c4805SLuis R. Rodriguez enum wireless_mode {
140203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
141b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
142b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
143b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
144b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
145b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
146b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
147b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
148b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
149203c4805SLuis R. Rodriguez };
150203c4805SLuis R. Rodriguez 
1511cf6873aSSujith enum ath9k_ant_setting {
1521cf6873aSSujith 	ATH9K_ANT_VARIABLE = 0,
1531cf6873aSSujith 	ATH9K_ANT_FIXED_A,
1541cf6873aSSujith 	ATH9K_ANT_FIXED_B
1551cf6873aSSujith };
1561cf6873aSSujith 
157203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
158203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
159203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
160203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
161203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
162203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
163203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
164203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
165203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
166203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
167203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
168203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
169203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
170203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
171203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
172203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
173203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
174203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
175203c4805SLuis R. Rodriguez };
176203c4805SLuis R. Rodriguez 
177203c4805SLuis R. Rodriguez enum ath9k_capability_type {
178203c4805SLuis R. Rodriguez 	ATH9K_CAP_CIPHER = 0,
179203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_MIC,
180203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_SPLIT,
181203c4805SLuis R. Rodriguez 	ATH9K_CAP_DIVERSITY,
182203c4805SLuis R. Rodriguez 	ATH9K_CAP_TXPOW,
183203c4805SLuis R. Rodriguez 	ATH9K_CAP_MCAST_KEYSRCH,
184203c4805SLuis R. Rodriguez 	ATH9K_CAP_DS
185203c4805SLuis R. Rodriguez };
186203c4805SLuis R. Rodriguez 
187203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
188203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
189203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
190203c4805SLuis R. Rodriguez 	u16 total_queues;
191203c4805SLuis R. Rodriguez 	u16 keycache_size;
192203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
193203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
194203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
195203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
196203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
197203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
198203c4805SLuis R. Rodriguez 	u16 reg_cap;
199203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
200203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
201203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
202203c4805SLuis R. Rodriguez };
203203c4805SLuis R. Rodriguez 
204203c4805SLuis R. Rodriguez struct ath9k_ops_config {
205203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
206203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
207203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
208203c4805SLuis R. Rodriguez 	int ack_6mb;
209203c4805SLuis R. Rodriguez 	int cwm_ignore_extcca;
210203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
211203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
212203c4805SLuis R. Rodriguez 	u32 pcie_waen;
213203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
214203c4805SLuis R. Rodriguez 	u8 ht_enable;
215203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
216203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
217203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
218203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
219203c4805SLuis R. Rodriguez 	u32 enable_ani;
2201cf6873aSSujith 	enum ath9k_ant_setting diversity_control;
221203c4805SLuis R. Rodriguez 	u16 antenna_switch_swap;
222203c4805SLuis R. Rodriguez 	int serialize_regmode;
223203c4805SLuis R. Rodriguez 	bool intr_mitigation;
224203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
225203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
226203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
227203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
228203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
229203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
230203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
231203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
232203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
233203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
234203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
235203c4805SLuis R. Rodriguez 	int spurmode;
236203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
237203c4805SLuis R. Rodriguez };
238203c4805SLuis R. Rodriguez 
239203c4805SLuis R. Rodriguez enum ath9k_int {
240203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
241203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
242203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
243203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
244203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
245203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
246203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
247203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
248203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
249203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
250203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
251203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
252203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
254203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
256203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
257203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
259203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
261ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
264203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
267203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
268203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
269203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
270203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
272203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
273203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
274203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
275203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
276203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
277203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
278203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
279203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
280203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
281203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
282203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
284203c4805SLuis R. Rodriguez };
285203c4805SLuis R. Rodriguez 
286203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
287203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
288203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
289203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
290203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
291203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
292203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
293203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
294203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
295203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
296203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
297203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
298203c4805SLuis R. Rodriguez 
299203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
300203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
301203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
302203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
303203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
304203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
305203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
306203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
307203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
308203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
309203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
310203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
311203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
312203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
313203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
314203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
315203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
316203c4805SLuis R. Rodriguez 
317203c4805SLuis R. Rodriguez struct ath9k_channel {
318203c4805SLuis R. Rodriguez 	struct ieee80211_channel *chan;
319203c4805SLuis R. Rodriguez 	u16 channel;
320203c4805SLuis R. Rodriguez 	u32 channelFlags;
321203c4805SLuis R. Rodriguez 	u32 chanmode;
322203c4805SLuis R. Rodriguez 	int32_t CalValid;
323203c4805SLuis R. Rodriguez 	bool oneTimeCalsDone;
324203c4805SLuis R. Rodriguez 	int8_t iCoff;
325203c4805SLuis R. Rodriguez 	int8_t qCoff;
326203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
327203c4805SLuis R. Rodriguez };
328203c4805SLuis R. Rodriguez 
329203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
330203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
331203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
332203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
333203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
334203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
335203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
336203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
337203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
338203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c)			\
339203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
340203c4805SLuis R. Rodriguez 	 (((_c)->channel % 20) != 0) &&			\
341203c4805SLuis R. Rodriguez 	 (((_c)->channel % 10) != 0))
342203c4805SLuis R. Rodriguez 
343203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
344203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
345203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
346203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
347203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
348203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
349203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
350203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
351203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
352203c4805SLuis R. Rodriguez 
353203c4805SLuis R. Rodriguez enum ath9k_power_mode {
354203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
355203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
356203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
357203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
358203c4805SLuis R. Rodriguez };
359203c4805SLuis R. Rodriguez 
360203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
361203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
362203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
363203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
364203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
365203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
366203c4805SLuis R. Rodriguez };
367203c4805SLuis R. Rodriguez 
368203c4805SLuis R. Rodriguez enum ser_reg_mode {
369203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
370203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
371203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
372203c4805SLuis R. Rodriguez };
373203c4805SLuis R. Rodriguez 
374203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
375203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
376203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
377203c4805SLuis R. Rodriguez 	u32 bs_intval;
378203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
379203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
380203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
381203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
382203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
383203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
384203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
385203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
386203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
387203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
388203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
389203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
390203c4805SLuis R. Rodriguez };
391203c4805SLuis R. Rodriguez 
392203c4805SLuis R. Rodriguez struct chan_centers {
393203c4805SLuis R. Rodriguez 	u16 synth_center;
394203c4805SLuis R. Rodriguez 	u16 ctl_center;
395203c4805SLuis R. Rodriguez 	u16 ext_center;
396203c4805SLuis R. Rodriguez };
397203c4805SLuis R. Rodriguez 
398203c4805SLuis R. Rodriguez enum {
399203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
400203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
401203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
402203c4805SLuis R. Rodriguez };
403203c4805SLuis R. Rodriguez 
404203c4805SLuis R. Rodriguez struct ath9k_hw_version {
405203c4805SLuis R. Rodriguez 	u32 magic;
406203c4805SLuis R. Rodriguez 	u16 devid;
407203c4805SLuis R. Rodriguez 	u16 subvendorid;
408203c4805SLuis R. Rodriguez 	u32 macVersion;
409203c4805SLuis R. Rodriguez 	u16 macRev;
410203c4805SLuis R. Rodriguez 	u16 phyRev;
411203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
412203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
413aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
414203c4805SLuis R. Rodriguez };
415203c4805SLuis R. Rodriguez 
416ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
417ff155a45SVasanthakumar Thiagarajan 
418ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
419ff155a45SVasanthakumar Thiagarajan 
420ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
421ff155a45SVasanthakumar Thiagarajan 
422ff155a45SVasanthakumar Thiagarajan /*
423ff155a45SVasanthakumar Thiagarajan  * Using de Bruijin sequence to to look up 1's index in a 32 bit number
424ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
425ff155a45SVasanthakumar Thiagarajan  */
426ff155a45SVasanthakumar Thiagarajan #define debruijn32 0x077CB531UL
427ff155a45SVasanthakumar Thiagarajan 
428ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
429ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
430ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
431ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
432ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
433ff155a45SVasanthakumar Thiagarajan };
434ff155a45SVasanthakumar Thiagarajan 
435ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
436ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
437ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
438ff155a45SVasanthakumar Thiagarajan 	void *arg;
439ff155a45SVasanthakumar Thiagarajan 	u8 index;
440ff155a45SVasanthakumar Thiagarajan };
441ff155a45SVasanthakumar Thiagarajan 
442ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
443ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
444ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
445ff155a45SVasanthakumar Thiagarajan 	union {
446ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
447ff155a45SVasanthakumar Thiagarajan 		u16 val;
448ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
449ff155a45SVasanthakumar Thiagarajan };
450ff155a45SVasanthakumar Thiagarajan 
451203c4805SLuis R. Rodriguez struct ath_hw {
452b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
453203c4805SLuis R. Rodriguez 	struct ath_softc *ah_sc;
45427c51f1aSLuis R. Rodriguez 	struct ath_common common;
455203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
456203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
457203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
458203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
459203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
460203c4805SLuis R. Rodriguez 
461203c4805SLuis R. Rodriguez 	union {
462203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
463203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
464475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
465203c4805SLuis R. Rodriguez 	} eeprom;
466203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
467203c4805SLuis R. Rodriguez 	enum ath9k_eep_map eep_map;
468203c4805SLuis R. Rodriguez 
469203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
470203c4805SLuis R. Rodriguez 	bool is_pciexpress;
471203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
472203c4805SLuis R. Rodriguez 	u16 rfsilent;
473203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
474203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
475203c4805SLuis R. Rodriguez 	u32 ah_flags;
476203c4805SLuis R. Rodriguez 
477d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
478d7e7d229SLuis R. Rodriguez 
479203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
480203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
481203c4805SLuis R. Rodriguez 
482203c4805SLuis R. Rodriguez 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
483a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
484203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
485203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
486203c4805SLuis R. Rodriguez 
487203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
488203c4805SLuis R. Rodriguez 	u32 mask_reg;
489203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
490203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
491203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
492203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
493203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
494203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
495203c4805SLuis R. Rodriguez 	u32 atim_window;
496203c4805SLuis R. Rodriguez 
497203c4805SLuis R. Rodriguez 	/* Calibration */
498cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
499cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
500cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
501cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
502cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
503cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
504cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
505cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
506203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
507203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
508203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
509203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
510203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
511203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
512203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
513203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
514203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
515203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
516203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
517203c4805SLuis R. Rodriguez 	union {
518203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
519203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
520203c4805SLuis R. Rodriguez 	} meas0;
521203c4805SLuis R. Rodriguez 	union {
522203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
523203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
524203c4805SLuis R. Rodriguez 	} meas1;
525203c4805SLuis R. Rodriguez 	union {
526203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
527203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
528203c4805SLuis R. Rodriguez 	} meas2;
529203c4805SLuis R. Rodriguez 	union {
530203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
531203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
532203c4805SLuis R. Rodriguez 	} meas3;
533203c4805SLuis R. Rodriguez 	u16 cal_samples;
534203c4805SLuis R. Rodriguez 
535203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
536203c4805SLuis R. Rodriguez 	u32 misc_mode;
537203c4805SLuis R. Rodriguez 	enum {
538203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
539203c4805SLuis R. Rodriguez 		USE_32KHZ,
540203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
541203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
542203c4805SLuis R. Rodriguez 
543203c4805SLuis R. Rodriguez 	/* RF */
544203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
545203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
546203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
547203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
548203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
549203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
550203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
551203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
552203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
553203c4805SLuis R. Rodriguez 
554203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
555203c4805SLuis R. Rodriguez 	u32 beacon_interval;
556203c4805SLuis R. Rodriguez 	u32 slottime;
557203c4805SLuis R. Rodriguez 	u32 acktimeout;
558203c4805SLuis R. Rodriguez 	u32 ctstimeout;
559203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
560203c4805SLuis R. Rodriguez 	u8 gbeacon_rate;
561203c4805SLuis R. Rodriguez 
562203c4805SLuis R. Rodriguez 	/* ANI */
563203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
564203c4805SLuis R. Rodriguez 	u32 aniperiod;
565203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
566203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
567203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
568203c4805SLuis R. Rodriguez 	int coarse_high[5];
569203c4805SLuis R. Rodriguez 	int coarse_low[5];
570203c4805SLuis R. Rodriguez 	int firpwr[5];
571203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
572203c4805SLuis R. Rodriguez 
573af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
574766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
575af03abecSLuis R. Rodriguez 
576203c4805SLuis R. Rodriguez 	u32 intr_txqs;
577203c4805SLuis R. Rodriguez 	u8 txchainmask;
578203c4805SLuis R. Rodriguez 	u8 rxchainmask;
579203c4805SLuis R. Rodriguez 
580203c4805SLuis R. Rodriguez 	u32 originalGain[22];
581203c4805SLuis R. Rodriguez 	int initPDADC;
582203c4805SLuis R. Rodriguez 	int PDADCdelta;
58308fc5c1bSVivek Natarajan 	u8 led_pin;
584203c4805SLuis R. Rodriguez 
585203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
586203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
587203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
588203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
589203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
590203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
591203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
592203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
593203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
594203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
595203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
596203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
597203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
598203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
599203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
600193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
601193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
602ff155a45SVasanthakumar Thiagarajan 
603ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
604ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
605ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
606203c4805SLuis R. Rodriguez };
607203c4805SLuis R. Rodriguez 
6089e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
6099e4bffd2SLuis R. Rodriguez {
6109e4bffd2SLuis R. Rodriguez 	return &ah->common;
6119e4bffd2SLuis R. Rodriguez }
6129e4bffd2SLuis R. Rodriguez 
6139e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
6149e4bffd2SLuis R. Rodriguez {
6159e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
6169e4bffd2SLuis R. Rodriguez }
6179e4bffd2SLuis R. Rodriguez 
618f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
619203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
620203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah);
621f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
622081b35abSLuis R. Rodriguez void ath9k_hw_rf_free(struct ath_hw *ah);
623203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
624203c4805SLuis R. Rodriguez 		   bool bChannelChange);
625203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah);
626203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
627203c4805SLuis R. Rodriguez 			    u32 capability, u32 *result);
628203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
629203c4805SLuis R. Rodriguez 			    u32 capability, u32 setting, int *status);
630203c4805SLuis R. Rodriguez 
631203c4805SLuis R. Rodriguez /* Key Cache Management */
632203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
633203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
634203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
635203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
636203c4805SLuis R. Rodriguez 				 const u8 *mac);
637203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
638203c4805SLuis R. Rodriguez 
639203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
640203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
641203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
642203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
643203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
644203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
645203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
646203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
647203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
648203c4805SLuis R. Rodriguez 			       enum ath9k_ant_setting settings,
649203c4805SLuis R. Rodriguez 			       struct ath9k_channel *chan,
650203c4805SLuis R. Rodriguez 			       u8 *tx_chainmask, u8 *rx_chainmask,
651203c4805SLuis R. Rodriguez 			       u8 *antenna_cfgd);
652203c4805SLuis R. Rodriguez 
653203c4805SLuis R. Rodriguez /* General Operation */
654203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
655203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
656203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
6574f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
6584f0fc7c3SLuis R. Rodriguez 			   const struct ath_rate_table *rates,
659203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
660203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
661203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
662203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
663203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
664203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
665203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
666203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
6678fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
668203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
669203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
670203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
671f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
672f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
673203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
674203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
675203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
67654e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
677203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
67825c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
679203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
680203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
681203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
682a91d75aeSLuis R. Rodriguez 
6839ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
684a91d75aeSLuis R. Rodriguez 
68593b1b37fSVivek Natarajan void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off);
686203c4805SLuis R. Rodriguez 
687203c4805SLuis R. Rodriguez /* Interrupt Handling */
688203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah);
689203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
690203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
691203c4805SLuis R. Rodriguez 
692ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
693ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
694ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
695ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
696ff155a45SVasanthakumar Thiagarajan 					  void *arg,
697ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
698cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
699cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
700cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
701cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
702cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
703cd9bf689SLuis R. Rodriguez 
704ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
705ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
7061773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
707ff155a45SVasanthakumar Thiagarajan 
7087b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
7097b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
7107b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
7117b6840abSVasanthakumar Thiagarajan 
712203c4805SLuis R. Rodriguez #endif
713