xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 795f5e2ca672727a96bacf97075976cfe1249fcf)
1203c4805SLuis R. Rodriguez /*
2203c4805SLuis R. Rodriguez  * Copyright (c) 2008-2009 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31ceb26445SVasanthakumar Thiagarajan #include "ar9003_mac.h"
32203c4805SLuis R. Rodriguez 
33203c4805SLuis R. Rodriguez #include "../regd.h"
34c46917bbSLuis R. Rodriguez #include "../debug.h"
35203c4805SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
377976b426SLuis R. Rodriguez 
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
39203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
40203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
42203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
43203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
445ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
46db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
47db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
487976b426SLuis R. Rodriguez 
49203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
507976b426SLuis R. Rodriguez 
51203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
52203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
53203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
54203c4805SLuis R. Rodriguez 
55fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
57fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
58fe12946eSVasanthakumar Thiagarajan 
59e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
60e3d01bfcSLuis R. Rodriguez 
61cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
62cfe8cba9SLuis R. Rodriguez 
6304658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
64990b70abSLuis R. Rodriguez 
65203c4805SLuis R. Rodriguez /* Register read/write primitives */
669e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
679e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
689e4bffd2SLuis R. Rodriguez 
699e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
709e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
71203c4805SLuis R. Rodriguez 
72203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
73203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
74203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
75203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
76203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
77203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
78203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
79203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
80203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
81203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
82203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
83203c4805SLuis R. Rodriguez 
84203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
85203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
86203c4805SLuis R. Rodriguez 			udelay(1);		\
87203c4805SLuis R. Rodriguez 	} while (0)
88203c4805SLuis R. Rodriguez 
89203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
90203c4805SLuis R. Rodriguez 		int r;							\
91203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
92203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
93203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
94203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
95203c4805SLuis R. Rodriguez 		}							\
96203c4805SLuis R. Rodriguez 	} while (0)
97203c4805SLuis R. Rodriguez 
98203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
99203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
100203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
101203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1021773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
103203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
104203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
105203c4805SLuis R. Rodriguez 
106203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
107203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
11063a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
111203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
112203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
113203c4805SLuis R. Rodriguez 
114203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
115203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
118203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
119203c4805SLuis R. Rodriguez 
120203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
121203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
122f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
123203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
124203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
125d8caa839SSujith #define POWER_UP_TIME               10000
126203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
129203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
130203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
131203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
134203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
135203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
136203c4805SLuis R. Rodriguez 
137203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
138203c4805SLuis R. Rodriguez 
139ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
140ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
141ceb26445SVasanthakumar Thiagarajan 
14213ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
14313ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
14413ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
14513ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
14613ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
14713ce3e99SLuis R. Rodriguez };
14813ce3e99SLuis R. Rodriguez 
149203c4805SLuis R. Rodriguez enum wireless_mode {
150203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
151b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
152b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
153b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
154b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
155b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
156b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
157b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
158b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
159203c4805SLuis R. Rodriguez };
160203c4805SLuis R. Rodriguez 
161203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
162203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
163203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
164203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
165203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
166203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
167203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
168203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
169203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
170203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
171203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
172203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
173203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
174203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
175203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
176203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
177203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
178203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
1791adf02ffSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_EDMA			= BIT(17),
180203c4805SLuis R. Rodriguez };
181203c4805SLuis R. Rodriguez 
182203c4805SLuis R. Rodriguez enum ath9k_capability_type {
183203c4805SLuis R. Rodriguez 	ATH9K_CAP_CIPHER = 0,
184203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_MIC,
185203c4805SLuis R. Rodriguez 	ATH9K_CAP_TKIP_SPLIT,
186203c4805SLuis R. Rodriguez 	ATH9K_CAP_TXPOW,
187203c4805SLuis R. Rodriguez 	ATH9K_CAP_MCAST_KEYSRCH,
188203c4805SLuis R. Rodriguez 	ATH9K_CAP_DS
189203c4805SLuis R. Rodriguez };
190203c4805SLuis R. Rodriguez 
191203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
192203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
193203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
194203c4805SLuis R. Rodriguez 	u16 total_queues;
195203c4805SLuis R. Rodriguez 	u16 keycache_size;
196203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
197203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
198203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
199203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
200203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
201203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
202203c4805SLuis R. Rodriguez 	u16 reg_cap;
203203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
204203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
205203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
206ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
207ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
208ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
209162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
210203c4805SLuis R. Rodriguez };
211203c4805SLuis R. Rodriguez 
212203c4805SLuis R. Rodriguez struct ath9k_ops_config {
213203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
214203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
215203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
216203c4805SLuis R. Rodriguez 	int ack_6mb;
217203c4805SLuis R. Rodriguez 	int cwm_ignore_extcca;
218203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
219203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
220203c4805SLuis R. Rodriguez 	u32 pcie_waen;
221203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
222203c4805SLuis R. Rodriguez 	u8 ht_enable;
223203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
224203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
225203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
226203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
227203c4805SLuis R. Rodriguez 	u32 enable_ani;
228203c4805SLuis R. Rodriguez 	int serialize_regmode;
2290ce024cbSSujith 	bool rx_intr_mitigation;
230203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
231203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
232203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
233203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
234203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
235203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
236203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
237203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
238203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
239203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
240203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
241203c4805SLuis R. Rodriguez 	int spurmode;
242203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
243f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
244203c4805SLuis R. Rodriguez };
245203c4805SLuis R. Rodriguez 
246203c4805SLuis R. Rodriguez enum ath9k_int {
247203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
248203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
249b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
250b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
251203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
252203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
253203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
254203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
255203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
256203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
257203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
258203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
259203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
260203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
261203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
263203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
264203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
270ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
276203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
277203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
278203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
279203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
281203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
282203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
283203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
284203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
285203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
286203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
287203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
288203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
289203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
290203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
291203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
292203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
293203c4805SLuis R. Rodriguez };
294203c4805SLuis R. Rodriguez 
295203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
296203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
297203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
298203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
299203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
300203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
301203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
302203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
303203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
304203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
305203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
306203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
307203c4805SLuis R. Rodriguez 
308203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
309203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
310203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
311203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
312203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
313203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
314203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
315203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
316203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
317203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
318203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
319203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
320203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
321203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
322203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
323203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
324203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
325203c4805SLuis R. Rodriguez 
326203c4805SLuis R. Rodriguez struct ath9k_channel {
327203c4805SLuis R. Rodriguez 	struct ieee80211_channel *chan;
328203c4805SLuis R. Rodriguez 	u16 channel;
329203c4805SLuis R. Rodriguez 	u32 channelFlags;
330203c4805SLuis R. Rodriguez 	u32 chanmode;
331203c4805SLuis R. Rodriguez 	int32_t CalValid;
332203c4805SLuis R. Rodriguez 	bool oneTimeCalsDone;
333203c4805SLuis R. Rodriguez 	int8_t iCoff;
334203c4805SLuis R. Rodriguez 	int8_t qCoff;
335203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
336203c4805SLuis R. Rodriguez };
337203c4805SLuis R. Rodriguez 
338203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
339203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
340203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
341203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
342203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
343203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
344203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
345203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
346203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
347203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c)			\
348203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
349203c4805SLuis R. Rodriguez 	 (((_c)->channel % 20) != 0) &&			\
350203c4805SLuis R. Rodriguez 	 (((_c)->channel % 10) != 0))
351203c4805SLuis R. Rodriguez 
352203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
353203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
354203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
355203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
356203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
357203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
358203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
359203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
360203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
361203c4805SLuis R. Rodriguez 
362203c4805SLuis R. Rodriguez enum ath9k_power_mode {
363203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
364203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
365203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
366203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
367203c4805SLuis R. Rodriguez };
368203c4805SLuis R. Rodriguez 
369203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
370203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
371203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
372203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
373203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
374203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
375203c4805SLuis R. Rodriguez };
376203c4805SLuis R. Rodriguez 
377203c4805SLuis R. Rodriguez enum ser_reg_mode {
378203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
379203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
380203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
381203c4805SLuis R. Rodriguez };
382203c4805SLuis R. Rodriguez 
383ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
384ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
385ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
386ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
387ad7b8060SVasanthakumar Thiagarajan };
388ad7b8060SVasanthakumar Thiagarajan 
389203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
390203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
391203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
392203c4805SLuis R. Rodriguez 	u32 bs_intval;
393203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
394203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
395203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
396203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
397203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
398203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
399203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
400203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
401203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
402203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
403203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
404203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
405203c4805SLuis R. Rodriguez };
406203c4805SLuis R. Rodriguez 
407203c4805SLuis R. Rodriguez struct chan_centers {
408203c4805SLuis R. Rodriguez 	u16 synth_center;
409203c4805SLuis R. Rodriguez 	u16 ctl_center;
410203c4805SLuis R. Rodriguez 	u16 ext_center;
411203c4805SLuis R. Rodriguez };
412203c4805SLuis R. Rodriguez 
413203c4805SLuis R. Rodriguez enum {
414203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
415203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
416203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
417203c4805SLuis R. Rodriguez };
418203c4805SLuis R. Rodriguez 
419203c4805SLuis R. Rodriguez struct ath9k_hw_version {
420203c4805SLuis R. Rodriguez 	u32 magic;
421203c4805SLuis R. Rodriguez 	u16 devid;
422203c4805SLuis R. Rodriguez 	u16 subvendorid;
423203c4805SLuis R. Rodriguez 	u32 macVersion;
424203c4805SLuis R. Rodriguez 	u16 macRev;
425203c4805SLuis R. Rodriguez 	u16 phyRev;
426203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
427203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
428aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
429203c4805SLuis R. Rodriguez };
430203c4805SLuis R. Rodriguez 
431ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
432ff155a45SVasanthakumar Thiagarajan 
433ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
434ff155a45SVasanthakumar Thiagarajan 
435ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
436ff155a45SVasanthakumar Thiagarajan 
437ff155a45SVasanthakumar Thiagarajan /*
438ff155a45SVasanthakumar Thiagarajan  * Using de Bruijin sequence to to look up 1's index in a 32 bit number
439ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
440ff155a45SVasanthakumar Thiagarajan  */
441c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
442ff155a45SVasanthakumar Thiagarajan 
443ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
444ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
445ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
446ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
447ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
448ff155a45SVasanthakumar Thiagarajan };
449ff155a45SVasanthakumar Thiagarajan 
450ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
451ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
452ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
453ff155a45SVasanthakumar Thiagarajan 	void *arg;
454ff155a45SVasanthakumar Thiagarajan 	u8 index;
455ff155a45SVasanthakumar Thiagarajan };
456ff155a45SVasanthakumar Thiagarajan 
457ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
458ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
459ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
460ff155a45SVasanthakumar Thiagarajan 	union {
461ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
462ff155a45SVasanthakumar Thiagarajan 		u16 val;
463ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
464ff155a45SVasanthakumar Thiagarajan };
465ff155a45SVasanthakumar Thiagarajan 
466d70357d5SLuis R. Rodriguez /**
467d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
468d70357d5SLuis R. Rodriguez  *
469d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
470d70357d5SLuis R. Rodriguez  * by the hardware core.
471d70357d5SLuis R. Rodriguez  *
472*795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
473*795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
474*795f5e2cSLuis R. Rodriguez  *
475d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
476d70357d5SLuis R. Rodriguez  * @macversion_supported: If this specific mac revision is supported
4778fe65368SLuis R. Rodriguez  *
4788fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
4798fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
4808fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
4818fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
4828fe65368SLuis R. Rodriguez  * @set_rf_regs:
48364773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
48464773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
485*795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
486*795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
487d70357d5SLuis R. Rodriguez  */
488d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
489*795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
490d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
491*795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
492*795f5e2cSLuis R. Rodriguez 
493d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
494d70357d5SLuis R. Rodriguez 	bool (*macversion_supported)(u32 macversion);
495*795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
496*795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
497*795f5e2cSLuis R. Rodriguez 	bool (*iscal_supported)(struct ath_hw *ah,
498*795f5e2cSLuis R. Rodriguez 				enum ath9k_cal_types calType);
4998fe65368SLuis R. Rodriguez 
5008fe65368SLuis R. Rodriguez 	/* PHY ops */
5018fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5028fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5038fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5048fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5058fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5068fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5078fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5088fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5098fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5108fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5118fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5128fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5138fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5148fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5158fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5168fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5178fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5188fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5198fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5208fe65368SLuis R. Rodriguez 	void (*enable_rfkill)(struct ath_hw *ah);
5218fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5228fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
52364773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
52464773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
525c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
526c16fcb49SFelix Fietkau 			    int param);
527641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
528d70357d5SLuis R. Rodriguez };
529d70357d5SLuis R. Rodriguez 
530d70357d5SLuis R. Rodriguez /**
531d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
532d70357d5SLuis R. Rodriguez  *
533d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
534d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
535d70357d5SLuis R. Rodriguez  *
536d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
537*795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
538d70357d5SLuis R. Rodriguez  */
539d70357d5SLuis R. Rodriguez struct ath_hw_ops {
540d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
541d70357d5SLuis R. Rodriguez 				     int restore,
542d70357d5SLuis R. Rodriguez 				     int power_off);
543cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
54487d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
54587d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
546*795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
547*795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
548*795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
549*795f5e2cSLuis R. Rodriguez 			  bool longcal);
550d70357d5SLuis R. Rodriguez };
551d70357d5SLuis R. Rodriguez 
552203c4805SLuis R. Rodriguez struct ath_hw {
553b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
55427c51f1aSLuis R. Rodriguez 	struct ath_common common;
555203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
556203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
557203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
558203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
559203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
560203c4805SLuis R. Rodriguez 
561203c4805SLuis R. Rodriguez 	union {
562203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
563203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
564475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
565203c4805SLuis R. Rodriguez 	} eeprom;
566203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
567203c4805SLuis R. Rodriguez 
568203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
569203c4805SLuis R. Rodriguez 	bool is_pciexpress;
5702eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
571203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
572641d9921SFelix Fietkau 	s16 nf_2g_max;
573641d9921SFelix Fietkau 	s16 nf_2g_min;
574641d9921SFelix Fietkau 	s16 nf_5g_max;
575641d9921SFelix Fietkau 	s16 nf_5g_min;
576203c4805SLuis R. Rodriguez 	u16 rfsilent;
577203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
578203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
579203c4805SLuis R. Rodriguez 	u32 ah_flags;
580203c4805SLuis R. Rodriguez 
581d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
582d7e7d229SLuis R. Rodriguez 
583203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
584203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
585203c4805SLuis R. Rodriguez 
586203c4805SLuis R. Rodriguez 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
587a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
588203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
589203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
590203c4805SLuis R. Rodriguez 
591203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
5923069168cSPavel Roskin 	enum ath9k_int imask;
59374bad5cbSPavel Roskin 	u32 imrs2_reg;
594203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
595203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
596203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
597203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
598203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
599203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
600203c4805SLuis R. Rodriguez 	u32 atim_window;
601203c4805SLuis R. Rodriguez 
602203c4805SLuis R. Rodriguez 	/* Calibration */
603cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
604cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
605cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
606cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
607cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
608cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
609cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
610cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
611203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
612203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
613203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
614203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
615203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
616203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
617203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
618203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
619203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
620203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
621203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
622203c4805SLuis R. Rodriguez 	union {
623203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
624203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
625203c4805SLuis R. Rodriguez 	} meas0;
626203c4805SLuis R. Rodriguez 	union {
627203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
628203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
629203c4805SLuis R. Rodriguez 	} meas1;
630203c4805SLuis R. Rodriguez 	union {
631203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
632203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
633203c4805SLuis R. Rodriguez 	} meas2;
634203c4805SLuis R. Rodriguez 	union {
635203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
636203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
637203c4805SLuis R. Rodriguez 	} meas3;
638203c4805SLuis R. Rodriguez 	u16 cal_samples;
639203c4805SLuis R. Rodriguez 
640203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
641203c4805SLuis R. Rodriguez 	u32 misc_mode;
642203c4805SLuis R. Rodriguez 	enum {
643203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
644203c4805SLuis R. Rodriguez 		USE_32KHZ,
645203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
646203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
647203c4805SLuis R. Rodriguez 
648d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
649d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
650d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
651d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
652d70357d5SLuis R. Rodriguez 
653e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
654203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
655203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
656203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
657203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
658203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
659203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
660203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
661203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
662203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
663203c4805SLuis R. Rodriguez 
664203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
665e239d859SFelix Fietkau 	int coverage_class;
666203c4805SLuis R. Rodriguez 	u32 beacon_interval;
667203c4805SLuis R. Rodriguez 	u32 slottime;
668203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
669203c4805SLuis R. Rodriguez 
670203c4805SLuis R. Rodriguez 	/* ANI */
671203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
672203c4805SLuis R. Rodriguez 	u32 aniperiod;
673203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
674203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
675203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
676203c4805SLuis R. Rodriguez 	int coarse_high[5];
677203c4805SLuis R. Rodriguez 	int coarse_low[5];
678203c4805SLuis R. Rodriguez 	int firpwr[5];
679203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
680203c4805SLuis R. Rodriguez 
681af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
682766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
683af03abecSLuis R. Rodriguez 
684203c4805SLuis R. Rodriguez 	u32 intr_txqs;
685203c4805SLuis R. Rodriguez 	u8 txchainmask;
686203c4805SLuis R. Rodriguez 	u8 rxchainmask;
687203c4805SLuis R. Rodriguez 
688203c4805SLuis R. Rodriguez 	u32 originalGain[22];
689203c4805SLuis R. Rodriguez 	int initPDADC;
690203c4805SLuis R. Rodriguez 	int PDADCdelta;
69108fc5c1bSVivek Natarajan 	u8 led_pin;
692203c4805SLuis R. Rodriguez 
693203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
694203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
695203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
696203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
697203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
698203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
699203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
700203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
701203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
702203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
703203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
704203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
70513ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
706203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
707203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
708203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
7098564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
710193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
711193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
71270807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
71370807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
71470807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
71570807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
71670807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
717ff155a45SVasanthakumar Thiagarajan 
71813ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
71913ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
72013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
72113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
72213ce3e99SLuis R. Rodriguez 
723ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
724ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
725ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
726203c4805SLuis R. Rodriguez };
727203c4805SLuis R. Rodriguez 
7289e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
7299e4bffd2SLuis R. Rodriguez {
7309e4bffd2SLuis R. Rodriguez 	return &ah->common;
7319e4bffd2SLuis R. Rodriguez }
7329e4bffd2SLuis R. Rodriguez 
7339e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
7349e4bffd2SLuis R. Rodriguez {
7359e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
7369e4bffd2SLuis R. Rodriguez }
7379e4bffd2SLuis R. Rodriguez 
738d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
739d70357d5SLuis R. Rodriguez {
740d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
741d70357d5SLuis R. Rodriguez }
742d70357d5SLuis R. Rodriguez 
743d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
744d70357d5SLuis R. Rodriguez {
745d70357d5SLuis R. Rodriguez 	return &ah->ops;
746d70357d5SLuis R. Rodriguez }
747d70357d5SLuis R. Rodriguez 
748f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
749203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
750285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
751f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
752203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
753203c4805SLuis R. Rodriguez 		   bool bChannelChange);
754a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
755203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
756203c4805SLuis R. Rodriguez 			    u32 capability, u32 *result);
757203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
758203c4805SLuis R. Rodriguez 			    u32 capability, u32 setting, int *status);
7598fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
760203c4805SLuis R. Rodriguez 
761203c4805SLuis R. Rodriguez /* Key Cache Management */
762203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
763203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
764203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
765203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
766203c4805SLuis R. Rodriguez 				 const u8 *mac);
767203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
768203c4805SLuis R. Rodriguez 
769203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
770203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
771203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
772203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
773203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
774203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
775203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
776203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
777203c4805SLuis R. Rodriguez 
778203c4805SLuis R. Rodriguez /* General Operation */
779203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
780203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
781203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
7824f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
783545750d3SFelix Fietkau 			   u8 phy, int kbps,
784203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
785203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
786203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
787203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
788203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
789203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
790203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
791203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
7928fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
793203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
794203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
795203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
796f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
797f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
798203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
799203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
800203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
80154e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
80230cbd422SLuis R. Rodriguez u64 ath9k_hw_extend_tsf(struct ath_hw *ah, u32 rstamp);
8030005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
80425c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
805203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
806203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
807203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
808a91d75aeSLuis R. Rodriguez 
8099ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
810a91d75aeSLuis R. Rodriguez 
811203c4805SLuis R. Rodriguez /* Interrupt Handling */
812203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah);
813203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
814203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
815203c4805SLuis R. Rodriguez 
816ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
817ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
818ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
819ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
820ff155a45SVasanthakumar Thiagarajan 					  void *arg,
821ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
822cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
823cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
824cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
825cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
826cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
827cd9bf689SLuis R. Rodriguez 
828ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
829ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
8301773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
831ff155a45SVasanthakumar Thiagarajan 
832f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
8332da4f01aSLuis R. Rodriguez 
83405020d23SSujith /* HTC */
83505020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
83605020d23SSujith 
8378fe65368SLuis R. Rodriguez /* PHY */
8388fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
8398fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
8408fe65368SLuis R. Rodriguez 
841641d9921SFelix Fietkau /*
842641d9921SFelix Fietkau  * Code specifric to AR9003, we stuff these here to avoid callbacks
843641d9921SFelix Fietkau  * for older families
844641d9921SFelix Fietkau  */
845641d9921SFelix Fietkau void ar9003_hw_set_nf_limits(struct ath_hw *ah);
846641d9921SFelix Fietkau 
847641d9921SFelix Fietkau /* Hardware family op attach helpers */
8488fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
8498525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
8508525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
8518fe65368SLuis R. Rodriguez 
852*795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
853*795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
854*795f5e2cSLuis R. Rodriguez 
8557b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
8567b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
8577b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
8587b6840abSVasanthakumar Thiagarajan 
859203c4805SLuis R. Rodriguez #endif
860