xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 6de66dd963ddd669667a81a2401f2fd6472ff55c)
1203c4805SLuis R. Rodriguez /*
2b3950e6aSLuis R. Rodriguez  * Copyright (c) 2008-2010 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
357976b426SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
463050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
477976b426SLuis R. Rodriguez 
48203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
497976b426SLuis R. Rodriguez 
50203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
51203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
52203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
53203c4805SLuis R. Rodriguez 
54fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
55fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
57fe12946eSVasanthakumar Thiagarajan 
58e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
59e3d01bfcSLuis R. Rodriguez 
60cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
61cfe8cba9SLuis R. Rodriguez 
6204658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
63990b70abSLuis R. Rodriguez 
64cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
65cac4220bSFelix Fietkau 
66203c4805SLuis R. Rodriguez /* Register read/write primitives */
679e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
689e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
699e4bffd2SLuis R. Rodriguez 
709e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
719e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
72203c4805SLuis R. Rodriguez 
7309a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
7409a525d3SSujith Manoharan 	ath9k_hw_common(_ah)->ops->multi_read((_ah), (_addr), (_val), (_cnt))
7509a525d3SSujith Manoharan 
7620b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
7720b3efd9SSujith 	do {								\
78435c1610SFelix Fietkau 		if (ath9k_hw_common(_ah)->ops->enable_write_buffer)	\
7920b3efd9SSujith 			ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
8020b3efd9SSujith 	} while (0)
8120b3efd9SSujith 
8220b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
8320b3efd9SSujith 	do {								\
84435c1610SFelix Fietkau 		if (ath9k_hw_common(_ah)->ops->write_flush)		\
8520b3efd9SSujith 			ath9k_hw_common(_ah)->ops->write_flush((_ah));	\
8620b3efd9SSujith 	} while (0)
8720b3efd9SSujith 
88203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
89203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
90203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
91203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
92203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
93203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
94203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
951547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
961547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
97203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
98997941d7SFelix Fietkau 	REG_WRITE(_a, _r, REG_READ(_a, _r) | (_f))
99203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
100997941d7SFelix Fietkau 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~(_f))
101203c4805SLuis R. Rodriguez 
102203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
103e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
104e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
105e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
106203c4805SLuis R. Rodriguez 			udelay(1);				\
107203c4805SLuis R. Rodriguez 	} while (0)
108203c4805SLuis R. Rodriguez 
109203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
110203c4805SLuis R. Rodriguez 		int r;							\
111e7fc6338SRajkumar Manoharan 		ENABLE_REGWRITE_BUFFER(ah);				\
112203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
113203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
114203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
115203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
116203c4805SLuis R. Rodriguez 		}							\
117e7fc6338SRajkumar Manoharan 		REGWRITE_BUFFER_FLUSH(ah);				\
118203c4805SLuis R. Rodriguez 	} while (0)
119203c4805SLuis R. Rodriguez 
120203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
121203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1241773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
129203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
130203c4805SLuis R. Rodriguez 
131203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
13263a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
133203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
134203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
135203c4805SLuis R. Rodriguez 
136203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
137203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
138203c4805SLuis R. Rodriguez 
139203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
140203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
141203c4805SLuis R. Rodriguez 
142203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
143203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
144f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
145203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
146203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
147d8caa839SSujith #define POWER_UP_TIME               10000
148203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
149203c4805SLuis R. Rodriguez 
150203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
151203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
152203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
153203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
154203c4805SLuis R. Rodriguez 
155203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
156203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
157203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
158203c4805SLuis R. Rodriguez 
159203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
160203c4805SLuis R. Rodriguez 
161ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
162ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
163ceb26445SVasanthakumar Thiagarajan 
164717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES    32
165717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ              24
166717f6bedSFelix Fietkau 
167066dae93SFelix Fietkau enum ath_hw_txq_subtype {
168066dae93SFelix Fietkau 	ATH_TXQ_AC_BE = 0,
169066dae93SFelix Fietkau 	ATH_TXQ_AC_BK = 1,
170066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
171066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
172066dae93SFelix Fietkau };
173066dae93SFelix Fietkau 
17413ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
17513ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
17613ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
17713ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
17813ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
17913ce3e99SLuis R. Rodriguez };
18013ce3e99SLuis R. Rodriguez 
181203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
182364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
183364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
184364734faSFelix Fietkau 	ATH9K_HW_CAP_CST                        = BIT(2),
185364734faSFelix Fietkau 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(3),
186364734faSFelix Fietkau 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
187364734faSFelix Fietkau 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
188364734faSFelix Fietkau 	ATH9K_HW_CAP_EDMA			= BIT(6),
189364734faSFelix Fietkau 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
190364734faSFelix Fietkau 	ATH9K_HW_CAP_LDPC			= BIT(8),
191364734faSFelix Fietkau 	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
192364734faSFelix Fietkau 	ATH9K_HW_CAP_SGI_20			= BIT(10),
193364734faSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(11),
194364734faSFelix Fietkau 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
195d4659912SFelix Fietkau 	ATH9K_HW_CAP_2GHZ			= BIT(13),
196d4659912SFelix Fietkau 	ATH9K_HW_CAP_5GHZ			= BIT(14),
197ea066d5aSMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(15),
198203c4805SLuis R. Rodriguez };
199203c4805SLuis R. Rodriguez 
200203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
201203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
202203c4805SLuis R. Rodriguez 	u16 total_queues;
203203c4805SLuis R. Rodriguez 	u16 keycache_size;
204203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
205203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
206203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
207203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
208203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
20947c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
21047c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
211203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
212203c4805SLuis R. Rodriguez 	u16 reg_cap;
213203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
214ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
215ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
216ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
217162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2185088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
2198060e169SVasanthakumar Thiagarajan 	u16 pcie_lcr_offset;
2208060e169SVasanthakumar Thiagarajan 	bool pcie_lcr_extsync_en;
221203c4805SLuis R. Rodriguez };
222203c4805SLuis R. Rodriguez 
223203c4805SLuis R. Rodriguez struct ath9k_ops_config {
224203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
225203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
226203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
227203c4805SLuis R. Rodriguez 	int ack_6mb;
22841f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
229203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
2306a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
231203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
232203c4805SLuis R. Rodriguez 	u32 pcie_waen;
233203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
234203c4805SLuis R. Rodriguez 	u8 ht_enable;
2356f481010SLuis R. Rodriguez 	u8 paprd_disable;
236203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
237203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
238203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
239203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
240203c4805SLuis R. Rodriguez 	u32 enable_ani;
241203c4805SLuis R. Rodriguez 	int serialize_regmode;
2420ce024cbSSujith 	bool rx_intr_mitigation;
24355e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
244203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
245203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
246203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
247203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
248203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
249203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
250203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
251203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
252203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
253203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
254203c4805SLuis R. Rodriguez 	int spurmode;
255203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
256f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
257e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
258203c4805SLuis R. Rodriguez };
259203c4805SLuis R. Rodriguez 
260203c4805SLuis R. Rodriguez enum ath9k_int {
261203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
262203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
263b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
264b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
265203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
266203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
267203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
268203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
269203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
271aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
272203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
279203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
284203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
285ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
286203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
287203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
289203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
290203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
291203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
292203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
293203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
294203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
295203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
296203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
297203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
298203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
299203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
300203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
301203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
302203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
303203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
304203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
305203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
306203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
307203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
308203c4805SLuis R. Rodriguez };
309203c4805SLuis R. Rodriguez 
310203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
311203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
312203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
313203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
314203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
315203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
316203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
317203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
318203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
319203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
320203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
321203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
322203c4805SLuis R. Rodriguez 
323203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
324203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
325203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
326203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
327203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
328203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
329203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
330203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
331203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
332203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
333203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
334203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
335203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
336203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
337203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
338203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
339203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
340203c4805SLuis R. Rodriguez 
34120bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
342203c4805SLuis R. Rodriguez 	u16 channel;
343203c4805SLuis R. Rodriguez 	u32 channelFlags;
344203c4805SLuis R. Rodriguez 	int32_t CalValid;
345203c4805SLuis R. Rodriguez 	int8_t iCoff;
346203c4805SLuis R. Rodriguez 	int8_t qCoff;
347717f6bedSFelix Fietkau 	bool paprd_done;
3484254bc1cSFelix Fietkau 	bool nfcal_pending;
34970cf1533SFelix Fietkau 	bool nfcal_interference;
350717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
351717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
35220bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
35320bd2a09SFelix Fietkau };
35420bd2a09SFelix Fietkau 
35520bd2a09SFelix Fietkau struct ath9k_channel {
35620bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
357093115b7SFelix Fietkau 	struct ar5416AniState ani;
35820bd2a09SFelix Fietkau 	u16 channel;
35920bd2a09SFelix Fietkau 	u32 channelFlags;
36020bd2a09SFelix Fietkau 	u32 chanmode;
361d9891c78SFelix Fietkau 	s16 noisefloor;
362203c4805SLuis R. Rodriguez };
363203c4805SLuis R. Rodriguez 
364203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
365203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
366203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
367203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
368203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
369203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
370203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
371203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
372203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3736b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
374203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3756b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
376203c4805SLuis R. Rodriguez 
377203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
378203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
379203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
380203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
381203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
382203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
383203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
384203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
385203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
386203c4805SLuis R. Rodriguez 
387203c4805SLuis R. Rodriguez enum ath9k_power_mode {
388203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
389203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
390203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
391203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
392203c4805SLuis R. Rodriguez };
393203c4805SLuis R. Rodriguez 
394203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
395203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
396203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
397203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
398203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
399203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
400203c4805SLuis R. Rodriguez };
401203c4805SLuis R. Rodriguez 
402203c4805SLuis R. Rodriguez enum ser_reg_mode {
403203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
404203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
405203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
406203c4805SLuis R. Rodriguez };
407203c4805SLuis R. Rodriguez 
408ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
409ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
410ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
411ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
412ad7b8060SVasanthakumar Thiagarajan };
413ad7b8060SVasanthakumar Thiagarajan 
414203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
415203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
416203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
417203c4805SLuis R. Rodriguez 	u32 bs_intval;
418203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
419203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
420203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
421203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
422203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
423203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
424203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
425203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
426203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
427203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
428203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
429203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
430203c4805SLuis R. Rodriguez };
431203c4805SLuis R. Rodriguez 
432203c4805SLuis R. Rodriguez struct chan_centers {
433203c4805SLuis R. Rodriguez 	u16 synth_center;
434203c4805SLuis R. Rodriguez 	u16 ctl_center;
435203c4805SLuis R. Rodriguez 	u16 ext_center;
436203c4805SLuis R. Rodriguez };
437203c4805SLuis R. Rodriguez 
438203c4805SLuis R. Rodriguez enum {
439203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
440203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
441203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
442203c4805SLuis R. Rodriguez };
443203c4805SLuis R. Rodriguez 
444203c4805SLuis R. Rodriguez struct ath9k_hw_version {
445203c4805SLuis R. Rodriguez 	u32 magic;
446203c4805SLuis R. Rodriguez 	u16 devid;
447203c4805SLuis R. Rodriguez 	u16 subvendorid;
448203c4805SLuis R. Rodriguez 	u32 macVersion;
449203c4805SLuis R. Rodriguez 	u16 macRev;
450203c4805SLuis R. Rodriguez 	u16 phyRev;
451203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
452203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
453aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
4540b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
455203c4805SLuis R. Rodriguez };
456203c4805SLuis R. Rodriguez 
457ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
458ff155a45SVasanthakumar Thiagarajan 
459ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
460ff155a45SVasanthakumar Thiagarajan 
461ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
462ff155a45SVasanthakumar Thiagarajan 
463ff155a45SVasanthakumar Thiagarajan /*
46477c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
465ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
466ff155a45SVasanthakumar Thiagarajan  */
467c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
468ff155a45SVasanthakumar Thiagarajan 
469ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
470ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
471ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
472ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
473ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
474ff155a45SVasanthakumar Thiagarajan };
475ff155a45SVasanthakumar Thiagarajan 
476ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
477ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
478ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
479ff155a45SVasanthakumar Thiagarajan 	void *arg;
480ff155a45SVasanthakumar Thiagarajan 	u8 index;
481ff155a45SVasanthakumar Thiagarajan };
482ff155a45SVasanthakumar Thiagarajan 
483ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
484ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
485ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
486ff155a45SVasanthakumar Thiagarajan 	union {
487ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
488ff155a45SVasanthakumar Thiagarajan 		u16 val;
489ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
490ff155a45SVasanthakumar Thiagarajan };
491ff155a45SVasanthakumar Thiagarajan 
49221cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
49321cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
49421cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
49521cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
49621cc630fSVasanthakumar Thiagarajan };
49721cc630fSVasanthakumar Thiagarajan 
498d70357d5SLuis R. Rodriguez /**
4994e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
5004e8c14e9SFelix Fietkau  *
5014e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
5024e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
5034e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
5044e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
5054e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
5064e8c14e9SFelix Fietkau  *	radar pulse (dB step)
5074e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5084e8c14e9SFelix Fietkau  *	gone (dB step)
5094e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5104e8c14e9SFelix Fietkau  *
5114e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5124e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5134e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5144e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5154e8c14e9SFelix Fietkau  *
5164e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5174e8c14e9SFelix Fietkau  */
5184e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5194e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5204e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5214e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5224e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5234e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5244e8c14e9SFelix Fietkau 
5254e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5264e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5274e8c14e9SFelix Fietkau 	int fir_power;
5284e8c14e9SFelix Fietkau 
5294e8c14e9SFelix Fietkau 	bool ext_channel;
5304e8c14e9SFelix Fietkau };
5314e8c14e9SFelix Fietkau 
5324e8c14e9SFelix Fietkau /**
533d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
534d70357d5SLuis R. Rodriguez  *
535d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
536d70357d5SLuis R. Rodriguez  * by the hardware core.
537d70357d5SLuis R. Rodriguez  *
538795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
539795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
540795f5e2cSLuis R. Rodriguez  *
541d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
542991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5438fe65368SLuis R. Rodriguez  *
5448fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5458fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5468fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5478fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5488fe65368SLuis R. Rodriguez  * @set_rf_regs:
54964773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
55064773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
551795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
552795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
553ac0bb767SLuis R. Rodriguez  *
554e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
555e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
556d70357d5SLuis R. Rodriguez  */
557d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
558795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
559d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
560795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
561795f5e2cSLuis R. Rodriguez 
562d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
563991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
564795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
565795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
5668fe65368SLuis R. Rodriguez 
5678fe65368SLuis R. Rodriguez 	/* PHY ops */
5688fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5698fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5708fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5718fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5728fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5738fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5748fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5758fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5768fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5778fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5788fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5798fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5808fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5818fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5828fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5838fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5848fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5858fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5868fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5878fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5888fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
58964773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
59064773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
591c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
592c16fcb49SFelix Fietkau 			    int param);
593641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
5944e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
5954e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
596ac0bb767SLuis R. Rodriguez 
597ac0bb767SLuis R. Rodriguez 	/* ANI */
598e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
599d70357d5SLuis R. Rodriguez };
600d70357d5SLuis R. Rodriguez 
601d70357d5SLuis R. Rodriguez /**
602d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
603d70357d5SLuis R. Rodriguez  *
604d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
605d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
606d70357d5SLuis R. Rodriguez  *
607d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
608795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
609d70357d5SLuis R. Rodriguez  */
610d70357d5SLuis R. Rodriguez struct ath_hw_ops {
611d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
612d70357d5SLuis R. Rodriguez 				     int restore,
613d70357d5SLuis R. Rodriguez 				     int power_off);
614cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
61587d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
61687d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
617795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
618795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
619795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
620795f5e2cSLuis R. Rodriguez 			  bool longcal);
62155e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
622cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
623cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
624cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
625cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
626cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
627cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
628cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
629cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
630cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
631cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
632cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
633cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
634cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
635cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
636cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
637cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
638cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
639cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
640cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
641cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
642cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
643cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
644cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
645cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
646cc610ac0SVasanthakumar Thiagarajan 				     u32 burstDuration);
647cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
648cc610ac0SVasanthakumar Thiagarajan 				       u32 vmf);
649d70357d5SLuis R. Rodriguez };
650d70357d5SLuis R. Rodriguez 
651f2552e28SFelix Fietkau struct ath_nf_limits {
652f2552e28SFelix Fietkau 	s16 max;
653f2552e28SFelix Fietkau 	s16 min;
654f2552e28SFelix Fietkau 	s16 nominal;
655f2552e28SFelix Fietkau };
656f2552e28SFelix Fietkau 
65797dcec57SSujith Manoharan /* ah_flags */
65897dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
65997dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
66097dcec57SSujith Manoharan 
661203c4805SLuis R. Rodriguez struct ath_hw {
662b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
66327c51f1aSLuis R. Rodriguez 	struct ath_common common;
664203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
665203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
666203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
667cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
668203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
669203c4805SLuis R. Rodriguez 
670203c4805SLuis R. Rodriguez 	union {
671203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
672203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
673475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
67415c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
675203c4805SLuis R. Rodriguez 	} eeprom;
676203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
677203c4805SLuis R. Rodriguez 
678203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
679203c4805SLuis R. Rodriguez 	bool is_pciexpress;
6805f841b41SRajkumar Manoharan 	bool is_monitoring;
6812eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
682203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
683f2552e28SFelix Fietkau 
684bbacee13SFelix Fietkau 	u32 nf_regs[6];
685f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
686f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
687203c4805SLuis R. Rodriguez 	u16 rfsilent;
688203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
689203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
690203c4805SLuis R. Rodriguez 	u32 ah_flags;
691203c4805SLuis R. Rodriguez 
692d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
693d7e7d229SLuis R. Rodriguez 
694203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
695203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
696203c4805SLuis R. Rodriguez 
69720bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
698a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
699203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
700203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
701203c4805SLuis R. Rodriguez 
702203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
7033069168cSPavel Roskin 	enum ath9k_int imask;
70474bad5cbSPavel Roskin 	u32 imrs2_reg;
705203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
706203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
707203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
708203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
709203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
710203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
711203c4805SLuis R. Rodriguez 	u32 atim_window;
712203c4805SLuis R. Rodriguez 
713203c4805SLuis R. Rodriguez 	/* Calibration */
7146497827fSFelix Fietkau 	u32 supp_cals;
715cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
716cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
717cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
718df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
719cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
720cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
721cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
722203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
723203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
724203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
725203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
726203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
727203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
728203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
729203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
730203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
731203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
732203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
733203c4805SLuis R. Rodriguez 	union {
734203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
735203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
736203c4805SLuis R. Rodriguez 	} meas0;
737203c4805SLuis R. Rodriguez 	union {
738203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
739203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
740203c4805SLuis R. Rodriguez 	} meas1;
741203c4805SLuis R. Rodriguez 	union {
742203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
743203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
744203c4805SLuis R. Rodriguez 	} meas2;
745203c4805SLuis R. Rodriguez 	union {
746203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
747203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
748203c4805SLuis R. Rodriguez 	} meas3;
749203c4805SLuis R. Rodriguez 	u16 cal_samples;
750203c4805SLuis R. Rodriguez 
751203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
752203c4805SLuis R. Rodriguez 	u32 misc_mode;
753203c4805SLuis R. Rodriguez 	enum {
754203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
755203c4805SLuis R. Rodriguez 		USE_32KHZ,
756203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
757203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
758203c4805SLuis R. Rodriguez 
759d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
760d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
761d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
762d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
763d70357d5SLuis R. Rodriguez 
764e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
765203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
766203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
767203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
768203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
769203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
770203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
771203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
772203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
773203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
774203c4805SLuis R. Rodriguez 
775597a94b3SFelix Fietkau 	u8 txpower_limit;
776e239d859SFelix Fietkau 	int coverage_class;
777203c4805SLuis R. Rodriguez 	u32 slottime;
778203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
779203c4805SLuis R. Rodriguez 
780203c4805SLuis R. Rodriguez 	/* ANI */
781203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
782203c4805SLuis R. Rodriguez 	u32 aniperiod;
783203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
784203c4805SLuis R. Rodriguez 	int coarse_high[5];
785203c4805SLuis R. Rodriguez 	int coarse_low[5];
786203c4805SLuis R. Rodriguez 	int firpwr[5];
787203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
788203c4805SLuis R. Rodriguez 
789af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
790766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
791af03abecSLuis R. Rodriguez 
792203c4805SLuis R. Rodriguez 	u32 intr_txqs;
793203c4805SLuis R. Rodriguez 	u8 txchainmask;
794203c4805SLuis R. Rodriguez 	u8 rxchainmask;
795203c4805SLuis R. Rodriguez 
796c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
797c5d0855aSFelix Fietkau 
798203c4805SLuis R. Rodriguez 	u32 originalGain[22];
799203c4805SLuis R. Rodriguez 	int initPDADC;
800203c4805SLuis R. Rodriguez 	int PDADCdelta;
801*6de66dd9SFelix Fietkau 	int led_pin;
802691680b8SFelix Fietkau 	u32 gpio_mask;
803691680b8SFelix Fietkau 	u32 gpio_val;
804203c4805SLuis R. Rodriguez 
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
806203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
807203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
808203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
811203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
812203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
813203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
814203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
815203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
816203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
81713ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
818203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
819203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
820203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8218564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
822193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
823193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
82470807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
82570807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
82670807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
82770807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
82870807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
829ff155a45SVasanthakumar Thiagarajan 
83013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
83113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
83213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
83313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
83413ce3e99SLuis R. Rodriguez 
835ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
836ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
837ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
838744d4025SVasanthakumar Thiagarajan 
839744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
840744d4025SVasanthakumar Thiagarajan 	void *ts_start;
841744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
842744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
843744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
844744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
845aea702b7SLuis R. Rodriguez 
846aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
847aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
848717f6bedSFelix Fietkau 
8491bf38661SFelix Fietkau 	unsigned int paprd_target_power;
8501bf38661SFelix Fietkau 	unsigned int paprd_training_power;
8517072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
852f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
85345ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
854717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
855717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8569a658d2bSLuis R. Rodriguez 	/*
8579a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8589a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8599a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8609a658d2bSLuis R. Rodriguez 	 */
8619a658d2bSLuis R. Rodriguez 	u32 WARegVal;
8626ee63f55SSenthil Balasubramanian 
8636ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
8646ee63f55SSenthil Balasubramanian 	u32 ent_mode;
865203c4805SLuis R. Rodriguez };
866203c4805SLuis R. Rodriguez 
8679e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8689e4bffd2SLuis R. Rodriguez {
8699e4bffd2SLuis R. Rodriguez 	return &ah->common;
8709e4bffd2SLuis R. Rodriguez }
8719e4bffd2SLuis R. Rodriguez 
8729e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8739e4bffd2SLuis R. Rodriguez {
8749e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8759e4bffd2SLuis R. Rodriguez }
8769e4bffd2SLuis R. Rodriguez 
877d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
878d70357d5SLuis R. Rodriguez {
879d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
880d70357d5SLuis R. Rodriguez }
881d70357d5SLuis R. Rodriguez 
882d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
883d70357d5SLuis R. Rodriguez {
884d70357d5SLuis R. Rodriguez 	return &ah->ops;
885d70357d5SLuis R. Rodriguez }
886d70357d5SLuis R. Rodriguez 
887895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
888895ad7ebSVasanthakumar Thiagarajan {
889895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
890895ad7ebSVasanthakumar Thiagarajan }
891895ad7ebSVasanthakumar Thiagarajan 
892f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
893203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
894285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
895f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
896203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
89720bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
898a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8998fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
900203c4805SLuis R. Rodriguez 
901203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
902203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
903203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
904203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
905203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
906203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
907203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
908203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
90921cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
91021cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
91121cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
91221cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
913203c4805SLuis R. Rodriguez 
914203c4805SLuis R. Rodriguez /* General Operation */
915203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
916203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
917203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
9184f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
919545750d3SFelix Fietkau 			   u8 phy, int kbps,
920203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
921203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
922203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
923203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
924203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
925203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
926203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
927203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
928de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
929203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
930203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
931f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
932f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
933203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
934203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
935203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
93654e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9370005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
938b1415819SVivek Natarajan unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
93925c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
940203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
941203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
942203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
943c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
944a91d75aeSLuis R. Rodriguez 
9459ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
946a91d75aeSLuis R. Rodriguez 
947ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
948ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
949ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
950ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
951ff155a45SVasanthakumar Thiagarajan 					  void *arg,
952ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
953cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
954cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
955cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
956cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
957cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
958cd9bf689SLuis R. Rodriguez 
959ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
960ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
961ff155a45SVasanthakumar Thiagarajan 
962f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9632da4f01aSLuis R. Rodriguez 
96405020d23SSujith /* HTC */
96505020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
96605020d23SSujith 
9678fe65368SLuis R. Rodriguez /* PHY */
9688fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9698fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9708fe65368SLuis R. Rodriguez 
971ebd5a14aSLuis R. Rodriguez /*
972ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
973ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
974ebd5a14aSLuis R. Rodriguez  */
975d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
976ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
97778ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
978e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah);
9796c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
980d8f492b7SLuis R. Rodriguez 
981641d9921SFelix Fietkau /*
982aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
983641d9921SFelix Fietkau  * for older families
984641d9921SFelix Fietkau  */
985aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
986aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
987aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
988717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
989717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
99020bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
991717f6bedSFelix Fietkau 					int chain);
99220bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
99320bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
994717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
995717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
996717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
997717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
998641d9921SFelix Fietkau 
999641d9921SFelix Fietkau /* Hardware family op attach helpers */
10008fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10018525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10028525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10038fe65368SLuis R. Rodriguez 
1004795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1005795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1006795f5e2cSLuis R. Rodriguez 
1007b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
1008b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1009b3950e6aSLuis R. Rodriguez 
1010c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1011ac0bb767SLuis R. Rodriguez /*
1012ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
1013ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
1014ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
1015e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
1016e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1017ac0bb767SLuis R. Rodriguez  */
1018e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
10198eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1020bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah);
102195792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1022ac0bb767SLuis R. Rodriguez 
10237b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
10247b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
10257b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10267b6840abSVasanthakumar Thiagarajan 
102773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
102873377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
102973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
103073377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
103173377256SLuis R. Rodriguez 
1032203c4805SLuis R. Rodriguez #endif
1033