1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30203c4805SLuis R. Rodriguez 31203c4805SLuis R. Rodriguez #include "../regd.h" 32203c4805SLuis R. Rodriguez 33203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 34203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 35203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 36203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 37203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 38203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 39203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 40203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 41203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 42203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 43203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 44203c4805SLuis R. Rodriguez 45ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCI 0x002D 46ac88b6ecSVivek Natarajan #define AR5416_DEVID_AR9287_PCIE 0x002E 47ac88b6ecSVivek Natarajan 48203c4805SLuis R. Rodriguez /* Register read/write primitives */ 49203c4805SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val)) 50203c4805SLuis R. Rodriguez #define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg)) 51203c4805SLuis R. Rodriguez 52203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 53203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 54203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr) \ 55203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) 56203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 57203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, \ 58203c4805SLuis R. Rodriguez (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) 59203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 60203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) 61203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 62203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) 63203c4805SLuis R. Rodriguez 64203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 65203c4805SLuis R. Rodriguez if ((++(x) % 64) == 0) \ 66203c4805SLuis R. Rodriguez udelay(1); \ 67203c4805SLuis R. Rodriguez } while (0) 68203c4805SLuis R. Rodriguez 69203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ 70203c4805SLuis R. Rodriguez int r; \ 71203c4805SLuis R. Rodriguez for (r = 0; r < ((iniarray)->ia_rows); r++) { \ 72203c4805SLuis R. Rodriguez REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ 73203c4805SLuis R. Rodriguez INI_RA((iniarray), r, (column))); \ 74203c4805SLuis R. Rodriguez DO_DELAY(regWr); \ 75203c4805SLuis R. Rodriguez } \ 76203c4805SLuis R. Rodriguez } while (0) 77203c4805SLuis R. Rodriguez 78203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 79203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 80203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 81203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 82203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 83203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 84203c4805SLuis R. Rodriguez 85203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 86203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 87203c4805SLuis R. Rodriguez 88203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 89203c4805SLuis R. Rodriguez #define RTC_PLL_SETTLE_DELAY 1000 90203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 91203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 92203c4805SLuis R. Rodriguez 93203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 94203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 95203c4805SLuis R. Rodriguez 96203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 97203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 100203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 101f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 102203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 103203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 104203c4805SLuis R. Rodriguez #define POWER_UP_TIME 200000 105203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 106203c4805SLuis R. Rodriguez 107203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 108203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 109203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 110203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 111203c4805SLuis R. Rodriguez 112203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 113203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 114203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 115203c4805SLuis R. Rodriguez 116203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 117203c4805SLuis R. Rodriguez 118203c4805SLuis R. Rodriguez enum wireless_mode { 119203c4805SLuis R. Rodriguez ATH9K_MODE_11A = 0, 120b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11G, 121b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT20, 122b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT20, 123b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40PLUS, 124b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NA_HT40MINUS, 125b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40PLUS, 126b9b6e15aSLuis R. Rodriguez ATH9K_MODE_11NG_HT40MINUS, 127b9b6e15aSLuis R. Rodriguez ATH9K_MODE_MAX, 128203c4805SLuis R. Rodriguez }; 129203c4805SLuis R. Rodriguez 130203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 131203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_AESCCM = BIT(0), 132203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_CKIP = BIT(1), 133203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MIC_TKIP = BIT(2), 134203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3), 135203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_CKIP = BIT(4), 136203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CIPHER_TKIP = BIT(5), 137203c4805SLuis R. Rodriguez ATH9K_HW_CAP_VEOL = BIT(6), 138203c4805SLuis R. Rodriguez ATH9K_HW_CAP_BSSIDMASK = BIT(7), 139203c4805SLuis R. Rodriguez ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8), 140203c4805SLuis R. Rodriguez ATH9K_HW_CAP_HT = BIT(9), 141203c4805SLuis R. Rodriguez ATH9K_HW_CAP_GTT = BIT(10), 142203c4805SLuis R. Rodriguez ATH9K_HW_CAP_FASTCC = BIT(11), 143203c4805SLuis R. Rodriguez ATH9K_HW_CAP_RFSILENT = BIT(12), 144203c4805SLuis R. Rodriguez ATH9K_HW_CAP_CST = BIT(13), 145203c4805SLuis R. Rodriguez ATH9K_HW_CAP_ENHANCEDPM = BIT(14), 146203c4805SLuis R. Rodriguez ATH9K_HW_CAP_AUTOSLEEP = BIT(15), 147203c4805SLuis R. Rodriguez ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16), 148203c4805SLuis R. Rodriguez ATH9K_HW_CAP_BT_COEX = BIT(17) 149203c4805SLuis R. Rodriguez }; 150203c4805SLuis R. Rodriguez 151203c4805SLuis R. Rodriguez enum ath9k_capability_type { 152203c4805SLuis R. Rodriguez ATH9K_CAP_CIPHER = 0, 153203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_MIC, 154203c4805SLuis R. Rodriguez ATH9K_CAP_TKIP_SPLIT, 155203c4805SLuis R. Rodriguez ATH9K_CAP_DIVERSITY, 156203c4805SLuis R. Rodriguez ATH9K_CAP_TXPOW, 157203c4805SLuis R. Rodriguez ATH9K_CAP_MCAST_KEYSRCH, 158203c4805SLuis R. Rodriguez ATH9K_CAP_DS 159203c4805SLuis R. Rodriguez }; 160203c4805SLuis R. Rodriguez 161203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 162203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 163203c4805SLuis R. Rodriguez DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */ 164203c4805SLuis R. Rodriguez u16 total_queues; 165203c4805SLuis R. Rodriguez u16 keycache_size; 166203c4805SLuis R. Rodriguez u16 low_5ghz_chan, high_5ghz_chan; 167203c4805SLuis R. Rodriguez u16 low_2ghz_chan, high_2ghz_chan; 168203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 169203c4805SLuis R. Rodriguez u8 tx_chainmask; 170203c4805SLuis R. Rodriguez u8 rx_chainmask; 171203c4805SLuis R. Rodriguez u16 tx_triglevel_max; 172203c4805SLuis R. Rodriguez u16 reg_cap; 173203c4805SLuis R. Rodriguez u8 num_gpio_pins; 174203c4805SLuis R. Rodriguez u8 num_antcfg_2ghz; 175203c4805SLuis R. Rodriguez u8 num_antcfg_5ghz; 176203c4805SLuis R. Rodriguez }; 177203c4805SLuis R. Rodriguez 178203c4805SLuis R. Rodriguez struct ath9k_ops_config { 179203c4805SLuis R. Rodriguez int dma_beacon_response_time; 180203c4805SLuis R. Rodriguez int sw_beacon_response_time; 181203c4805SLuis R. Rodriguez int additional_swba_backoff; 182203c4805SLuis R. Rodriguez int ack_6mb; 183203c4805SLuis R. Rodriguez int cwm_ignore_extcca; 184203c4805SLuis R. Rodriguez u8 pcie_powersave_enable; 185203c4805SLuis R. Rodriguez u8 pcie_clock_req; 186203c4805SLuis R. Rodriguez u32 pcie_waen; 187203c4805SLuis R. Rodriguez u8 analog_shiftreg; 188203c4805SLuis R. Rodriguez u8 ht_enable; 189203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 190203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 191203c4805SLuis R. Rodriguez u32 cck_trig_high; 192203c4805SLuis R. Rodriguez u32 cck_trig_low; 193203c4805SLuis R. Rodriguez u32 enable_ani; 194203c4805SLuis R. Rodriguez u16 diversity_control; 195203c4805SLuis R. Rodriguez u16 antenna_switch_swap; 196203c4805SLuis R. Rodriguez int serialize_regmode; 197203c4805SLuis R. Rodriguez bool intr_mitigation; 198203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 199203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 200203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 201203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS 5 202203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 203203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 204203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 205203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 206203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 207203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 208203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 209203c4805SLuis R. Rodriguez int spurmode; 210203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 211203c4805SLuis R. Rodriguez }; 212203c4805SLuis R. Rodriguez 213203c4805SLuis R. Rodriguez enum ath9k_int { 214203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 215203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 216203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 217203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 218203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 219203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 220203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 221203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 222203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 223203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 224203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 225203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 226203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 227203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 228203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 229203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 230203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 231203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 232203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 233203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 234203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 235203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 236203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 237203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 238203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 239203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 240203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 241203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 242203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 243203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 244203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 245203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 246203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 247203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 248203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 249203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 250203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 251203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 252203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 253203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 254203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 255203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 256203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 257203c4805SLuis R. Rodriguez }; 258203c4805SLuis R. Rodriguez 259203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 260203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 261203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 262203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 263203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 264203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 265203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 266203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 267203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 268203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 269203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 270203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 271203c4805SLuis R. Rodriguez 272203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 273203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 274203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 275203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 276203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 277203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 278203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 279203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 280203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 281203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 282203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 283203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 284203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 285203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 286203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 287203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 288203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 289203c4805SLuis R. Rodriguez 290203c4805SLuis R. Rodriguez struct ath9k_channel { 291203c4805SLuis R. Rodriguez struct ieee80211_channel *chan; 292203c4805SLuis R. Rodriguez u16 channel; 293203c4805SLuis R. Rodriguez u32 channelFlags; 294203c4805SLuis R. Rodriguez u32 chanmode; 295203c4805SLuis R. Rodriguez int32_t CalValid; 296203c4805SLuis R. Rodriguez bool oneTimeCalsDone; 297203c4805SLuis R. Rodriguez int8_t iCoff; 298203c4805SLuis R. Rodriguez int8_t qCoff; 299203c4805SLuis R. Rodriguez int16_t rawNoiseFloor; 300203c4805SLuis R. Rodriguez }; 301203c4805SLuis R. Rodriguez 302203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 303203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 304203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 305203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 306203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 307203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 308203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 309203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 310203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 311203c4805SLuis R. Rodriguez #define IS_CHAN_A_5MHZ_SPACED(_c) \ 312203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 313203c4805SLuis R. Rodriguez (((_c)->channel % 20) != 0) && \ 314203c4805SLuis R. Rodriguez (((_c)->channel % 10) != 0)) 315203c4805SLuis R. Rodriguez 316203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 317203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 318203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 319203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 320203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 321203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 322203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 323203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 324203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 325203c4805SLuis R. Rodriguez 326203c4805SLuis R. Rodriguez enum ath9k_power_mode { 327203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 328203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 329203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 330203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 331203c4805SLuis R. Rodriguez }; 332203c4805SLuis R. Rodriguez 333203c4805SLuis R. Rodriguez enum ath9k_ant_setting { 334203c4805SLuis R. Rodriguez ATH9K_ANT_VARIABLE = 0, 335203c4805SLuis R. Rodriguez ATH9K_ANT_FIXED_A, 336203c4805SLuis R. Rodriguez ATH9K_ANT_FIXED_B 337203c4805SLuis R. Rodriguez }; 338203c4805SLuis R. Rodriguez 339203c4805SLuis R. Rodriguez enum ath9k_tp_scale { 340203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MAX = 0, 341203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_50, 342203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_25, 343203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_12, 344203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MIN 345203c4805SLuis R. Rodriguez }; 346203c4805SLuis R. Rodriguez 347203c4805SLuis R. Rodriguez enum ser_reg_mode { 348203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 349203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 350203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 351203c4805SLuis R. Rodriguez }; 352203c4805SLuis R. Rodriguez 353203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 354203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 355203c4805SLuis R. Rodriguez u32 bs_nextdtim; 356203c4805SLuis R. Rodriguez u32 bs_intval; 357203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD 0x0000ffff 358203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA 0x00800000 359203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF 0x01000000 360203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 361203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 362203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 363203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 364203c4805SLuis R. Rodriguez u32 bs_cfpnext; 365203c4805SLuis R. Rodriguez u16 bs_timoffset; 366203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 367203c4805SLuis R. Rodriguez u32 bs_sleepduration; 368203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 369203c4805SLuis R. Rodriguez }; 370203c4805SLuis R. Rodriguez 371203c4805SLuis R. Rodriguez struct chan_centers { 372203c4805SLuis R. Rodriguez u16 synth_center; 373203c4805SLuis R. Rodriguez u16 ctl_center; 374203c4805SLuis R. Rodriguez u16 ext_center; 375203c4805SLuis R. Rodriguez }; 376203c4805SLuis R. Rodriguez 377203c4805SLuis R. Rodriguez enum { 378203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 379203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 380203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 381203c4805SLuis R. Rodriguez }; 382203c4805SLuis R. Rodriguez 383203c4805SLuis R. Rodriguez struct ath9k_hw_version { 384203c4805SLuis R. Rodriguez u32 magic; 385203c4805SLuis R. Rodriguez u16 devid; 386203c4805SLuis R. Rodriguez u16 subvendorid; 387203c4805SLuis R. Rodriguez u32 macVersion; 388203c4805SLuis R. Rodriguez u16 macRev; 389203c4805SLuis R. Rodriguez u16 phyRev; 390203c4805SLuis R. Rodriguez u16 analog5GhzRev; 391203c4805SLuis R. Rodriguez u16 analog2GhzRev; 392203c4805SLuis R. Rodriguez }; 393203c4805SLuis R. Rodriguez 394203c4805SLuis R. Rodriguez struct ath_hw { 395203c4805SLuis R. Rodriguez struct ath_softc *ah_sc; 396203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 397203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 398203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 399203c4805SLuis R. Rodriguez struct ath_regulatory regulatory; 400203c4805SLuis R. Rodriguez struct ath9k_channel channels[38]; 401203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 402203c4805SLuis R. Rodriguez 403203c4805SLuis R. Rodriguez union { 404203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 405203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 406475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 407203c4805SLuis R. Rodriguez } eeprom; 408203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 409203c4805SLuis R. Rodriguez enum ath9k_eep_map eep_map; 410203c4805SLuis R. Rodriguez 411203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 412203c4805SLuis R. Rodriguez bool is_pciexpress; 413203c4805SLuis R. Rodriguez u8 macaddr[ETH_ALEN]; 414203c4805SLuis R. Rodriguez u16 tx_trig_level; 415203c4805SLuis R. Rodriguez u16 rfsilent; 416203c4805SLuis R. Rodriguez u32 rfkill_gpio; 417203c4805SLuis R. Rodriguez u32 rfkill_polarity; 418203c4805SLuis R. Rodriguez u32 btactive_gpio; 419203c4805SLuis R. Rodriguez u32 wlanactive_gpio; 420203c4805SLuis R. Rodriguez u32 ah_flags; 421203c4805SLuis R. Rodriguez 422d7e7d229SLuis R. Rodriguez bool htc_reset_init; 423d7e7d229SLuis R. Rodriguez 424203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 425203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 426203c4805SLuis R. Rodriguez 427203c4805SLuis R. Rodriguez struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 428203c4805SLuis R. Rodriguez struct ar5416Stats stats; 429203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 430203c4805SLuis R. Rodriguez 431203c4805SLuis R. Rodriguez int16_t curchan_rad_index; 432203c4805SLuis R. Rodriguez u32 mask_reg; 433203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 434203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 435203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 436203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 437203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 438203c4805SLuis R. Rodriguez bool chip_fullsleep; 439203c4805SLuis R. Rodriguez u32 atim_window; 440203c4805SLuis R. Rodriguez u16 antenna_switch_swap; 441203c4805SLuis R. Rodriguez enum ath9k_ant_setting diversity_control; 442203c4805SLuis R. Rodriguez 443203c4805SLuis R. Rodriguez /* Calibration */ 444cbfe9468SSujith enum ath9k_cal_types supp_cals; 445cbfe9468SSujith struct ath9k_cal_list iq_caldata; 446cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 447cbfe9468SSujith struct ath9k_cal_list adcdc_calinitdata; 448cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 449cbfe9468SSujith struct ath9k_cal_list *cal_list; 450cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 451cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 452203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 453203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 454203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 455203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 456203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 457203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 458203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 459203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 460203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 461203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 462203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 463203c4805SLuis R. Rodriguez union { 464203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 465203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 466203c4805SLuis R. Rodriguez } meas0; 467203c4805SLuis R. Rodriguez union { 468203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 469203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 470203c4805SLuis R. Rodriguez } meas1; 471203c4805SLuis R. Rodriguez union { 472203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 473203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 474203c4805SLuis R. Rodriguez } meas2; 475203c4805SLuis R. Rodriguez union { 476203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 477203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 478203c4805SLuis R. Rodriguez } meas3; 479203c4805SLuis R. Rodriguez u16 cal_samples; 480203c4805SLuis R. Rodriguez 481203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 482203c4805SLuis R. Rodriguez u32 misc_mode; 483203c4805SLuis R. Rodriguez enum { 484203c4805SLuis R. Rodriguez AUTO_32KHZ, 485203c4805SLuis R. Rodriguez USE_32KHZ, 486203c4805SLuis R. Rodriguez DONT_USE_32KHZ, 487203c4805SLuis R. Rodriguez } enable_32kHz_clock; 488203c4805SLuis R. Rodriguez 489203c4805SLuis R. Rodriguez /* RF */ 490203c4805SLuis R. Rodriguez u32 *analogBank0Data; 491203c4805SLuis R. Rodriguez u32 *analogBank1Data; 492203c4805SLuis R. Rodriguez u32 *analogBank2Data; 493203c4805SLuis R. Rodriguez u32 *analogBank3Data; 494203c4805SLuis R. Rodriguez u32 *analogBank6Data; 495203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 496203c4805SLuis R. Rodriguez u32 *analogBank7Data; 497203c4805SLuis R. Rodriguez u32 *addac5416_21; 498203c4805SLuis R. Rodriguez u32 *bank6Temp; 499203c4805SLuis R. Rodriguez 500203c4805SLuis R. Rodriguez int16_t txpower_indexoffset; 501203c4805SLuis R. Rodriguez u32 beacon_interval; 502203c4805SLuis R. Rodriguez u32 slottime; 503203c4805SLuis R. Rodriguez u32 acktimeout; 504203c4805SLuis R. Rodriguez u32 ctstimeout; 505203c4805SLuis R. Rodriguez u32 globaltxtimeout; 506203c4805SLuis R. Rodriguez u8 gbeacon_rate; 507203c4805SLuis R. Rodriguez 508203c4805SLuis R. Rodriguez /* ANI */ 509203c4805SLuis R. Rodriguez u32 proc_phyerr; 510203c4805SLuis R. Rodriguez bool has_hw_phycounters; 511203c4805SLuis R. Rodriguez u32 aniperiod; 512203c4805SLuis R. Rodriguez struct ar5416AniState *curani; 513203c4805SLuis R. Rodriguez struct ar5416AniState ani[255]; 514203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 515203c4805SLuis R. Rodriguez int coarse_high[5]; 516203c4805SLuis R. Rodriguez int coarse_low[5]; 517203c4805SLuis R. Rodriguez int firpwr[5]; 518203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 519203c4805SLuis R. Rodriguez 520203c4805SLuis R. Rodriguez u32 intr_txqs; 521203c4805SLuis R. Rodriguez enum ath9k_ht_extprotspacing extprotspacing; 522203c4805SLuis R. Rodriguez u8 txchainmask; 523203c4805SLuis R. Rodriguez u8 rxchainmask; 524203c4805SLuis R. Rodriguez 525203c4805SLuis R. Rodriguez u32 originalGain[22]; 526203c4805SLuis R. Rodriguez int initPDADC; 527203c4805SLuis R. Rodriguez int PDADCdelta; 528203c4805SLuis R. Rodriguez 529203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 530203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 531203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 532203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 533203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 534203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 535203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 536203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 537203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 538203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 539203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 540203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 541203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesAdditional; 542203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 543203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 544203c4805SLuis R. Rodriguez }; 545203c4805SLuis R. Rodriguez 546f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 547203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid); 548203c4805SLuis R. Rodriguez void ath9k_hw_detach(struct ath_hw *ah); 549f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 550081b35abSLuis R. Rodriguez void ath9k_hw_rf_free(struct ath_hw *ah); 551203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 552203c4805SLuis R. Rodriguez bool bChannelChange); 553203c4805SLuis R. Rodriguez void ath9k_hw_fill_cap_info(struct ath_hw *ah); 554203c4805SLuis R. Rodriguez bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type, 555203c4805SLuis R. Rodriguez u32 capability, u32 *result); 556203c4805SLuis R. Rodriguez bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type, 557203c4805SLuis R. Rodriguez u32 capability, u32 setting, int *status); 558203c4805SLuis R. Rodriguez 559203c4805SLuis R. Rodriguez /* Key Cache Management */ 560203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry); 561203c4805SLuis R. Rodriguez bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac); 562203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry, 563203c4805SLuis R. Rodriguez const struct ath9k_keyval *k, 564203c4805SLuis R. Rodriguez const u8 *mac); 565203c4805SLuis R. Rodriguez bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry); 566203c4805SLuis R. Rodriguez 567203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 568203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 569203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 570203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 571203c4805SLuis R. Rodriguez u32 ah_signal_type); 572203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 573203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah); 574203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 575203c4805SLuis R. Rodriguez bool ath9k_hw_setantennaswitch(struct ath_hw *ah, 576203c4805SLuis R. Rodriguez enum ath9k_ant_setting settings, 577203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 578203c4805SLuis R. Rodriguez u8 *tx_chainmask, u8 *rx_chainmask, 579203c4805SLuis R. Rodriguez u8 *antenna_cfgd); 580203c4805SLuis R. Rodriguez 581203c4805SLuis R. Rodriguez /* General Operation */ 582203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 583203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 584203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); 5854f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 5864f0fc7c3SLuis R. Rodriguez const struct ath_rate_table *rates, 587203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 588203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 589203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 590203c4805SLuis R. Rodriguez struct chan_centers *centers); 591203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 592203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 593203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 594203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 5958fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit); 596203c4805SLuis R. Rodriguez void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac); 597203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 598203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 599203c4805SLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_softc *sc); 600203c4805SLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_softc *sc); 601203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 602203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 603203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 604*54e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 605203c4805SLuis R. Rodriguez bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us); 606203c4805SLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode); 607203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 608203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 609203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 610203c4805SLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, 611203c4805SLuis R. Rodriguez enum ath9k_power_mode mode); 612203c4805SLuis R. Rodriguez void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore); 613203c4805SLuis R. Rodriguez 614203c4805SLuis R. Rodriguez /* Interrupt Handling */ 615203c4805SLuis R. Rodriguez bool ath9k_hw_intrpend(struct ath_hw *ah); 616203c4805SLuis R. Rodriguez bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked); 617203c4805SLuis R. Rodriguez enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints); 618203c4805SLuis R. Rodriguez 619203c4805SLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah); 620203c4805SLuis R. Rodriguez 621203c4805SLuis R. Rodriguez #endif 622