1203c4805SLuis R. Rodriguez /* 2b3950e6aSLuis R. Rodriguez * Copyright (c) 2008-2010 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33203c4805SLuis R. Rodriguez 34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 357976b426SLuis R. Rodriguez 36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE 0x002c 43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI 0x002d 44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE 0x002e 45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE 0x0030 463050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032 477976b426SLuis R. Rodriguez 48203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 497976b426SLuis R. Rodriguez 50203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 51203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 52203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 53203c4805SLuis R. Rodriguez 54fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 55fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 57fe12946eSVasanthakumar Thiagarajan 58e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 59e3d01bfcSLuis R. Rodriguez 60cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 61cfe8cba9SLuis R. Rodriguez 6204658fbaSJohn W. Linville #define ATH9K_RSSI_BAD -128 63990b70abSLuis R. Rodriguez 64cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS 38 65cac4220bSFelix Fietkau 66203c4805SLuis R. Rodriguez /* Register read/write primitives */ 679e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 689e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg)) 699e4bffd2SLuis R. Rodriguez 709e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 719e4bffd2SLuis R. Rodriguez ath9k_hw_common(_ah)->ops->read((_ah), (_reg)) 72203c4805SLuis R. Rodriguez 7320b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah) \ 7420b3efd9SSujith do { \ 75435c1610SFelix Fietkau if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \ 7620b3efd9SSujith ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \ 7720b3efd9SSujith } while (0) 7820b3efd9SSujith 7920b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah) \ 8020b3efd9SSujith do { \ 81435c1610SFelix Fietkau if (ath9k_hw_common(_ah)->ops->write_flush) \ 8220b3efd9SSujith ath9k_hw_common(_ah)->ops->write_flush((_ah)); \ 8320b3efd9SSujith } while (0) 8420b3efd9SSujith 85203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 86203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 87203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr) \ 88203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set)) 89203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 90203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, \ 91203c4805SLuis R. Rodriguez (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f)) 921547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \ 931547da37SLuis R. Rodriguez (((REG_READ(_a, _r) & _f) >> _f##_S)) 94203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 95203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) | _f) 96203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 97203c4805SLuis R. Rodriguez REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f) 98203c4805SLuis R. Rodriguez 99203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 100203c4805SLuis R. Rodriguez if ((++(x) % 64) == 0) \ 101203c4805SLuis R. Rodriguez udelay(1); \ 102203c4805SLuis R. Rodriguez } while (0) 103203c4805SLuis R. Rodriguez 104203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \ 105203c4805SLuis R. Rodriguez int r; \ 106203c4805SLuis R. Rodriguez for (r = 0; r < ((iniarray)->ia_rows); r++) { \ 107203c4805SLuis R. Rodriguez REG_WRITE(ah, INI_RA((iniarray), (r), 0), \ 108203c4805SLuis R. Rodriguez INI_RA((iniarray), r, (column))); \ 109203c4805SLuis R. Rodriguez DO_DELAY(regWr); \ 110203c4805SLuis R. Rodriguez } \ 111203c4805SLuis R. Rodriguez } while (0) 112203c4805SLuis R. Rodriguez 113203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 114203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 115203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 116203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1171773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 120203c4805SLuis R. Rodriguez 121203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 122203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 123203c4805SLuis R. Rodriguez 124203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 12563a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY 100 126203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 127203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 128203c4805SLuis R. Rodriguez 129203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 130203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 131203c4805SLuis R. Rodriguez 132203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 133203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 134203c4805SLuis R. Rodriguez 135203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 136203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 137f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 138203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 139203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 140d8caa839SSujith #define POWER_UP_TIME 10000 141203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 142203c4805SLuis R. Rodriguez 143203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 144203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 145203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 146203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 147203c4805SLuis R. Rodriguez 148203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 149203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 150203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 151203c4805SLuis R. Rodriguez 152203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 153203c4805SLuis R. Rodriguez 154ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH 16 155ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH 128 156ceb26445SVasanthakumar Thiagarajan 157717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES 32 158717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ 24 159717f6bedSFelix Fietkau 160066dae93SFelix Fietkau enum ath_hw_txq_subtype { 161066dae93SFelix Fietkau ATH_TXQ_AC_BE = 0, 162066dae93SFelix Fietkau ATH_TXQ_AC_BK = 1, 163066dae93SFelix Fietkau ATH_TXQ_AC_VI = 2, 164066dae93SFelix Fietkau ATH_TXQ_AC_VO = 3, 165066dae93SFelix Fietkau }; 166066dae93SFelix Fietkau 16713ce3e99SLuis R. Rodriguez enum ath_ini_subsys { 16813ce3e99SLuis R. Rodriguez ATH_INI_PRE = 0, 16913ce3e99SLuis R. Rodriguez ATH_INI_CORE, 17013ce3e99SLuis R. Rodriguez ATH_INI_POST, 17113ce3e99SLuis R. Rodriguez ATH_INI_NUM_SPLIT, 17213ce3e99SLuis R. Rodriguez }; 17313ce3e99SLuis R. Rodriguez 174203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 175364734faSFelix Fietkau ATH9K_HW_CAP_HT = BIT(0), 176364734faSFelix Fietkau ATH9K_HW_CAP_RFSILENT = BIT(1), 177364734faSFelix Fietkau ATH9K_HW_CAP_CST = BIT(2), 178364734faSFelix Fietkau ATH9K_HW_CAP_ENHANCEDPM = BIT(3), 179364734faSFelix Fietkau ATH9K_HW_CAP_AUTOSLEEP = BIT(4), 180364734faSFelix Fietkau ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5), 181364734faSFelix Fietkau ATH9K_HW_CAP_EDMA = BIT(6), 182364734faSFelix Fietkau ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7), 183364734faSFelix Fietkau ATH9K_HW_CAP_LDPC = BIT(8), 184364734faSFelix Fietkau ATH9K_HW_CAP_FASTCLOCK = BIT(9), 185364734faSFelix Fietkau ATH9K_HW_CAP_SGI_20 = BIT(10), 186364734faSFelix Fietkau ATH9K_HW_CAP_PAPRD = BIT(11), 187364734faSFelix Fietkau ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12), 188d4659912SFelix Fietkau ATH9K_HW_CAP_2GHZ = BIT(13), 189d4659912SFelix Fietkau ATH9K_HW_CAP_5GHZ = BIT(14), 190ea066d5aSMohammed Shafi Shajakhan ATH9K_HW_CAP_APM = BIT(15), 191203c4805SLuis R. Rodriguez }; 192203c4805SLuis R. Rodriguez 193203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 194203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 195203c4805SLuis R. Rodriguez u16 total_queues; 196203c4805SLuis R. Rodriguez u16 keycache_size; 197203c4805SLuis R. Rodriguez u16 low_5ghz_chan, high_5ghz_chan; 198203c4805SLuis R. Rodriguez u16 low_2ghz_chan, high_2ghz_chan; 199203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 200203c4805SLuis R. Rodriguez u8 tx_chainmask; 201203c4805SLuis R. Rodriguez u8 rx_chainmask; 202*47c80de6SVasanthakumar Thiagarajan u8 max_txchains; 203*47c80de6SVasanthakumar Thiagarajan u8 max_rxchains; 204203c4805SLuis R. Rodriguez u16 tx_triglevel_max; 205203c4805SLuis R. Rodriguez u16 reg_cap; 206203c4805SLuis R. Rodriguez u8 num_gpio_pins; 207203c4805SLuis R. Rodriguez u8 num_antcfg_2ghz; 208203c4805SLuis R. Rodriguez u8 num_antcfg_5ghz; 209ceb26445SVasanthakumar Thiagarajan u8 rx_hp_qdepth; 210ceb26445SVasanthakumar Thiagarajan u8 rx_lp_qdepth; 211ceb26445SVasanthakumar Thiagarajan u8 rx_status_len; 212162c3be3SVasanthakumar Thiagarajan u8 tx_desc_len; 2135088c2f1SVasanthakumar Thiagarajan u8 txs_len; 2148060e169SVasanthakumar Thiagarajan u16 pcie_lcr_offset; 2158060e169SVasanthakumar Thiagarajan bool pcie_lcr_extsync_en; 216203c4805SLuis R. Rodriguez }; 217203c4805SLuis R. Rodriguez 218203c4805SLuis R. Rodriguez struct ath9k_ops_config { 219203c4805SLuis R. Rodriguez int dma_beacon_response_time; 220203c4805SLuis R. Rodriguez int sw_beacon_response_time; 221203c4805SLuis R. Rodriguez int additional_swba_backoff; 222203c4805SLuis R. Rodriguez int ack_6mb; 22341f3e54dSFelix Fietkau u32 cwm_ignore_extcca; 224203c4805SLuis R. Rodriguez u8 pcie_powersave_enable; 2256a0ec30aSLuis R. Rodriguez bool pcieSerDesWrite; 226203c4805SLuis R. Rodriguez u8 pcie_clock_req; 227203c4805SLuis R. Rodriguez u32 pcie_waen; 228203c4805SLuis R. Rodriguez u8 analog_shiftreg; 229203c4805SLuis R. Rodriguez u8 ht_enable; 230203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 231203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 232203c4805SLuis R. Rodriguez u32 cck_trig_high; 233203c4805SLuis R. Rodriguez u32 cck_trig_low; 234203c4805SLuis R. Rodriguez u32 enable_ani; 235203c4805SLuis R. Rodriguez int serialize_regmode; 2360ce024cbSSujith bool rx_intr_mitigation; 23755e82df4SVasanthakumar Thiagarajan bool tx_intr_mitigation; 238203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 239203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 240203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 241203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS 5 242203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 243203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 244203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 245203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 246203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 247203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 248203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 249203c4805SLuis R. Rodriguez int spurmode; 250203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 251f4709fdfSLuis R. Rodriguez u8 max_txtrig_level; 252e36b27afSLuis R. Rodriguez u16 ani_poll_interval; /* ANI poll interval in ms */ 253203c4805SLuis R. Rodriguez }; 254203c4805SLuis R. Rodriguez 255203c4805SLuis R. Rodriguez enum ath9k_int { 256203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 257203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 258b5c80475SFelix Fietkau ATH9K_INT_RXHP = 0x00000001, 259b5c80475SFelix Fietkau ATH9K_INT_RXLP = 0x00000002, 260203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 261203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 262203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 263203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 264203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 265203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 266aea702b7SLuis R. Rodriguez ATH9K_INT_BB_WATCHDOG = 0x00000400, 267203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 268203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 269203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 270203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 271203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 272203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 273203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 274203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 275203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 276203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 277203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 278203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 279203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 280ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 281203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 282203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 283203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 284203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 285203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 286203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 287203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 288203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 289203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 290203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 291203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 292203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 293203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 294203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 295203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 296203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 297203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 298203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 299203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 300203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 301203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 302203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 303203c4805SLuis R. Rodriguez }; 304203c4805SLuis R. Rodriguez 305203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 306203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 307203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 308203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 309203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 310203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 311203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 312203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 313203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 314203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 315203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 316203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 317203c4805SLuis R. Rodriguez 318203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 319203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 320203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 321203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 322203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 323203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 324203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 325203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 326203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 327203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 328203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 329203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 330203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 331203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 332203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 333203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 334203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 335203c4805SLuis R. Rodriguez 33620bd2a09SFelix Fietkau struct ath9k_hw_cal_data { 337203c4805SLuis R. Rodriguez u16 channel; 338203c4805SLuis R. Rodriguez u32 channelFlags; 339203c4805SLuis R. Rodriguez int32_t CalValid; 340203c4805SLuis R. Rodriguez int8_t iCoff; 341203c4805SLuis R. Rodriguez int8_t qCoff; 342717f6bedSFelix Fietkau bool paprd_done; 3434254bc1cSFelix Fietkau bool nfcal_pending; 34470cf1533SFelix Fietkau bool nfcal_interference; 345717f6bedSFelix Fietkau u16 small_signal_gain[AR9300_MAX_CHAINS]; 346717f6bedSFelix Fietkau u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; 34720bd2a09SFelix Fietkau struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 34820bd2a09SFelix Fietkau }; 34920bd2a09SFelix Fietkau 35020bd2a09SFelix Fietkau struct ath9k_channel { 35120bd2a09SFelix Fietkau struct ieee80211_channel *chan; 352093115b7SFelix Fietkau struct ar5416AniState ani; 35320bd2a09SFelix Fietkau u16 channel; 35420bd2a09SFelix Fietkau u32 channelFlags; 35520bd2a09SFelix Fietkau u32 chanmode; 356d9891c78SFelix Fietkau s16 noisefloor; 357203c4805SLuis R. Rodriguez }; 358203c4805SLuis R. Rodriguez 359203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 360203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 361203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 362203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 363203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 364203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 365203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 366203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 367203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 3686b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ 369203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 3706b42e8d0SFelix Fietkau ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) 371203c4805SLuis R. Rodriguez 372203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 373203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 374203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 375203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 376203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 377203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 378203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 379203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 380203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 381203c4805SLuis R. Rodriguez 382203c4805SLuis R. Rodriguez enum ath9k_power_mode { 383203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 384203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 385203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 386203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 387203c4805SLuis R. Rodriguez }; 388203c4805SLuis R. Rodriguez 389203c4805SLuis R. Rodriguez enum ath9k_tp_scale { 390203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MAX = 0, 391203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_50, 392203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_25, 393203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_12, 394203c4805SLuis R. Rodriguez ATH9K_TP_SCALE_MIN 395203c4805SLuis R. Rodriguez }; 396203c4805SLuis R. Rodriguez 397203c4805SLuis R. Rodriguez enum ser_reg_mode { 398203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 399203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 400203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 401203c4805SLuis R. Rodriguez }; 402203c4805SLuis R. Rodriguez 403ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype { 404ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_HP, 405ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_LP, 406ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_MAX, 407ad7b8060SVasanthakumar Thiagarajan }; 408ad7b8060SVasanthakumar Thiagarajan 409203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 410203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 411203c4805SLuis R. Rodriguez u32 bs_nextdtim; 412203c4805SLuis R. Rodriguez u32 bs_intval; 413203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD 0x0000ffff 414203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA 0x00800000 415203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF 0x01000000 416203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 417203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 418203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 419203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 420203c4805SLuis R. Rodriguez u32 bs_cfpnext; 421203c4805SLuis R. Rodriguez u16 bs_timoffset; 422203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 423203c4805SLuis R. Rodriguez u32 bs_sleepduration; 424203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 425203c4805SLuis R. Rodriguez }; 426203c4805SLuis R. Rodriguez 427203c4805SLuis R. Rodriguez struct chan_centers { 428203c4805SLuis R. Rodriguez u16 synth_center; 429203c4805SLuis R. Rodriguez u16 ctl_center; 430203c4805SLuis R. Rodriguez u16 ext_center; 431203c4805SLuis R. Rodriguez }; 432203c4805SLuis R. Rodriguez 433203c4805SLuis R. Rodriguez enum { 434203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 435203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 436203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 437203c4805SLuis R. Rodriguez }; 438203c4805SLuis R. Rodriguez 439203c4805SLuis R. Rodriguez struct ath9k_hw_version { 440203c4805SLuis R. Rodriguez u32 magic; 441203c4805SLuis R. Rodriguez u16 devid; 442203c4805SLuis R. Rodriguez u16 subvendorid; 443203c4805SLuis R. Rodriguez u32 macVersion; 444203c4805SLuis R. Rodriguez u16 macRev; 445203c4805SLuis R. Rodriguez u16 phyRev; 446203c4805SLuis R. Rodriguez u16 analog5GhzRev; 447203c4805SLuis R. Rodriguez u16 analog2GhzRev; 448aeac355dSVasanthakumar Thiagarajan u16 subsysid; 449203c4805SLuis R. Rodriguez }; 450203c4805SLuis R. Rodriguez 451ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 452ff155a45SVasanthakumar Thiagarajan 453ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 454ff155a45SVasanthakumar Thiagarajan 455ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 456ff155a45SVasanthakumar Thiagarajan 457ff155a45SVasanthakumar Thiagarajan /* 45877c2061dSWalter Goldens * Using de Bruijin sequence to look up 1's index in a 32 bit number 459ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 460ff155a45SVasanthakumar Thiagarajan */ 461c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U 462ff155a45SVasanthakumar Thiagarajan 463ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 464ff155a45SVasanthakumar Thiagarajan u32 next_addr; 465ff155a45SVasanthakumar Thiagarajan u32 period_addr; 466ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 467ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 468ff155a45SVasanthakumar Thiagarajan }; 469ff155a45SVasanthakumar Thiagarajan 470ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 471ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 472ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 473ff155a45SVasanthakumar Thiagarajan void *arg; 474ff155a45SVasanthakumar Thiagarajan u8 index; 475ff155a45SVasanthakumar Thiagarajan }; 476ff155a45SVasanthakumar Thiagarajan 477ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 478ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 479ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 480ff155a45SVasanthakumar Thiagarajan union { 481ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 482ff155a45SVasanthakumar Thiagarajan u16 val; 483ff155a45SVasanthakumar Thiagarajan } timer_mask; 484ff155a45SVasanthakumar Thiagarajan }; 485ff155a45SVasanthakumar Thiagarajan 48621cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf { 48721cc630fSVasanthakumar Thiagarajan u8 main_lna_conf; 48821cc630fSVasanthakumar Thiagarajan u8 alt_lna_conf; 48921cc630fSVasanthakumar Thiagarajan u8 fast_div_bias; 49021cc630fSVasanthakumar Thiagarajan }; 49121cc630fSVasanthakumar Thiagarajan 492d70357d5SLuis R. Rodriguez /** 4934e8c14e9SFelix Fietkau * struct ath_hw_radar_conf - radar detection initialization parameters 4944e8c14e9SFelix Fietkau * 4954e8c14e9SFelix Fietkau * @pulse_inband: threshold for checking the ratio of in-band power 4964e8c14e9SFelix Fietkau * to total power for short radar pulses (half dB steps) 4974e8c14e9SFelix Fietkau * @pulse_inband_step: threshold for checking an in-band power to total 4984e8c14e9SFelix Fietkau * power ratio increase for short radar pulses (half dB steps) 4994e8c14e9SFelix Fietkau * @pulse_height: threshold for detecting the beginning of a short 5004e8c14e9SFelix Fietkau * radar pulse (dB step) 5014e8c14e9SFelix Fietkau * @pulse_rssi: threshold for detecting if a short radar pulse is 5024e8c14e9SFelix Fietkau * gone (dB step) 5034e8c14e9SFelix Fietkau * @pulse_maxlen: maximum pulse length (0.8 us steps) 5044e8c14e9SFelix Fietkau * 5054e8c14e9SFelix Fietkau * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) 5064e8c14e9SFelix Fietkau * @radar_inband: threshold for checking the ratio of in-band power 5074e8c14e9SFelix Fietkau * to total power for long radar pulses (half dB steps) 5084e8c14e9SFelix Fietkau * @fir_power: threshold for detecting the end of a long radar pulse (dB) 5094e8c14e9SFelix Fietkau * 5104e8c14e9SFelix Fietkau * @ext_channel: enable extension channel radar detection 5114e8c14e9SFelix Fietkau */ 5124e8c14e9SFelix Fietkau struct ath_hw_radar_conf { 5134e8c14e9SFelix Fietkau unsigned int pulse_inband; 5144e8c14e9SFelix Fietkau unsigned int pulse_inband_step; 5154e8c14e9SFelix Fietkau unsigned int pulse_height; 5164e8c14e9SFelix Fietkau unsigned int pulse_rssi; 5174e8c14e9SFelix Fietkau unsigned int pulse_maxlen; 5184e8c14e9SFelix Fietkau 5194e8c14e9SFelix Fietkau unsigned int radar_rssi; 5204e8c14e9SFelix Fietkau unsigned int radar_inband; 5214e8c14e9SFelix Fietkau int fir_power; 5224e8c14e9SFelix Fietkau 5234e8c14e9SFelix Fietkau bool ext_channel; 5244e8c14e9SFelix Fietkau }; 5254e8c14e9SFelix Fietkau 5264e8c14e9SFelix Fietkau /** 527d70357d5SLuis R. Rodriguez * struct ath_hw_private_ops - callbacks used internally by hardware code 528d70357d5SLuis R. Rodriguez * 529d70357d5SLuis R. Rodriguez * This structure contains private callbacks designed to only be used internally 530d70357d5SLuis R. Rodriguez * by the hardware core. 531d70357d5SLuis R. Rodriguez * 532795f5e2cSLuis R. Rodriguez * @init_cal_settings: setup types of calibrations supported 533795f5e2cSLuis R. Rodriguez * @init_cal: starts actual calibration 534795f5e2cSLuis R. Rodriguez * 535d70357d5SLuis R. Rodriguez * @init_mode_regs: Initializes mode registers 536991312d8SLuis R. Rodriguez * @init_mode_gain_regs: Initialize TX/RX gain registers 537d70357d5SLuis R. Rodriguez * @macversion_supported: If this specific mac revision is supported 5388fe65368SLuis R. Rodriguez * 5398fe65368SLuis R. Rodriguez * @rf_set_freq: change frequency 5408fe65368SLuis R. Rodriguez * @spur_mitigate_freq: spur mitigation 5418fe65368SLuis R. Rodriguez * @rf_alloc_ext_banks: 5428fe65368SLuis R. Rodriguez * @rf_free_ext_banks: 5438fe65368SLuis R. Rodriguez * @set_rf_regs: 54464773964SLuis R. Rodriguez * @compute_pll_control: compute the PLL control value to use for 54564773964SLuis R. Rodriguez * AR_RTC_PLL_CONTROL for a given channel 546795f5e2cSLuis R. Rodriguez * @setup_calibration: set up calibration 547795f5e2cSLuis R. Rodriguez * @iscal_supported: used to query if a type of calibration is supported 548ac0bb767SLuis R. Rodriguez * 549e36b27afSLuis R. Rodriguez * @ani_cache_ini_regs: cache the values for ANI from the initial 550e36b27afSLuis R. Rodriguez * register settings through the register initialization. 551d70357d5SLuis R. Rodriguez */ 552d70357d5SLuis R. Rodriguez struct ath_hw_private_ops { 553795f5e2cSLuis R. Rodriguez /* Calibration ops */ 554d70357d5SLuis R. Rodriguez void (*init_cal_settings)(struct ath_hw *ah); 555795f5e2cSLuis R. Rodriguez bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); 556795f5e2cSLuis R. Rodriguez 557d70357d5SLuis R. Rodriguez void (*init_mode_regs)(struct ath_hw *ah); 558991312d8SLuis R. Rodriguez void (*init_mode_gain_regs)(struct ath_hw *ah); 559d70357d5SLuis R. Rodriguez bool (*macversion_supported)(u32 macversion); 560795f5e2cSLuis R. Rodriguez void (*setup_calibration)(struct ath_hw *ah, 561795f5e2cSLuis R. Rodriguez struct ath9k_cal_list *currCal); 5628fe65368SLuis R. Rodriguez 5638fe65368SLuis R. Rodriguez /* PHY ops */ 5648fe65368SLuis R. Rodriguez int (*rf_set_freq)(struct ath_hw *ah, 5658fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5668fe65368SLuis R. Rodriguez void (*spur_mitigate_freq)(struct ath_hw *ah, 5678fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5688fe65368SLuis R. Rodriguez int (*rf_alloc_ext_banks)(struct ath_hw *ah); 5698fe65368SLuis R. Rodriguez void (*rf_free_ext_banks)(struct ath_hw *ah); 5708fe65368SLuis R. Rodriguez bool (*set_rf_regs)(struct ath_hw *ah, 5718fe65368SLuis R. Rodriguez struct ath9k_channel *chan, 5728fe65368SLuis R. Rodriguez u16 modesIndex); 5738fe65368SLuis R. Rodriguez void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); 5748fe65368SLuis R. Rodriguez void (*init_bb)(struct ath_hw *ah, 5758fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5768fe65368SLuis R. Rodriguez int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); 5778fe65368SLuis R. Rodriguez void (*olc_init)(struct ath_hw *ah); 5788fe65368SLuis R. Rodriguez void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); 5798fe65368SLuis R. Rodriguez void (*mark_phy_inactive)(struct ath_hw *ah); 5808fe65368SLuis R. Rodriguez void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); 5818fe65368SLuis R. Rodriguez bool (*rfbus_req)(struct ath_hw *ah); 5828fe65368SLuis R. Rodriguez void (*rfbus_done)(struct ath_hw *ah); 5838fe65368SLuis R. Rodriguez void (*enable_rfkill)(struct ath_hw *ah); 5848fe65368SLuis R. Rodriguez void (*restore_chainmask)(struct ath_hw *ah); 5858fe65368SLuis R. Rodriguez void (*set_diversity)(struct ath_hw *ah, bool value); 58664773964SLuis R. Rodriguez u32 (*compute_pll_control)(struct ath_hw *ah, 58764773964SLuis R. Rodriguez struct ath9k_channel *chan); 588c16fcb49SFelix Fietkau bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, 589c16fcb49SFelix Fietkau int param); 590641d9921SFelix Fietkau void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); 5914e8c14e9SFelix Fietkau void (*set_radar_params)(struct ath_hw *ah, 5924e8c14e9SFelix Fietkau struct ath_hw_radar_conf *conf); 593ac0bb767SLuis R. Rodriguez 594ac0bb767SLuis R. Rodriguez /* ANI */ 595e36b27afSLuis R. Rodriguez void (*ani_cache_ini_regs)(struct ath_hw *ah); 596d70357d5SLuis R. Rodriguez }; 597d70357d5SLuis R. Rodriguez 598d70357d5SLuis R. Rodriguez /** 599d70357d5SLuis R. Rodriguez * struct ath_hw_ops - callbacks used by hardware code and driver code 600d70357d5SLuis R. Rodriguez * 601d70357d5SLuis R. Rodriguez * This structure contains callbacks designed to to be used internally by 602d70357d5SLuis R. Rodriguez * hardware code and also by the lower level driver. 603d70357d5SLuis R. Rodriguez * 604d70357d5SLuis R. Rodriguez * @config_pci_powersave: 605795f5e2cSLuis R. Rodriguez * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC 606d70357d5SLuis R. Rodriguez */ 607d70357d5SLuis R. Rodriguez struct ath_hw_ops { 608d70357d5SLuis R. Rodriguez void (*config_pci_powersave)(struct ath_hw *ah, 609d70357d5SLuis R. Rodriguez int restore, 610d70357d5SLuis R. Rodriguez int power_off); 611cee1f625SVasanthakumar Thiagarajan void (*rx_enable)(struct ath_hw *ah); 61287d5efbbSVasanthakumar Thiagarajan void (*set_desc_link)(void *ds, u32 link); 61387d5efbbSVasanthakumar Thiagarajan void (*get_desc_link)(void *ds, u32 **link); 614795f5e2cSLuis R. Rodriguez bool (*calibrate)(struct ath_hw *ah, 615795f5e2cSLuis R. Rodriguez struct ath9k_channel *chan, 616795f5e2cSLuis R. Rodriguez u8 rxchainmask, 617795f5e2cSLuis R. Rodriguez bool longcal); 61855e82df4SVasanthakumar Thiagarajan bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); 619cc610ac0SVasanthakumar Thiagarajan void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen, 620cc610ac0SVasanthakumar Thiagarajan bool is_firstseg, bool is_is_lastseg, 621cc610ac0SVasanthakumar Thiagarajan const void *ds0, dma_addr_t buf_addr, 622cc610ac0SVasanthakumar Thiagarajan unsigned int qcu); 623cc610ac0SVasanthakumar Thiagarajan int (*proc_txdesc)(struct ath_hw *ah, void *ds, 624cc610ac0SVasanthakumar Thiagarajan struct ath_tx_status *ts); 625cc610ac0SVasanthakumar Thiagarajan void (*set11n_txdesc)(struct ath_hw *ah, void *ds, 626cc610ac0SVasanthakumar Thiagarajan u32 pktLen, enum ath9k_pkt_type type, 627cc610ac0SVasanthakumar Thiagarajan u32 txPower, u32 keyIx, 628cc610ac0SVasanthakumar Thiagarajan enum ath9k_key_type keyType, 629cc610ac0SVasanthakumar Thiagarajan u32 flags); 630cc610ac0SVasanthakumar Thiagarajan void (*set11n_ratescenario)(struct ath_hw *ah, void *ds, 631cc610ac0SVasanthakumar Thiagarajan void *lastds, 632cc610ac0SVasanthakumar Thiagarajan u32 durUpdateEn, u32 rtsctsRate, 633cc610ac0SVasanthakumar Thiagarajan u32 rtsctsDuration, 634cc610ac0SVasanthakumar Thiagarajan struct ath9k_11n_rate_series series[], 635cc610ac0SVasanthakumar Thiagarajan u32 nseries, u32 flags); 636cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_first)(struct ath_hw *ah, void *ds, 637cc610ac0SVasanthakumar Thiagarajan u32 aggrLen); 638cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds, 639cc610ac0SVasanthakumar Thiagarajan u32 numDelims); 640cc610ac0SVasanthakumar Thiagarajan void (*set11n_aggr_last)(struct ath_hw *ah, void *ds); 641cc610ac0SVasanthakumar Thiagarajan void (*clr11n_aggr)(struct ath_hw *ah, void *ds); 642cc610ac0SVasanthakumar Thiagarajan void (*set11n_burstduration)(struct ath_hw *ah, void *ds, 643cc610ac0SVasanthakumar Thiagarajan u32 burstDuration); 644cc610ac0SVasanthakumar Thiagarajan void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds, 645cc610ac0SVasanthakumar Thiagarajan u32 vmf); 646d70357d5SLuis R. Rodriguez }; 647d70357d5SLuis R. Rodriguez 648f2552e28SFelix Fietkau struct ath_nf_limits { 649f2552e28SFelix Fietkau s16 max; 650f2552e28SFelix Fietkau s16 min; 651f2552e28SFelix Fietkau s16 nominal; 652f2552e28SFelix Fietkau }; 653f2552e28SFelix Fietkau 654203c4805SLuis R. Rodriguez struct ath_hw { 655b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 65627c51f1aSLuis R. Rodriguez struct ath_common common; 657203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 658203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 659203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 660cac4220bSFelix Fietkau struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; 661203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 662203c4805SLuis R. Rodriguez 663203c4805SLuis R. Rodriguez union { 664203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 665203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 666475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 66715c9ee7aSSenthil Balasubramanian struct ar9300_eeprom ar9300_eep; 668203c4805SLuis R. Rodriguez } eeprom; 669203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 670203c4805SLuis R. Rodriguez 671203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 672203c4805SLuis R. Rodriguez bool is_pciexpress; 6735f841b41SRajkumar Manoharan bool is_monitoring; 6742eb46d9bSPavel Roskin bool need_an_top2_fixup; 675203c4805SLuis R. Rodriguez u16 tx_trig_level; 676f2552e28SFelix Fietkau 677bbacee13SFelix Fietkau u32 nf_regs[6]; 678f2552e28SFelix Fietkau struct ath_nf_limits nf_2g; 679f2552e28SFelix Fietkau struct ath_nf_limits nf_5g; 680203c4805SLuis R. Rodriguez u16 rfsilent; 681203c4805SLuis R. Rodriguez u32 rfkill_gpio; 682203c4805SLuis R. Rodriguez u32 rfkill_polarity; 683203c4805SLuis R. Rodriguez u32 ah_flags; 684203c4805SLuis R. Rodriguez 685d7e7d229SLuis R. Rodriguez bool htc_reset_init; 686d7e7d229SLuis R. Rodriguez 687203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 688203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 689203c4805SLuis R. Rodriguez 69020bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata; 691a13883b0SSujith struct ath9k_pacal_info pacal_info; 692203c4805SLuis R. Rodriguez struct ar5416Stats stats; 693203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 694203c4805SLuis R. Rodriguez 695203c4805SLuis R. Rodriguez int16_t curchan_rad_index; 6963069168cSPavel Roskin enum ath9k_int imask; 69774bad5cbSPavel Roskin u32 imrs2_reg; 698203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 699203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 700203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 701203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 702203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 703203c4805SLuis R. Rodriguez bool chip_fullsleep; 704203c4805SLuis R. Rodriguez u32 atim_window; 705203c4805SLuis R. Rodriguez 706203c4805SLuis R. Rodriguez /* Calibration */ 7076497827fSFelix Fietkau u32 supp_cals; 708cbfe9468SSujith struct ath9k_cal_list iq_caldata; 709cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 710cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 711df23acaaSLuis R. Rodriguez struct ath9k_cal_list tempCompCalData; 712cbfe9468SSujith struct ath9k_cal_list *cal_list; 713cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 714cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 715203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 716203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 717203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 718203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 719203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 720203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 721203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 722203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 723203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 724203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 725203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 726203c4805SLuis R. Rodriguez union { 727203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 728203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 729203c4805SLuis R. Rodriguez } meas0; 730203c4805SLuis R. Rodriguez union { 731203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 732203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 733203c4805SLuis R. Rodriguez } meas1; 734203c4805SLuis R. Rodriguez union { 735203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 736203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 737203c4805SLuis R. Rodriguez } meas2; 738203c4805SLuis R. Rodriguez union { 739203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 740203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 741203c4805SLuis R. Rodriguez } meas3; 742203c4805SLuis R. Rodriguez u16 cal_samples; 743203c4805SLuis R. Rodriguez 744203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 745203c4805SLuis R. Rodriguez u32 misc_mode; 746203c4805SLuis R. Rodriguez enum { 747203c4805SLuis R. Rodriguez AUTO_32KHZ, 748203c4805SLuis R. Rodriguez USE_32KHZ, 749203c4805SLuis R. Rodriguez DONT_USE_32KHZ, 750203c4805SLuis R. Rodriguez } enable_32kHz_clock; 751203c4805SLuis R. Rodriguez 752d70357d5SLuis R. Rodriguez /* Private to hardware code */ 753d70357d5SLuis R. Rodriguez struct ath_hw_private_ops private_ops; 754d70357d5SLuis R. Rodriguez /* Accessed by the lower level driver */ 755d70357d5SLuis R. Rodriguez struct ath_hw_ops ops; 756d70357d5SLuis R. Rodriguez 757e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 758203c4805SLuis R. Rodriguez u32 *analogBank0Data; 759203c4805SLuis R. Rodriguez u32 *analogBank1Data; 760203c4805SLuis R. Rodriguez u32 *analogBank2Data; 761203c4805SLuis R. Rodriguez u32 *analogBank3Data; 762203c4805SLuis R. Rodriguez u32 *analogBank6Data; 763203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 764203c4805SLuis R. Rodriguez u32 *analogBank7Data; 765203c4805SLuis R. Rodriguez u32 *addac5416_21; 766203c4805SLuis R. Rodriguez u32 *bank6Temp; 767203c4805SLuis R. Rodriguez 768597a94b3SFelix Fietkau u8 txpower_limit; 769203c4805SLuis R. Rodriguez int16_t txpower_indexoffset; 770e239d859SFelix Fietkau int coverage_class; 771203c4805SLuis R. Rodriguez u32 beacon_interval; 772203c4805SLuis R. Rodriguez u32 slottime; 773203c4805SLuis R. Rodriguez u32 globaltxtimeout; 774203c4805SLuis R. Rodriguez 775203c4805SLuis R. Rodriguez /* ANI */ 776203c4805SLuis R. Rodriguez u32 proc_phyerr; 777203c4805SLuis R. Rodriguez u32 aniperiod; 778203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 779203c4805SLuis R. Rodriguez int coarse_high[5]; 780203c4805SLuis R. Rodriguez int coarse_low[5]; 781203c4805SLuis R. Rodriguez int firpwr[5]; 782203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 783203c4805SLuis R. Rodriguez 784af03abecSLuis R. Rodriguez /* Bluetooth coexistance */ 785766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 786af03abecSLuis R. Rodriguez 787203c4805SLuis R. Rodriguez u32 intr_txqs; 788203c4805SLuis R. Rodriguez u8 txchainmask; 789203c4805SLuis R. Rodriguez u8 rxchainmask; 790203c4805SLuis R. Rodriguez 791c5d0855aSFelix Fietkau struct ath_hw_radar_conf radar_conf; 792c5d0855aSFelix Fietkau 793203c4805SLuis R. Rodriguez u32 originalGain[22]; 794203c4805SLuis R. Rodriguez int initPDADC; 795203c4805SLuis R. Rodriguez int PDADCdelta; 79608fc5c1bSVivek Natarajan u8 led_pin; 797203c4805SLuis R. Rodriguez 798203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 799203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 800203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 801203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 802203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 803203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 804203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 805203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 806203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 807203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 808203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 809203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 81013ce3e99SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdesLowPower; 811203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesAdditional; 812203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 813203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 8148564328dSLuis R. Rodriguez struct ar5416IniArray iniModes_9271_1_0_only; 815193cd458SSujith struct ar5416IniArray iniCckfirNormal; 816193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 81770807e99SSujith struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271; 81870807e99SSujith struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271; 81970807e99SSujith struct ar5416IniArray iniModes_9271_ANI_reg; 82070807e99SSujith struct ar5416IniArray iniModes_high_power_tx_gain_9271; 82170807e99SSujith struct ar5416IniArray iniModes_normal_power_tx_gain_9271; 822ff155a45SVasanthakumar Thiagarajan 82313ce3e99SLuis R. Rodriguez struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; 82413ce3e99SLuis R. Rodriguez struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; 82513ce3e99SLuis R. Rodriguez struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; 82613ce3e99SLuis R. Rodriguez struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; 82713ce3e99SLuis R. Rodriguez 828ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 829ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 830ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 831744d4025SVasanthakumar Thiagarajan 832744d4025SVasanthakumar Thiagarajan struct ar9003_txs *ts_ring; 833744d4025SVasanthakumar Thiagarajan void *ts_start; 834744d4025SVasanthakumar Thiagarajan u32 ts_paddr_start; 835744d4025SVasanthakumar Thiagarajan u32 ts_paddr_end; 836744d4025SVasanthakumar Thiagarajan u16 ts_tail; 837744d4025SVasanthakumar Thiagarajan u8 ts_size; 838aea702b7SLuis R. Rodriguez 839aea702b7SLuis R. Rodriguez u32 bb_watchdog_last_status; 840aea702b7SLuis R. Rodriguez u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ 841717f6bedSFelix Fietkau 842717f6bedSFelix Fietkau u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; 843717f6bedSFelix Fietkau u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; 8449a658d2bSLuis R. Rodriguez /* 8459a658d2bSLuis R. Rodriguez * Store the permanent value of Reg 0x4004in WARegVal 8469a658d2bSLuis R. Rodriguez * so we dont have to R/M/W. We should not be reading 8479a658d2bSLuis R. Rodriguez * this register when in sleep states. 8489a658d2bSLuis R. Rodriguez */ 8499a658d2bSLuis R. Rodriguez u32 WARegVal; 8506ee63f55SSenthil Balasubramanian 8516ee63f55SSenthil Balasubramanian /* Enterprise mode cap */ 8526ee63f55SSenthil Balasubramanian u32 ent_mode; 853203c4805SLuis R. Rodriguez }; 854203c4805SLuis R. Rodriguez 8559e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 8569e4bffd2SLuis R. Rodriguez { 8579e4bffd2SLuis R. Rodriguez return &ah->common; 8589e4bffd2SLuis R. Rodriguez } 8599e4bffd2SLuis R. Rodriguez 8609e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 8619e4bffd2SLuis R. Rodriguez { 8629e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 8639e4bffd2SLuis R. Rodriguez } 8649e4bffd2SLuis R. Rodriguez 865d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) 866d70357d5SLuis R. Rodriguez { 867d70357d5SLuis R. Rodriguez return &ah->private_ops; 868d70357d5SLuis R. Rodriguez } 869d70357d5SLuis R. Rodriguez 870d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) 871d70357d5SLuis R. Rodriguez { 872d70357d5SLuis R. Rodriguez return &ah->ops; 873d70357d5SLuis R. Rodriguez } 874d70357d5SLuis R. Rodriguez 875f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 876203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid); 877285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah); 878f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 879203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 88020bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, bool bChannelChange); 881a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah); 8828fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); 883203c4805SLuis R. Rodriguez 884203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 885203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 886203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 887203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 888203c4805SLuis R. Rodriguez u32 ah_signal_type); 889203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 890203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah); 891203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 89221cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah, 89321cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf *antconf); 89421cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah, 89521cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf *antconf); 896203c4805SLuis R. Rodriguez 897203c4805SLuis R. Rodriguez /* General Operation */ 898203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 899203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 900203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high); 9014f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 902545750d3SFelix Fietkau u8 phy, int kbps, 903203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 904203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 905203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 906203c4805SLuis R. Rodriguez struct chan_centers *centers); 907203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 908203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 909203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 910203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 911de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); 912203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 913203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 914f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah); 915f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 916203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 917203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 918203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 91954e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 9200005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah); 92125c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 922203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 923203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 924203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 925c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah); 926a91d75aeSLuis R. Rodriguez 9279ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 928a91d75aeSLuis R. Rodriguez 929ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 930ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 931ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 932ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 933ff155a45SVasanthakumar Thiagarajan void *arg, 934ff155a45SVasanthakumar Thiagarajan u8 timer_index); 935cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 936cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 937cd9bf689SLuis R. Rodriguez u32 timer_next, 938cd9bf689SLuis R. Rodriguez u32 timer_period); 939cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 940cd9bf689SLuis R. Rodriguez 941ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 942ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 943ff155a45SVasanthakumar Thiagarajan 944f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 9452da4f01aSLuis R. Rodriguez 94605020d23SSujith /* HTC */ 94705020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah); 94805020d23SSujith 9498fe65368SLuis R. Rodriguez /* PHY */ 9508fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, 9518fe65368SLuis R. Rodriguez u32 *coef_mantissa, u32 *coef_exponent); 9528fe65368SLuis R. Rodriguez 953ebd5a14aSLuis R. Rodriguez /* 954ebd5a14aSLuis R. Rodriguez * Code Specific to AR5008, AR9001 or AR9002, 955ebd5a14aSLuis R. Rodriguez * we stuff these here to avoid callbacks for AR9003. 956ebd5a14aSLuis R. Rodriguez */ 957d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah); 958ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah); 95978ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah); 960e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah); 9616c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah); 962d8f492b7SLuis R. Rodriguez 963641d9921SFelix Fietkau /* 964aea702b7SLuis R. Rodriguez * Code specific to AR9003, we stuff these here to avoid callbacks 965641d9921SFelix Fietkau * for older families 966641d9921SFelix Fietkau */ 967aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); 968aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); 969aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); 970717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val); 971717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah, 97220bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, 973717f6bedSFelix Fietkau int chain); 97420bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah, 97520bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, int chain); 976717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); 977717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah); 978717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah); 979717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains); 980641d9921SFelix Fietkau 981641d9921SFelix Fietkau /* Hardware family op attach helpers */ 9828fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah); 9838525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah); 9848525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah); 9858fe65368SLuis R. Rodriguez 986795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah); 987795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah); 988795f5e2cSLuis R. Rodriguez 989b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah); 990b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah); 991b3950e6aSLuis R. Rodriguez 992c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); 993ac0bb767SLuis R. Rodriguez /* 994ac0bb767SLuis R. Rodriguez * ANI work can be shared between all families but a next 995ac0bb767SLuis R. Rodriguez * generation implementation of ANI will be used only for AR9003 only 996ac0bb767SLuis R. Rodriguez * for now as the other families still need to be tested with the same 997e36b27afSLuis R. Rodriguez * next generation ANI. Feel free to start testing it though for the 998e36b27afSLuis R. Rodriguez * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. 999ac0bb767SLuis R. Rodriguez */ 1000e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani; 10018eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); 1002bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah); 100395792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); 1004ac0bb767SLuis R. Rodriguez 10057b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL 0x70 10067b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S 1 10077b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1 2 10087b6840abSVasanthakumar Thiagarajan 100973377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK 22 101073377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 101173377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 101273377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 101373377256SLuis R. Rodriguez 1014203c4805SLuis R. Rodriguez #endif 1015