1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33203c4805SLuis R. Rodriguez 34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 357976b426SLuis R. Rodriguez 36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE 0x002c 43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI 0x002d 44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE 0x002e 45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE 0x0030 46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340 0x0031 473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032 485a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580 0x0033 49423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462 0x0034 5003689301SGabor Juhos #define AR9300_DEVID_AR9330 0x0035 517976b426SLuis R. Rodriguez 52203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 537976b426SLuis R. Rodriguez 54203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 55203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 56203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 57203c4805SLuis R. Rodriguez 58fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 59fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 60fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 61fe12946eSVasanthakumar Thiagarajan 62e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 63e3d01bfcSLuis R. Rodriguez 64cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 65cfe8cba9SLuis R. Rodriguez 6604658fbaSJohn W. Linville #define ATH9K_RSSI_BAD -128 67990b70abSLuis R. Rodriguez 68cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS 38 69cac4220bSFelix Fietkau 70203c4805SLuis R. Rodriguez /* Register read/write primitives */ 719e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 72f9f84e96SFelix Fietkau (_ah)->reg_ops.write((_ah), (_val), (_reg)) 739e4bffd2SLuis R. Rodriguez 749e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 75f9f84e96SFelix Fietkau (_ah)->reg_ops.read((_ah), (_reg)) 76203c4805SLuis R. Rodriguez 7709a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ 78f9f84e96SFelix Fietkau (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) 7909a525d3SSujith Manoharan 80845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \ 81845e03c9SFelix Fietkau (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) 82845e03c9SFelix Fietkau 8320b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah) \ 8420b3efd9SSujith do { \ 85f9f84e96SFelix Fietkau if ((_ah)->reg_ops.enable_write_buffer) \ 86f9f84e96SFelix Fietkau (_ah)->reg_ops.enable_write_buffer((_ah)); \ 8720b3efd9SSujith } while (0) 8820b3efd9SSujith 8920b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah) \ 9020b3efd9SSujith do { \ 91f9f84e96SFelix Fietkau if ((_ah)->reg_ops.write_flush) \ 92f9f84e96SFelix Fietkau (_ah)->reg_ops.write_flush((_ah)); \ 9320b3efd9SSujith } while (0) 9420b3efd9SSujith 9526526202SRajkumar Manoharan #define PR_EEP(_s, _val) \ 9626526202SRajkumar Manoharan do { \ 9726526202SRajkumar Manoharan len += snprintf(buf + len, size - len, "%20s : %10d\n", \ 9826526202SRajkumar Manoharan _s, (_val)); \ 9926526202SRajkumar Manoharan } while (0) 10026526202SRajkumar Manoharan 101203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 102203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 103203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 104845e03c9SFelix Fietkau REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) 1051547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \ 1061547da37SLuis R. Rodriguez (((REG_READ(_a, _r) & _f) >> _f##_S)) 107203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 108845e03c9SFelix Fietkau REG_RMW(_a, _r, (_f), 0) 109203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 110845e03c9SFelix Fietkau REG_RMW(_a, _r, 0, (_f)) 111203c4805SLuis R. Rodriguez 112203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 113e7fc6338SRajkumar Manoharan if (((++(x) % 64) == 0) && \ 114e7fc6338SRajkumar Manoharan (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ 115e7fc6338SRajkumar Manoharan != ATH_USB)) \ 116203c4805SLuis R. Rodriguez udelay(1); \ 117203c4805SLuis R. Rodriguez } while (0) 118203c4805SLuis R. Rodriguez 119a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \ 120a9b6b256SFelix Fietkau ath9k_hw_write_array(ah, iniarray, column, &(regWr)) 121203c4805SLuis R. Rodriguez 122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 124203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1261773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 127203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 12993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16 13093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17 13193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18 13293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19 13393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14 13493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13 13593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9 13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8 13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d 13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e 139203c4805SLuis R. Rodriguez 140203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 141203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 142203c4805SLuis R. Rodriguez 143203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 1440b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) 145203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 146203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 147203c4805SLuis R. Rodriguez 148203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 149203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 150203c4805SLuis R. Rodriguez 151203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 152203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 153203c4805SLuis R. Rodriguez 154203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 155203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 156f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 157203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 158203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 159d8caa839SSujith #define POWER_UP_TIME 10000 160203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 161331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START 5700 162331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START 5400 163203c4805SLuis R. Rodriguez 164203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 165203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 166203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 167203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 168203c4805SLuis R. Rodriguez 169203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 170203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 171203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 172203c4805SLuis R. Rodriguez 173203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 174203c4805SLuis R. Rodriguez 175ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH 16 176ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH 128 177ceb26445SVasanthakumar Thiagarajan 178717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES 32 179717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ 24 1800e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 181717f6bedSFelix Fietkau 182066dae93SFelix Fietkau enum ath_hw_txq_subtype { 183066dae93SFelix Fietkau ATH_TXQ_AC_BE = 0, 184066dae93SFelix Fietkau ATH_TXQ_AC_BK = 1, 185066dae93SFelix Fietkau ATH_TXQ_AC_VI = 2, 186066dae93SFelix Fietkau ATH_TXQ_AC_VO = 3, 187066dae93SFelix Fietkau }; 188066dae93SFelix Fietkau 18913ce3e99SLuis R. Rodriguez enum ath_ini_subsys { 19013ce3e99SLuis R. Rodriguez ATH_INI_PRE = 0, 19113ce3e99SLuis R. Rodriguez ATH_INI_CORE, 19213ce3e99SLuis R. Rodriguez ATH_INI_POST, 19313ce3e99SLuis R. Rodriguez ATH_INI_NUM_SPLIT, 19413ce3e99SLuis R. Rodriguez }; 19513ce3e99SLuis R. Rodriguez 196203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 197364734faSFelix Fietkau ATH9K_HW_CAP_HT = BIT(0), 198364734faSFelix Fietkau ATH9K_HW_CAP_RFSILENT = BIT(1), 1991b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_AUTOSLEEP = BIT(2), 2001b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3), 2011b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_EDMA = BIT(4), 2021b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5), 2031b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_LDPC = BIT(6), 2041b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_FASTCLOCK = BIT(7), 2051b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_SGI_20 = BIT(8), 2061b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_PAPRD = BIT(9), 2071b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10), 2081b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_2GHZ = BIT(11), 2091b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_5GHZ = BIT(12), 2101b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_APM = BIT(13), 2111b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RTT = BIT(14), 2121b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_MCI = BIT(15), 2131b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_DFS = BIT(16), 214203c4805SLuis R. Rodriguez }; 215203c4805SLuis R. Rodriguez 216203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 217203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 218203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 219203c4805SLuis R. Rodriguez u8 tx_chainmask; 220203c4805SLuis R. Rodriguez u8 rx_chainmask; 22147c80de6SVasanthakumar Thiagarajan u8 max_txchains; 22247c80de6SVasanthakumar Thiagarajan u8 max_rxchains; 223203c4805SLuis R. Rodriguez u8 num_gpio_pins; 224ceb26445SVasanthakumar Thiagarajan u8 rx_hp_qdepth; 225ceb26445SVasanthakumar Thiagarajan u8 rx_lp_qdepth; 226ceb26445SVasanthakumar Thiagarajan u8 rx_status_len; 227162c3be3SVasanthakumar Thiagarajan u8 tx_desc_len; 2285088c2f1SVasanthakumar Thiagarajan u8 txs_len; 2298060e169SVasanthakumar Thiagarajan u16 pcie_lcr_offset; 2308060e169SVasanthakumar Thiagarajan bool pcie_lcr_extsync_en; 231203c4805SLuis R. Rodriguez }; 232203c4805SLuis R. Rodriguez 233203c4805SLuis R. Rodriguez struct ath9k_ops_config { 234203c4805SLuis R. Rodriguez int dma_beacon_response_time; 235203c4805SLuis R. Rodriguez int sw_beacon_response_time; 236203c4805SLuis R. Rodriguez int additional_swba_backoff; 237203c4805SLuis R. Rodriguez int ack_6mb; 23841f3e54dSFelix Fietkau u32 cwm_ignore_extcca; 2396a0ec30aSLuis R. Rodriguez bool pcieSerDesWrite; 240203c4805SLuis R. Rodriguez u8 pcie_clock_req; 241203c4805SLuis R. Rodriguez u32 pcie_waen; 242203c4805SLuis R. Rodriguez u8 analog_shiftreg; 2436f481010SLuis R. Rodriguez u8 paprd_disable; 244203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 245203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 246203c4805SLuis R. Rodriguez u32 cck_trig_high; 247203c4805SLuis R. Rodriguez u32 cck_trig_low; 248203c4805SLuis R. Rodriguez u32 enable_ani; 249203c4805SLuis R. Rodriguez int serialize_regmode; 2500ce024cbSSujith bool rx_intr_mitigation; 25155e82df4SVasanthakumar Thiagarajan bool tx_intr_mitigation; 252203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 253203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 254203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 255203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 256203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 257203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 258203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 259203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 260203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 261203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 262203c4805SLuis R. Rodriguez int spurmode; 263203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 264f4709fdfSLuis R. Rodriguez u8 max_txtrig_level; 265e36b27afSLuis R. Rodriguez u16 ani_poll_interval; /* ANI poll interval in ms */ 266203c4805SLuis R. Rodriguez }; 267203c4805SLuis R. Rodriguez 268203c4805SLuis R. Rodriguez enum ath9k_int { 269203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 270203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 271b5c80475SFelix Fietkau ATH9K_INT_RXHP = 0x00000001, 272b5c80475SFelix Fietkau ATH9K_INT_RXLP = 0x00000002, 273203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 274203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 275203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 276203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 277203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 278203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 2792ee4bd1eSMohammed Shafi Shajakhan ATH9K_INT_MCI = 0x00000200, 280aea702b7SLuis R. Rodriguez ATH9K_INT_BB_WATCHDOG = 0x00000400, 281203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 282203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 283203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 284203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 285203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 286203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 287203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 288203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 289203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 290203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 291203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 292203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 293203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 294ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 295203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 296203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 297203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 298203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 299203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 300203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 301203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 302203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 303203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 304203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 305203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 306203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 307203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 308203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 309203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 310203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 311203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 312203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 313203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 314203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 315203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 316203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 317203c4805SLuis R. Rodriguez }; 318203c4805SLuis R. Rodriguez 319203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 320203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 321203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 322203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 323203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 324203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 325203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 326203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 327203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 328203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 329203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 330203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 331203c4805SLuis R. Rodriguez 332203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 333203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 334203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 335203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 336203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 337203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 338203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 339203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 340203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 341203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 342203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 343203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 344203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 345203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 346203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 347203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 348203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 349203c4805SLuis R. Rodriguez 350324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY 6 351324c74adSRajkumar Manoharan #define RTT_HIST_MAX 3 352324c74adSRajkumar Manoharan struct ath9k_rtt_hist { 353324c74adSRajkumar Manoharan u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY]; 354324c74adSRajkumar Manoharan u8 num_readings; 355324c74adSRajkumar Manoharan }; 356324c74adSRajkumar Manoharan 3575f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT 8 35877a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY 16 3595f0c04eaSRajkumar Manoharan 36020bd2a09SFelix Fietkau struct ath9k_hw_cal_data { 361203c4805SLuis R. Rodriguez u16 channel; 362203c4805SLuis R. Rodriguez u32 channelFlags; 363203c4805SLuis R. Rodriguez int32_t CalValid; 364203c4805SLuis R. Rodriguez int8_t iCoff; 365203c4805SLuis R. Rodriguez int8_t qCoff; 366717f6bedSFelix Fietkau bool paprd_done; 3674254bc1cSFelix Fietkau bool nfcal_pending; 36870cf1533SFelix Fietkau bool nfcal_interference; 3695f0c04eaSRajkumar Manoharan bool done_txiqcal_once; 37077a5a664SRajkumar Manoharan bool done_txclcal_once; 371717f6bedSFelix Fietkau u16 small_signal_gain[AR9300_MAX_CHAINS]; 372717f6bedSFelix Fietkau u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; 3735f0c04eaSRajkumar Manoharan u32 num_measures[AR9300_MAX_CHAINS]; 3745f0c04eaSRajkumar Manoharan int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS]; 37577a5a664SRajkumar Manoharan u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY]; 37620bd2a09SFelix Fietkau struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 377324c74adSRajkumar Manoharan struct ath9k_rtt_hist rtt_hist; 37820bd2a09SFelix Fietkau }; 37920bd2a09SFelix Fietkau 38020bd2a09SFelix Fietkau struct ath9k_channel { 38120bd2a09SFelix Fietkau struct ieee80211_channel *chan; 382093115b7SFelix Fietkau struct ar5416AniState ani; 38320bd2a09SFelix Fietkau u16 channel; 38420bd2a09SFelix Fietkau u32 channelFlags; 38520bd2a09SFelix Fietkau u32 chanmode; 386d9891c78SFelix Fietkau s16 noisefloor; 387203c4805SLuis R. Rodriguez }; 388203c4805SLuis R. Rodriguez 389203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 390203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 391203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 392203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 393203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 394203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 395203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 396203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 397203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 3986b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ 399203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 4006b42e8d0SFelix Fietkau ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) 401203c4805SLuis R. Rodriguez 402203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 403203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 404203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 405203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 406203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 407203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 408203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 409203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 410203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 411203c4805SLuis R. Rodriguez 412203c4805SLuis R. Rodriguez enum ath9k_power_mode { 413203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 414203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 415203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 416203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 417203c4805SLuis R. Rodriguez }; 418203c4805SLuis R. Rodriguez 419203c4805SLuis R. Rodriguez enum ser_reg_mode { 420203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 421203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 422203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 423203c4805SLuis R. Rodriguez }; 424203c4805SLuis R. Rodriguez 425ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype { 426ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_HP, 427ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_LP, 428ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_MAX, 429ad7b8060SVasanthakumar Thiagarajan }; 430ad7b8060SVasanthakumar Thiagarajan 431203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 432203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 433203c4805SLuis R. Rodriguez u32 bs_nextdtim; 434203c4805SLuis R. Rodriguez u32 bs_intval; 435203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 436203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 437203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 438203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 439203c4805SLuis R. Rodriguez u32 bs_cfpnext; 440203c4805SLuis R. Rodriguez u16 bs_timoffset; 441203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 442203c4805SLuis R. Rodriguez u32 bs_sleepduration; 443203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 444203c4805SLuis R. Rodriguez }; 445203c4805SLuis R. Rodriguez 446203c4805SLuis R. Rodriguez struct chan_centers { 447203c4805SLuis R. Rodriguez u16 synth_center; 448203c4805SLuis R. Rodriguez u16 ctl_center; 449203c4805SLuis R. Rodriguez u16 ext_center; 450203c4805SLuis R. Rodriguez }; 451203c4805SLuis R. Rodriguez 452203c4805SLuis R. Rodriguez enum { 453203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 454203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 455203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 456203c4805SLuis R. Rodriguez }; 457203c4805SLuis R. Rodriguez 458203c4805SLuis R. Rodriguez struct ath9k_hw_version { 459203c4805SLuis R. Rodriguez u32 magic; 460203c4805SLuis R. Rodriguez u16 devid; 461203c4805SLuis R. Rodriguez u16 subvendorid; 462203c4805SLuis R. Rodriguez u32 macVersion; 463203c4805SLuis R. Rodriguez u16 macRev; 464203c4805SLuis R. Rodriguez u16 phyRev; 465203c4805SLuis R. Rodriguez u16 analog5GhzRev; 466203c4805SLuis R. Rodriguez u16 analog2GhzRev; 4670b5ead91SSujith Manoharan enum ath_usb_dev usbdev; 468203c4805SLuis R. Rodriguez }; 469203c4805SLuis R. Rodriguez 470ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 471ff155a45SVasanthakumar Thiagarajan 472ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 473ff155a45SVasanthakumar Thiagarajan 474ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 475ff155a45SVasanthakumar Thiagarajan 476ff155a45SVasanthakumar Thiagarajan /* 47777c2061dSWalter Goldens * Using de Bruijin sequence to look up 1's index in a 32 bit number 478ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 479ff155a45SVasanthakumar Thiagarajan */ 480c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U 481ff155a45SVasanthakumar Thiagarajan 482ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 483ff155a45SVasanthakumar Thiagarajan u32 next_addr; 484ff155a45SVasanthakumar Thiagarajan u32 period_addr; 485ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 486ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 487ff155a45SVasanthakumar Thiagarajan }; 488ff155a45SVasanthakumar Thiagarajan 489ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 490ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 491ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 492ff155a45SVasanthakumar Thiagarajan void *arg; 493ff155a45SVasanthakumar Thiagarajan u8 index; 494ff155a45SVasanthakumar Thiagarajan }; 495ff155a45SVasanthakumar Thiagarajan 496ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 497ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 498ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 499ff155a45SVasanthakumar Thiagarajan union { 500ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 501ff155a45SVasanthakumar Thiagarajan u16 val; 502ff155a45SVasanthakumar Thiagarajan } timer_mask; 503ff155a45SVasanthakumar Thiagarajan }; 504ff155a45SVasanthakumar Thiagarajan 50521cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf { 50621cc630fSVasanthakumar Thiagarajan u8 main_lna_conf; 50721cc630fSVasanthakumar Thiagarajan u8 alt_lna_conf; 50821cc630fSVasanthakumar Thiagarajan u8 fast_div_bias; 509c6ba9febSMohammed Shafi Shajakhan u8 main_gaintb; 510c6ba9febSMohammed Shafi Shajakhan u8 alt_gaintb; 511c6ba9febSMohammed Shafi Shajakhan int lna1_lna2_delta; 5128afbcc8bSMohammed Shafi Shajakhan u8 div_group; 51321cc630fSVasanthakumar Thiagarajan }; 51421cc630fSVasanthakumar Thiagarajan 515d70357d5SLuis R. Rodriguez /** 5164e8c14e9SFelix Fietkau * struct ath_hw_radar_conf - radar detection initialization parameters 5174e8c14e9SFelix Fietkau * 5184e8c14e9SFelix Fietkau * @pulse_inband: threshold for checking the ratio of in-band power 5194e8c14e9SFelix Fietkau * to total power for short radar pulses (half dB steps) 5204e8c14e9SFelix Fietkau * @pulse_inband_step: threshold for checking an in-band power to total 5214e8c14e9SFelix Fietkau * power ratio increase for short radar pulses (half dB steps) 5224e8c14e9SFelix Fietkau * @pulse_height: threshold for detecting the beginning of a short 5234e8c14e9SFelix Fietkau * radar pulse (dB step) 5244e8c14e9SFelix Fietkau * @pulse_rssi: threshold for detecting if a short radar pulse is 5254e8c14e9SFelix Fietkau * gone (dB step) 5264e8c14e9SFelix Fietkau * @pulse_maxlen: maximum pulse length (0.8 us steps) 5274e8c14e9SFelix Fietkau * 5284e8c14e9SFelix Fietkau * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) 5294e8c14e9SFelix Fietkau * @radar_inband: threshold for checking the ratio of in-band power 5304e8c14e9SFelix Fietkau * to total power for long radar pulses (half dB steps) 5314e8c14e9SFelix Fietkau * @fir_power: threshold for detecting the end of a long radar pulse (dB) 5324e8c14e9SFelix Fietkau * 5334e8c14e9SFelix Fietkau * @ext_channel: enable extension channel radar detection 5344e8c14e9SFelix Fietkau */ 5354e8c14e9SFelix Fietkau struct ath_hw_radar_conf { 5364e8c14e9SFelix Fietkau unsigned int pulse_inband; 5374e8c14e9SFelix Fietkau unsigned int pulse_inband_step; 5384e8c14e9SFelix Fietkau unsigned int pulse_height; 5394e8c14e9SFelix Fietkau unsigned int pulse_rssi; 5404e8c14e9SFelix Fietkau unsigned int pulse_maxlen; 5414e8c14e9SFelix Fietkau 5424e8c14e9SFelix Fietkau unsigned int radar_rssi; 5434e8c14e9SFelix Fietkau unsigned int radar_inband; 5444e8c14e9SFelix Fietkau int fir_power; 5454e8c14e9SFelix Fietkau 5464e8c14e9SFelix Fietkau bool ext_channel; 5474e8c14e9SFelix Fietkau }; 5484e8c14e9SFelix Fietkau 5494e8c14e9SFelix Fietkau /** 550d70357d5SLuis R. Rodriguez * struct ath_hw_private_ops - callbacks used internally by hardware code 551d70357d5SLuis R. Rodriguez * 552d70357d5SLuis R. Rodriguez * This structure contains private callbacks designed to only be used internally 553d70357d5SLuis R. Rodriguez * by the hardware core. 554d70357d5SLuis R. Rodriguez * 555795f5e2cSLuis R. Rodriguez * @init_cal_settings: setup types of calibrations supported 556795f5e2cSLuis R. Rodriguez * @init_cal: starts actual calibration 557795f5e2cSLuis R. Rodriguez * 558d70357d5SLuis R. Rodriguez * @init_mode_regs: Initializes mode registers 559991312d8SLuis R. Rodriguez * @init_mode_gain_regs: Initialize TX/RX gain registers 5608fe65368SLuis R. Rodriguez * 5618fe65368SLuis R. Rodriguez * @rf_set_freq: change frequency 5628fe65368SLuis R. Rodriguez * @spur_mitigate_freq: spur mitigation 5638fe65368SLuis R. Rodriguez * @rf_alloc_ext_banks: 5648fe65368SLuis R. Rodriguez * @rf_free_ext_banks: 5658fe65368SLuis R. Rodriguez * @set_rf_regs: 56664773964SLuis R. Rodriguez * @compute_pll_control: compute the PLL control value to use for 56764773964SLuis R. Rodriguez * AR_RTC_PLL_CONTROL for a given channel 568795f5e2cSLuis R. Rodriguez * @setup_calibration: set up calibration 569795f5e2cSLuis R. Rodriguez * @iscal_supported: used to query if a type of calibration is supported 570ac0bb767SLuis R. Rodriguez * 571e36b27afSLuis R. Rodriguez * @ani_cache_ini_regs: cache the values for ANI from the initial 572e36b27afSLuis R. Rodriguez * register settings through the register initialization. 573d70357d5SLuis R. Rodriguez */ 574d70357d5SLuis R. Rodriguez struct ath_hw_private_ops { 575795f5e2cSLuis R. Rodriguez /* Calibration ops */ 576d70357d5SLuis R. Rodriguez void (*init_cal_settings)(struct ath_hw *ah); 577795f5e2cSLuis R. Rodriguez bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); 578795f5e2cSLuis R. Rodriguez 579d70357d5SLuis R. Rodriguez void (*init_mode_regs)(struct ath_hw *ah); 580991312d8SLuis R. Rodriguez void (*init_mode_gain_regs)(struct ath_hw *ah); 581795f5e2cSLuis R. Rodriguez void (*setup_calibration)(struct ath_hw *ah, 582795f5e2cSLuis R. Rodriguez struct ath9k_cal_list *currCal); 5838fe65368SLuis R. Rodriguez 5848fe65368SLuis R. Rodriguez /* PHY ops */ 5858fe65368SLuis R. Rodriguez int (*rf_set_freq)(struct ath_hw *ah, 5868fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5878fe65368SLuis R. Rodriguez void (*spur_mitigate_freq)(struct ath_hw *ah, 5888fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5898fe65368SLuis R. Rodriguez int (*rf_alloc_ext_banks)(struct ath_hw *ah); 5908fe65368SLuis R. Rodriguez void (*rf_free_ext_banks)(struct ath_hw *ah); 5918fe65368SLuis R. Rodriguez bool (*set_rf_regs)(struct ath_hw *ah, 5928fe65368SLuis R. Rodriguez struct ath9k_channel *chan, 5938fe65368SLuis R. Rodriguez u16 modesIndex); 5948fe65368SLuis R. Rodriguez void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); 5958fe65368SLuis R. Rodriguez void (*init_bb)(struct ath_hw *ah, 5968fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 5978fe65368SLuis R. Rodriguez int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); 5988fe65368SLuis R. Rodriguez void (*olc_init)(struct ath_hw *ah); 5998fe65368SLuis R. Rodriguez void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); 6008fe65368SLuis R. Rodriguez void (*mark_phy_inactive)(struct ath_hw *ah); 6018fe65368SLuis R. Rodriguez void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); 6028fe65368SLuis R. Rodriguez bool (*rfbus_req)(struct ath_hw *ah); 6038fe65368SLuis R. Rodriguez void (*rfbus_done)(struct ath_hw *ah); 6048fe65368SLuis R. Rodriguez void (*restore_chainmask)(struct ath_hw *ah); 60564773964SLuis R. Rodriguez u32 (*compute_pll_control)(struct ath_hw *ah, 60664773964SLuis R. Rodriguez struct ath9k_channel *chan); 607c16fcb49SFelix Fietkau bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, 608c16fcb49SFelix Fietkau int param); 609641d9921SFelix Fietkau void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); 6104e8c14e9SFelix Fietkau void (*set_radar_params)(struct ath_hw *ah, 6114e8c14e9SFelix Fietkau struct ath_hw_radar_conf *conf); 6125f0c04eaSRajkumar Manoharan int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan, 6135f0c04eaSRajkumar Manoharan u8 *ini_reloaded); 614ac0bb767SLuis R. Rodriguez 615ac0bb767SLuis R. Rodriguez /* ANI */ 616e36b27afSLuis R. Rodriguez void (*ani_cache_ini_regs)(struct ath_hw *ah); 617d70357d5SLuis R. Rodriguez }; 618d70357d5SLuis R. Rodriguez 619d70357d5SLuis R. Rodriguez /** 620d70357d5SLuis R. Rodriguez * struct ath_hw_ops - callbacks used by hardware code and driver code 621d70357d5SLuis R. Rodriguez * 622d70357d5SLuis R. Rodriguez * This structure contains callbacks designed to to be used internally by 623d70357d5SLuis R. Rodriguez * hardware code and also by the lower level driver. 624d70357d5SLuis R. Rodriguez * 625d70357d5SLuis R. Rodriguez * @config_pci_powersave: 626795f5e2cSLuis R. Rodriguez * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC 627d70357d5SLuis R. Rodriguez */ 628d70357d5SLuis R. Rodriguez struct ath_hw_ops { 629d70357d5SLuis R. Rodriguez void (*config_pci_powersave)(struct ath_hw *ah, 63084c87dc8SStanislaw Gruszka bool power_off); 631cee1f625SVasanthakumar Thiagarajan void (*rx_enable)(struct ath_hw *ah); 63287d5efbbSVasanthakumar Thiagarajan void (*set_desc_link)(void *ds, u32 link); 633795f5e2cSLuis R. Rodriguez bool (*calibrate)(struct ath_hw *ah, 634795f5e2cSLuis R. Rodriguez struct ath9k_channel *chan, 635795f5e2cSLuis R. Rodriguez u8 rxchainmask, 636795f5e2cSLuis R. Rodriguez bool longcal); 63755e82df4SVasanthakumar Thiagarajan bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); 6382b63a41dSFelix Fietkau void (*set_txdesc)(struct ath_hw *ah, void *ds, 6392b63a41dSFelix Fietkau struct ath_tx_info *i); 640cc610ac0SVasanthakumar Thiagarajan int (*proc_txdesc)(struct ath_hw *ah, void *ds, 641cc610ac0SVasanthakumar Thiagarajan struct ath_tx_status *ts); 64269de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_get)(struct ath_hw *ah, 64369de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 64469de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_set)(struct ath_hw *ah, 64569de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 64669de3721SMohammed Shafi Shajakhan 647d70357d5SLuis R. Rodriguez }; 648d70357d5SLuis R. Rodriguez 649f2552e28SFelix Fietkau struct ath_nf_limits { 650f2552e28SFelix Fietkau s16 max; 651f2552e28SFelix Fietkau s16 min; 652f2552e28SFelix Fietkau s16 nominal; 653f2552e28SFelix Fietkau }; 654f2552e28SFelix Fietkau 6558ad74c4dSRajkumar Manoharan enum ath_cal_list { 6568ad74c4dSRajkumar Manoharan TX_IQ_CAL = BIT(0), 6578ad74c4dSRajkumar Manoharan TX_IQ_ON_AGC_CAL = BIT(1), 6588ad74c4dSRajkumar Manoharan TX_CL_CAL = BIT(2), 6598ad74c4dSRajkumar Manoharan }; 6608ad74c4dSRajkumar Manoharan 66197dcec57SSujith Manoharan /* ah_flags */ 66297dcec57SSujith Manoharan #define AH_USE_EEPROM 0x1 66397dcec57SSujith Manoharan #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ 664a126ff51SRajkumar Manoharan #define AH_FASTCC 0x4 66597dcec57SSujith Manoharan 666203c4805SLuis R. Rodriguez struct ath_hw { 667f9f84e96SFelix Fietkau struct ath_ops reg_ops; 668f9f84e96SFelix Fietkau 669b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 67027c51f1aSLuis R. Rodriguez struct ath_common common; 671203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 672203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 673203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 674cac4220bSFelix Fietkau struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; 675203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 676203c4805SLuis R. Rodriguez 677203c4805SLuis R. Rodriguez union { 678203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 679203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 680475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 68115c9ee7aSSenthil Balasubramanian struct ar9300_eeprom ar9300_eep; 682203c4805SLuis R. Rodriguez } eeprom; 683203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 684203c4805SLuis R. Rodriguez 685203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 686203c4805SLuis R. Rodriguez bool is_pciexpress; 687d4930086SStanislaw Gruszka bool aspm_enabled; 6885f841b41SRajkumar Manoharan bool is_monitoring; 6892eb46d9bSPavel Roskin bool need_an_top2_fixup; 690203c4805SLuis R. Rodriguez u16 tx_trig_level; 691f2552e28SFelix Fietkau 692bbacee13SFelix Fietkau u32 nf_regs[6]; 693f2552e28SFelix Fietkau struct ath_nf_limits nf_2g; 694f2552e28SFelix Fietkau struct ath_nf_limits nf_5g; 695203c4805SLuis R. Rodriguez u16 rfsilent; 696203c4805SLuis R. Rodriguez u32 rfkill_gpio; 697203c4805SLuis R. Rodriguez u32 rfkill_polarity; 698203c4805SLuis R. Rodriguez u32 ah_flags; 699203c4805SLuis R. Rodriguez 700d7e7d229SLuis R. Rodriguez bool htc_reset_init; 701d7e7d229SLuis R. Rodriguez 702203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 703203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 704203c4805SLuis R. Rodriguez 705f23fba49SFelix Fietkau s8 noise; 70620bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata; 707a13883b0SSujith struct ath9k_pacal_info pacal_info; 708203c4805SLuis R. Rodriguez struct ar5416Stats stats; 709203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 710203c4805SLuis R. Rodriguez 7113069168cSPavel Roskin enum ath9k_int imask; 71274bad5cbSPavel Roskin u32 imrs2_reg; 713203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 714203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 715203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 716203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 717203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 718e8fe7336SRajkumar Manoharan atomic_t intr_ref_cnt; 719203c4805SLuis R. Rodriguez bool chip_fullsleep; 720203c4805SLuis R. Rodriguez u32 atim_window; 7215f0c04eaSRajkumar Manoharan u32 modes_index; 722203c4805SLuis R. Rodriguez 723203c4805SLuis R. Rodriguez /* Calibration */ 7246497827fSFelix Fietkau u32 supp_cals; 725cbfe9468SSujith struct ath9k_cal_list iq_caldata; 726cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 727cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 728df23acaaSLuis R. Rodriguez struct ath9k_cal_list tempCompCalData; 729cbfe9468SSujith struct ath9k_cal_list *cal_list; 730cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 731cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 732203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 733203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 734203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 735203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 736203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 737203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 738203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 739203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 740203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 741203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 742203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 743203c4805SLuis R. Rodriguez union { 744203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 745203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 746203c4805SLuis R. Rodriguez } meas0; 747203c4805SLuis R. Rodriguez union { 748203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 749203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 750203c4805SLuis R. Rodriguez } meas1; 751203c4805SLuis R. Rodriguez union { 752203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 753203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 754203c4805SLuis R. Rodriguez } meas2; 755203c4805SLuis R. Rodriguez union { 756203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 757203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 758203c4805SLuis R. Rodriguez } meas3; 759203c4805SLuis R. Rodriguez u16 cal_samples; 7608ad74c4dSRajkumar Manoharan u8 enabled_cals; 761203c4805SLuis R. Rodriguez 762203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 763203c4805SLuis R. Rodriguez u32 misc_mode; 764203c4805SLuis R. Rodriguez 765d70357d5SLuis R. Rodriguez /* Private to hardware code */ 766d70357d5SLuis R. Rodriguez struct ath_hw_private_ops private_ops; 767d70357d5SLuis R. Rodriguez /* Accessed by the lower level driver */ 768d70357d5SLuis R. Rodriguez struct ath_hw_ops ops; 769d70357d5SLuis R. Rodriguez 770e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 771203c4805SLuis R. Rodriguez u32 *analogBank0Data; 772203c4805SLuis R. Rodriguez u32 *analogBank1Data; 773203c4805SLuis R. Rodriguez u32 *analogBank2Data; 774203c4805SLuis R. Rodriguez u32 *analogBank3Data; 775203c4805SLuis R. Rodriguez u32 *analogBank6Data; 776203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 777203c4805SLuis R. Rodriguez u32 *analogBank7Data; 778203c4805SLuis R. Rodriguez u32 *bank6Temp; 779203c4805SLuis R. Rodriguez 780e239d859SFelix Fietkau int coverage_class; 781203c4805SLuis R. Rodriguez u32 slottime; 782203c4805SLuis R. Rodriguez u32 globaltxtimeout; 783203c4805SLuis R. Rodriguez 784203c4805SLuis R. Rodriguez /* ANI */ 785203c4805SLuis R. Rodriguez u32 proc_phyerr; 786203c4805SLuis R. Rodriguez u32 aniperiod; 787203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 788203c4805SLuis R. Rodriguez int coarse_high[5]; 789203c4805SLuis R. Rodriguez int coarse_low[5]; 790203c4805SLuis R. Rodriguez int firpwr[5]; 791203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 792203c4805SLuis R. Rodriguez 793dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 794766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 795dbccdd1dSSujith Manoharan #endif 796af03abecSLuis R. Rodriguez 797203c4805SLuis R. Rodriguez u32 intr_txqs; 798203c4805SLuis R. Rodriguez u8 txchainmask; 799203c4805SLuis R. Rodriguez u8 rxchainmask; 800203c4805SLuis R. Rodriguez 801c5d0855aSFelix Fietkau struct ath_hw_radar_conf radar_conf; 802c5d0855aSFelix Fietkau 803203c4805SLuis R. Rodriguez u32 originalGain[22]; 804203c4805SLuis R. Rodriguez int initPDADC; 805203c4805SLuis R. Rodriguez int PDADCdelta; 8066de66dd9SFelix Fietkau int led_pin; 807691680b8SFelix Fietkau u32 gpio_mask; 808691680b8SFelix Fietkau u32 gpio_val; 809203c4805SLuis R. Rodriguez 810203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 811203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 812203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 813203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 814203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 815203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 816203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 817203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 818203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 819203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 820203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 821203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 82213ce3e99SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdesLowPower; 823c7d36f9fSFelix Fietkau struct ar5416IniArray iniModesFastClock; 824c7d36f9fSFelix Fietkau struct ar5416IniArray iniAdditional; 825203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 826203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 827193cd458SSujith struct ar5416IniArray iniCckfirNormal; 828193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 829ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_japan2484; 83070807e99SSujith struct ar5416IniArray iniModes_9271_ANI_reg; 831ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_radio_post_sys2ant; 832ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_BTCOEX_MAX_TXPWR; 833ff155a45SVasanthakumar Thiagarajan 83413ce3e99SLuis R. Rodriguez struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; 83513ce3e99SLuis R. Rodriguez struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; 83613ce3e99SLuis R. Rodriguez struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; 83713ce3e99SLuis R. Rodriguez struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; 83813ce3e99SLuis R. Rodriguez 839ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 840ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 841ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 842744d4025SVasanthakumar Thiagarajan 843744d4025SVasanthakumar Thiagarajan struct ar9003_txs *ts_ring; 844744d4025SVasanthakumar Thiagarajan u32 ts_paddr_start; 845744d4025SVasanthakumar Thiagarajan u32 ts_paddr_end; 846744d4025SVasanthakumar Thiagarajan u16 ts_tail; 847016c2177SRajkumar Manoharan u16 ts_size; 848aea702b7SLuis R. Rodriguez 849aea702b7SLuis R. Rodriguez u32 bb_watchdog_last_status; 850aea702b7SLuis R. Rodriguez u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ 85151ac8cbbSRajkumar Manoharan u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ 852717f6bedSFelix Fietkau 8531bf38661SFelix Fietkau unsigned int paprd_target_power; 8541bf38661SFelix Fietkau unsigned int paprd_training_power; 8557072bf62SVasanthakumar Thiagarajan unsigned int paprd_ratemask; 856f1a8abb0SFelix Fietkau unsigned int paprd_ratemask_ht40; 85745ef6a0bSVasanthakumar Thiagarajan bool paprd_table_write_done; 858717f6bedSFelix Fietkau u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; 859717f6bedSFelix Fietkau u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; 8609a658d2bSLuis R. Rodriguez /* 8619a658d2bSLuis R. Rodriguez * Store the permanent value of Reg 0x4004in WARegVal 8629a658d2bSLuis R. Rodriguez * so we dont have to R/M/W. We should not be reading 8639a658d2bSLuis R. Rodriguez * this register when in sleep states. 8649a658d2bSLuis R. Rodriguez */ 8659a658d2bSLuis R. Rodriguez u32 WARegVal; 8666ee63f55SSenthil Balasubramanian 8676ee63f55SSenthil Balasubramanian /* Enterprise mode cap */ 8686ee63f55SSenthil Balasubramanian u32 ent_mode; 869f2f5f2a1SVasanthakumar Thiagarajan 870f2f5f2a1SVasanthakumar Thiagarajan bool is_clk_25mhz; 8713762561aSGabor Juhos int (*get_mac_revision)(void); 8727d95847cSGabor Juhos int (*external_reset)(void); 873203c4805SLuis R. Rodriguez }; 874203c4805SLuis R. Rodriguez 8750cb9e06bSFelix Fietkau struct ath_bus_ops { 8760cb9e06bSFelix Fietkau enum ath_bus_type ath_bus_type; 8770cb9e06bSFelix Fietkau void (*read_cachesize)(struct ath_common *common, int *csz); 8780cb9e06bSFelix Fietkau bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); 8790cb9e06bSFelix Fietkau void (*bt_coex_prep)(struct ath_common *common); 8800cb9e06bSFelix Fietkau void (*extn_synch_en)(struct ath_common *common); 881d4930086SStanislaw Gruszka void (*aspm_init)(struct ath_common *common); 8820cb9e06bSFelix Fietkau }; 8830cb9e06bSFelix Fietkau 8849e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 8859e4bffd2SLuis R. Rodriguez { 8869e4bffd2SLuis R. Rodriguez return &ah->common; 8879e4bffd2SLuis R. Rodriguez } 8889e4bffd2SLuis R. Rodriguez 8899e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 8909e4bffd2SLuis R. Rodriguez { 8919e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 8929e4bffd2SLuis R. Rodriguez } 8939e4bffd2SLuis R. Rodriguez 894d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) 895d70357d5SLuis R. Rodriguez { 896d70357d5SLuis R. Rodriguez return &ah->private_ops; 897d70357d5SLuis R. Rodriguez } 898d70357d5SLuis R. Rodriguez 899d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) 900d70357d5SLuis R. Rodriguez { 901d70357d5SLuis R. Rodriguez return &ah->ops; 902d70357d5SLuis R. Rodriguez } 903d70357d5SLuis R. Rodriguez 904895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask) 905895ad7ebSVasanthakumar Thiagarajan { 906895ad7ebSVasanthakumar Thiagarajan return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); 907895ad7ebSVasanthakumar Thiagarajan } 908895ad7ebSVasanthakumar Thiagarajan 909f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 910285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah); 911f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 912203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 913caed6579SSujith Manoharan struct ath9k_hw_cal_data *caldata, bool fastcc); 914a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah); 9158fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); 916203c4805SLuis R. Rodriguez 917203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 918203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 919203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 920203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 921203c4805SLuis R. Rodriguez u32 ah_signal_type); 922203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 923203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 924203c4805SLuis R. Rodriguez 925203c4805SLuis R. Rodriguez /* General Operation */ 926203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 927a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, 928a9b6b256SFelix Fietkau int column, unsigned int *writecnt); 929203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 9304f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 931545750d3SFelix Fietkau u8 phy, int kbps, 932203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 933203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 934203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 935203c4805SLuis R. Rodriguez struct chan_centers *centers); 936203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 937203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 938203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 939203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 940de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); 941203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 942203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 943f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 944dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah); 945203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 946203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 947203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 94854e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 9490005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah); 950b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); 95125c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 952203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 953203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 954203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 955c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah); 956a91d75aeSLuis R. Rodriguez 9579ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 958a91d75aeSLuis R. Rodriguez 959*462e58f2SBen Greear #ifdef CONFIG_ATH9K_DEBUGFS 960*462e58f2SBen Greear void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause); 961*462e58f2SBen Greear #else 962*462e58f2SBen Greear static void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause) {} 963*462e58f2SBen Greear #endif 964*462e58f2SBen Greear 965ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 966ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 967ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 968ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 969ff155a45SVasanthakumar Thiagarajan void *arg, 970ff155a45SVasanthakumar Thiagarajan u8 timer_index); 971cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 972cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 973cd9bf689SLuis R. Rodriguez u32 timer_next, 974cd9bf689SLuis R. Rodriguez u32 timer_period); 975cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 976cd9bf689SLuis R. Rodriguez 977ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 978ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 979ff155a45SVasanthakumar Thiagarajan 980f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 9812da4f01aSLuis R. Rodriguez 9828fe65368SLuis R. Rodriguez /* PHY */ 9838fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, 9848fe65368SLuis R. Rodriguez u32 *coef_mantissa, u32 *coef_exponent); 985ca2c68ccSFelix Fietkau void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan); 9868fe65368SLuis R. Rodriguez 987ebd5a14aSLuis R. Rodriguez /* 988ebd5a14aSLuis R. Rodriguez * Code Specific to AR5008, AR9001 or AR9002, 989ebd5a14aSLuis R. Rodriguez * we stuff these here to avoid callbacks for AR9003. 990ebd5a14aSLuis R. Rodriguez */ 991ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah); 99278ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah); 993d8f492b7SLuis R. Rodriguez 994641d9921SFelix Fietkau /* 995aea702b7SLuis R. Rodriguez * Code specific to AR9003, we stuff these here to avoid callbacks 996641d9921SFelix Fietkau * for older families 997641d9921SFelix Fietkau */ 998aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); 999aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); 1000aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); 100151ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah); 1002717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val); 1003717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah, 100420bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, 1005717f6bedSFelix Fietkau int chain); 100620bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah, 100720bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, int chain); 1008717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); 1009717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah); 1010717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah); 1011641d9921SFelix Fietkau 1012641d9921SFelix Fietkau /* Hardware family op attach helpers */ 10138fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah); 10148525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah); 10158525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah); 10168fe65368SLuis R. Rodriguez 1017795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah); 1018795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah); 1019795f5e2cSLuis R. Rodriguez 1020b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah); 1021b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah); 1022b3950e6aSLuis R. Rodriguez 1023c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); 1024ac0bb767SLuis R. Rodriguez /* 1025ac0bb767SLuis R. Rodriguez * ANI work can be shared between all families but a next 1026ac0bb767SLuis R. Rodriguez * generation implementation of ANI will be used only for AR9003 only 1027ac0bb767SLuis R. Rodriguez * for now as the other families still need to be tested with the same 1028e36b27afSLuis R. Rodriguez * next generation ANI. Feel free to start testing it though for the 1029e36b27afSLuis R. Rodriguez * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani. 1030ac0bb767SLuis R. Rodriguez */ 1031e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani; 10328eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); 1033bfc472bbSFelix Fietkau void ath9k_hw_proc_mib_event(struct ath_hw *ah); 103495792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); 1035ac0bb767SLuis R. Rodriguez 10368a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 1037dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1038dbccdd1dSSujith Manoharan { 1039dbccdd1dSSujith Manoharan return ah->btcoex_hw.enabled; 1040dbccdd1dSSujith Manoharan } 1041dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah); 10428a309305SFelix Fietkau static inline enum ath_btcoex_scheme 10438a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 10448a309305SFelix Fietkau { 10458a309305SFelix Fietkau return ah->btcoex_hw.scheme; 10468a309305SFelix Fietkau } 10478a309305SFelix Fietkau #else 1048dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1049dbccdd1dSSujith Manoharan { 1050dbccdd1dSSujith Manoharan return false; 1051dbccdd1dSSujith Manoharan } 1052dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah) 1053dbccdd1dSSujith Manoharan { 1054dbccdd1dSSujith Manoharan } 1055dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme 1056dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 1057dbccdd1dSSujith Manoharan { 1058dbccdd1dSSujith Manoharan return ATH_BTCOEX_CFG_NONE; 1059dbccdd1dSSujith Manoharan } 106064ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */ 10618a309305SFelix Fietkau 106273377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK 22 106373377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 106473377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 106573377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 106673377256SLuis R. Rodriguez 1067203c4805SLuis R. Rodriguez #endif 1068