xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 41fe8837215a82ea3469267d6fac57e830f9e59a)
1203c4805SLuis R. Rodriguez /*
25b68138eSSujith Manoharan  * Copyright (c) 2008-2011 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23ab5c4f71SGabor Juhos #include <linux/firmware.h>
24203c4805SLuis R. Rodriguez 
25203c4805SLuis R. Rodriguez #include "mac.h"
26203c4805SLuis R. Rodriguez #include "ani.h"
27203c4805SLuis R. Rodriguez #include "eeprom.h"
28203c4805SLuis R. Rodriguez #include "calib.h"
29203c4805SLuis R. Rodriguez #include "reg.h"
30203c4805SLuis R. Rodriguez #include "phy.h"
31af03abecSLuis R. Rodriguez #include "btcoex.h"
32c774d57fSLorenzo Bianconi #include "dynack.h"
33203c4805SLuis R. Rodriguez 
34203c4805SLuis R. Rodriguez #include "../regd.h"
35203c4805SLuis R. Rodriguez 
36203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
377976b426SLuis R. Rodriguez 
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
39203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
40203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
42203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
43203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
445ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
46db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
47db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
48b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340	0x0031
493050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032
505a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580	0x0033
51423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462	0x0034
5203689301SGabor Juhos #define AR9300_DEVID_AR9330	0x0035
53b1233779SGabor Juhos #define AR9300_DEVID_QCA955X	0x0038
54d4e5979cSMohammed Shafi Shajakhan #define AR9485_DEVID_AR1111	0x0037
5577fac465SSujith Manoharan #define AR9300_DEVID_AR9565     0x0036
56e6b1e46eSSujith Manoharan #define AR9300_DEVID_AR953X     0x003d
572131fabbSMiaoqing Pan #define AR9300_DEVID_QCA956X    0x003f
587976b426SLuis R. Rodriguez 
59203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
607976b426SLuis R. Rodriguez 
61203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
62203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
63203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
64203c4805SLuis R. Rodriguez 
65fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
66fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
67fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
68fe12946eSVasanthakumar Thiagarajan 
69e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
70e3d01bfcSLuis R. Rodriguez 
71cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
72cfe8cba9SLuis R. Rodriguez 
7304658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
74990b70abSLuis R. Rodriguez 
75cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS	38
76cac4220bSFelix Fietkau 
77203c4805SLuis R. Rodriguez /* Register read/write primitives */
789e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
79f9f84e96SFelix Fietkau 	(_ah)->reg_ops.write((_ah), (_val), (_reg))
809e4bffd2SLuis R. Rodriguez 
819e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
82f9f84e96SFelix Fietkau 	(_ah)->reg_ops.read((_ah), (_reg))
83203c4805SLuis R. Rodriguez 
8409a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
85f9f84e96SFelix Fietkau 	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
8609a525d3SSujith Manoharan 
87845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \
88845e03c9SFelix Fietkau 	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
89845e03c9SFelix Fietkau 
9020b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
9120b3efd9SSujith 	do {								\
92f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.enable_write_buffer)	\
93f9f84e96SFelix Fietkau 			(_ah)->reg_ops.enable_write_buffer((_ah)); \
9420b3efd9SSujith 	} while (0)
9520b3efd9SSujith 
9620b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
9720b3efd9SSujith 	do {								\
98f9f84e96SFelix Fietkau 		if ((_ah)->reg_ops.write_flush)		\
99f9f84e96SFelix Fietkau 			(_ah)->reg_ops.write_flush((_ah));	\
10020b3efd9SSujith 	} while (0)
10120b3efd9SSujith 
10226526202SRajkumar Manoharan #define PR_EEP(_s, _val)						\
10326526202SRajkumar Manoharan 	do {								\
1045e88ba62SZefir Kurtisi 		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
10526526202SRajkumar Manoharan 				 _s, (_val));				\
10626526202SRajkumar Manoharan 	} while (0)
10726526202SRajkumar Manoharan 
108203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
109203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
110203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
111845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
1121547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
1131547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
114203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
115845e03c9SFelix Fietkau 	REG_RMW(_a, _r, (_f), 0)
116203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
117845e03c9SFelix Fietkau 	REG_RMW(_a, _r, 0, (_f))
118203c4805SLuis R. Rodriguez 
119203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {					\
120e7fc6338SRajkumar Manoharan 		if (((++(x) % 64) == 0) &&			\
121e7fc6338SRajkumar Manoharan 		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
122e7fc6338SRajkumar Manoharan 			!= ATH_USB))				\
123203c4805SLuis R. Rodriguez 			udelay(1);				\
124203c4805SLuis R. Rodriguez 	} while (0)
125203c4805SLuis R. Rodriguez 
126a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \
127a9b6b256SFelix Fietkau 	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
128203c4805SLuis R. Rodriguez 
129203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
130203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
131203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
132203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1331773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
134203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
135203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
13993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
14093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
14193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
14293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
14393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
14493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
14593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
146203c4805SLuis R. Rodriguez 
147203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
148203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
149203c4805SLuis R. Rodriguez 
150203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
1510b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
152203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
153203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
154203c4805SLuis R. Rodriguez 
155203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
156203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
157203c4805SLuis R. Rodriguez 
158203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
159203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
160203c4805SLuis R. Rodriguez 
161203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
162203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
163f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
164203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
165203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
166d8caa839SSujith #define POWER_UP_TIME               10000
167203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
168331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START		5700
169331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START		5400
170203c4805SLuis R. Rodriguez 
171203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
172203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
173203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
1744ed15762SFelix Fietkau #define SLEEP_SLOP                  TU_TO_USEC(3)
175203c4805SLuis R. Rodriguez 
176203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
177203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
178203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
179203c4805SLuis R. Rodriguez 
180203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
181203c4805SLuis R. Rodriguez 
182ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
183ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
184ceb26445SVasanthakumar Thiagarajan 
185717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES	32
186717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ			24
1870e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
188717f6bedSFelix Fietkau 
18901c78533SMohammed Shafi Shajakhan /*
19001c78533SMohammed Shafi Shajakhan  * Wake on Wireless
19101c78533SMohammed Shafi Shajakhan  */
19201c78533SMohammed Shafi Shajakhan 
19301c78533SMohammed Shafi Shajakhan /* Keep Alive Frame */
19401c78533SMohammed Shafi Shajakhan #define KAL_FRAME_LEN		28
19501c78533SMohammed Shafi Shajakhan #define KAL_FRAME_TYPE		0x2	/* data frame */
19601c78533SMohammed Shafi Shajakhan #define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
19701c78533SMohammed Shafi Shajakhan #define KAL_DURATION_ID		0x3d
19801c78533SMohammed Shafi Shajakhan #define KAL_NUM_DATA_WORDS	6
19901c78533SMohammed Shafi Shajakhan #define KAL_NUM_DESC_WORDS	12
20001c78533SMohammed Shafi Shajakhan #define KAL_ANTENNA_MODE	1
20101c78533SMohammed Shafi Shajakhan #define KAL_TO_DS		1
20201c78533SMohammed Shafi Shajakhan #define KAL_DELAY		4	/*delay of 4ms between 2 KAL frames */
20301c78533SMohammed Shafi Shajakhan #define KAL_TIMEOUT		900
20401c78533SMohammed Shafi Shajakhan 
20501c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_SIZE		256
20601c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_MASK_SIZE		32
20701c78533SMohammed Shafi Shajakhan #define MAX_NUM_PATTERN			8
20801c78533SMohammed Shafi Shajakhan #define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
20901c78533SMohammed Shafi Shajakhan 					      deauthenticate packets */
21001c78533SMohammed Shafi Shajakhan 
21101c78533SMohammed Shafi Shajakhan /*
21201c78533SMohammed Shafi Shajakhan  * WoW trigger mapping to hardware code
21301c78533SMohammed Shafi Shajakhan  */
21401c78533SMohammed Shafi Shajakhan 
21501c78533SMohammed Shafi Shajakhan #define AH_WOW_USER_PATTERN_EN		BIT(0)
21601c78533SMohammed Shafi Shajakhan #define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
21701c78533SMohammed Shafi Shajakhan #define AH_WOW_LINK_CHANGE		BIT(2)
21801c78533SMohammed Shafi Shajakhan #define AH_WOW_BEACON_MISS		BIT(3)
21901c78533SMohammed Shafi Shajakhan 
220066dae93SFelix Fietkau enum ath_hw_txq_subtype {
22178063d81SFelix Fietkau 	ATH_TXQ_AC_BK = 0,
22278063d81SFelix Fietkau 	ATH_TXQ_AC_BE = 1,
223066dae93SFelix Fietkau 	ATH_TXQ_AC_VI = 2,
224066dae93SFelix Fietkau 	ATH_TXQ_AC_VO = 3,
225066dae93SFelix Fietkau };
226066dae93SFelix Fietkau 
22713ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
22813ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
22913ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
23013ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
23113ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
23213ce3e99SLuis R. Rodriguez };
23313ce3e99SLuis R. Rodriguez 
234203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
235364734faSFelix Fietkau 	ATH9K_HW_CAP_HT                         = BIT(0),
236364734faSFelix Fietkau 	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
2371b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
2381b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
2391b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_EDMA			= BIT(4),
2401b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
2411b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_LDPC			= BIT(6),
2421b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
2431b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_SGI_20			= BIT(8),
2441b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
2451b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_2GHZ			= BIT(11),
2461b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_5GHZ			= BIT(12),
2471b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_APM			= BIT(13),
248935477edSFelix Fietkau #ifdef CONFIG_ATH9K_PCOEM
2491b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_RTT			= BIT(14),
2501b2538b2SMohammed Shafi Shajakhan 	ATH9K_HW_CAP_MCI			= BIT(15),
251935477edSFelix Fietkau 	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(17),
252935477edSFelix Fietkau #else
253935477edSFelix Fietkau 	ATH9K_HW_CAP_RTT			= 0,
254935477edSFelix Fietkau 	ATH9K_HW_CAP_MCI			= 0,
255935477edSFelix Fietkau 	ATH9K_HW_CAP_BT_ANT_DIV			= 0,
256935477edSFelix Fietkau #endif
257935477edSFelix Fietkau 	ATH9K_HW_CAP_DFS			= BIT(18),
258935477edSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(19),
259935477edSFelix Fietkau 	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(20),
260203c4805SLuis R. Rodriguez };
261203c4805SLuis R. Rodriguez 
2628e981389SMohammed Shafi Shajakhan /*
2638e981389SMohammed Shafi Shajakhan  * WoW device capabilities
2648e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
2658e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
2668e981389SMohammed Shafi Shajakhan  * an exact user defined pattern or de-authentication/disassoc pattern.
2678e981389SMohammed Shafi Shajakhan  * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
2688e981389SMohammed Shafi Shajakhan  * bytes of the pattern for user defined pattern, de-authentication and
2698e981389SMohammed Shafi Shajakhan  * disassociation patterns for all types of possible frames recieved
2708e981389SMohammed Shafi Shajakhan  * of those types.
2718e981389SMohammed Shafi Shajakhan  */
2728e981389SMohammed Shafi Shajakhan 
273*41fe8837SSujith Manoharan struct ath9k_hw_wow {
274*41fe8837SSujith Manoharan 	u32 wow_event_mask;
275*41fe8837SSujith Manoharan };
276*41fe8837SSujith Manoharan 
277203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
278203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
279203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
280203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
281203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
282ee79ccd9SSujith Manoharan 	u8 chip_chainmask;
28347c80de6SVasanthakumar Thiagarajan 	u8 max_txchains;
28447c80de6SVasanthakumar Thiagarajan 	u8 max_rxchains;
285203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
286ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
287ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
288ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
289162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2905088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
291203c4805SLuis R. Rodriguez };
292203c4805SLuis R. Rodriguez 
2934598702dSSujith Manoharan #define AR_NO_SPUR      	0x8000
2944598702dSSujith Manoharan #define AR_BASE_FREQ_2GHZ   	2300
2954598702dSSujith Manoharan #define AR_BASE_FREQ_5GHZ   	4900
2964598702dSSujith Manoharan #define AR_SPUR_FEEQ_BOUND_HT40 19
2974598702dSSujith Manoharan #define AR_SPUR_FEEQ_BOUND_HT20 10
2984598702dSSujith Manoharan 
2994598702dSSujith Manoharan enum ath9k_hw_hang_checks {
3004598702dSSujith Manoharan 	HW_BB_WATCHDOG            = BIT(0),
3014598702dSSujith Manoharan 	HW_PHYRESTART_CLC_WAR     = BIT(1),
3024598702dSSujith Manoharan 	HW_BB_RIFS_HANG           = BIT(2),
3034598702dSSujith Manoharan 	HW_BB_DFS_HANG            = BIT(3),
3044598702dSSujith Manoharan 	HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
3054598702dSSujith Manoharan 	HW_MAC_HANG               = BIT(5),
3064598702dSSujith Manoharan };
3074598702dSSujith Manoharan 
308203c4805SLuis R. Rodriguez struct ath9k_ops_config {
309203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
310203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
31141f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
312203c4805SLuis R. Rodriguez 	u32 pcie_waen;
313203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
314203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
315203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
316203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
317203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
31874673db9SFelix Fietkau 	u32 enable_paprd;
319203c4805SLuis R. Rodriguez 	int serialize_regmode;
3200ce024cbSSujith 	bool rx_intr_mitigation;
32155e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
322f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
323e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
3244598702dSSujith Manoharan 	u16 hw_hang_checks;
325a64e1a45SSujith Manoharan 	u16 rimt_first;
326a64e1a45SSujith Manoharan 	u16 rimt_last;
3279b60b64bSSujith Manoharan 
3289b60b64bSSujith Manoharan 	/* Platform specific config */
329b380a43bSSujith Manoharan 	u32 aspm_l1_fix;
3309b60b64bSSujith Manoharan 	u32 xlna_gpio;
33131fd216dSSujith Manoharan 	u32 ant_ctrl_comm2g_switch_enable;
3329b60b64bSSujith Manoharan 	bool xatten_margin_cfg;
333e083a42eSSujith Manoharan 	bool alt_mingainidx;
3342d22c7ddSSujith Manoharan 	bool no_pll_pwrsave;
3350f978bfaSSujith Manoharan 	bool tx_gain_buffalo;
336aeeb2065SSujith Manoharan 	bool led_active_high;
337203c4805SLuis R. Rodriguez };
338203c4805SLuis R. Rodriguez 
339203c4805SLuis R. Rodriguez enum ath9k_int {
340203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
341203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
342b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
343b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
344203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
345203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
346203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
347203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
348203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
349203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
3502ee4bd1eSMohammed Shafi Shajakhan 	ATH9K_INT_MCI = 0x00000200,
351aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
352203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
353203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
354203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
355203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
356203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
357203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
358203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
359203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
360203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
361203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
362203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
363203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
364203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
365ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
366203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
367203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
368203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
369203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
370203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
371203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
372203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
373203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
374203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
375203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
376203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
377203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
378203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
379203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
380203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
381203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
382203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
383203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
384203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
385203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
386203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
387203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
388203c4805SLuis R. Rodriguez };
389203c4805SLuis R. Rodriguez 
390324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY     6
3915f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT	8
39277a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY	16
39396da6fddSSujith Manoharan #define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
3945f0c04eaSRajkumar Manoharan 
3954b9b42bfSSujith Manoharan enum ath9k_cal_flags {
3964b9b42bfSSujith Manoharan 	RTT_DONE,
3974b9b42bfSSujith Manoharan 	PAPRD_PACKET_SENT,
3984b9b42bfSSujith Manoharan 	PAPRD_DONE,
3994b9b42bfSSujith Manoharan 	NFCAL_PENDING,
4004b9b42bfSSujith Manoharan 	NFCAL_INTF,
4014b9b42bfSSujith Manoharan 	TXIQCAL_DONE,
4024b9b42bfSSujith Manoharan 	TXCLCAL_DONE,
4033001f0d0SSujith Manoharan 	SW_PKDET_DONE,
4044b9b42bfSSujith Manoharan };
4054b9b42bfSSujith Manoharan 
40620bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
407203c4805SLuis R. Rodriguez 	u16 channel;
4086b21fd20SFelix Fietkau 	u16 channelFlags;
4094b9b42bfSSujith Manoharan 	unsigned long cal_flags;
410203c4805SLuis R. Rodriguez 	int32_t CalValid;
411203c4805SLuis R. Rodriguez 	int8_t iCoff;
412203c4805SLuis R. Rodriguez 	int8_t qCoff;
4133001f0d0SSujith Manoharan 	u8 caldac[2];
414717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
415717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
4165f0c04eaSRajkumar Manoharan 	u32 num_measures[AR9300_MAX_CHAINS];
4175f0c04eaSRajkumar Manoharan 	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
41877a5a664SRajkumar Manoharan 	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
4198a90555fSSujith Manoharan 	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
42020bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
42120bd2a09SFelix Fietkau };
42220bd2a09SFelix Fietkau 
42320bd2a09SFelix Fietkau struct ath9k_channel {
42420bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
42520bd2a09SFelix Fietkau 	u16 channel;
4266b21fd20SFelix Fietkau 	u16 channelFlags;
427d9891c78SFelix Fietkau 	s16 noisefloor;
428203c4805SLuis R. Rodriguez };
429203c4805SLuis R. Rodriguez 
4306b21fd20SFelix Fietkau #define CHANNEL_5GHZ		BIT(0)
4316b21fd20SFelix Fietkau #define CHANNEL_HALF		BIT(1)
4326b21fd20SFelix Fietkau #define CHANNEL_QUARTER		BIT(2)
4336b21fd20SFelix Fietkau #define CHANNEL_HT		BIT(3)
4346b21fd20SFelix Fietkau #define CHANNEL_HT40PLUS	BIT(4)
4356b21fd20SFelix Fietkau #define CHANNEL_HT40MINUS	BIT(5)
436203c4805SLuis R. Rodriguez 
4376b21fd20SFelix Fietkau #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
4386b21fd20SFelix Fietkau #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
4396b21fd20SFelix Fietkau 
4406b21fd20SFelix Fietkau #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
4416b21fd20SFelix Fietkau #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
4426b21fd20SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
4436b21fd20SFelix Fietkau 	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
4446b21fd20SFelix Fietkau 
4456b21fd20SFelix Fietkau #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
4466b21fd20SFelix Fietkau 
4476b21fd20SFelix Fietkau #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
4486b21fd20SFelix Fietkau 
4496b21fd20SFelix Fietkau #define IS_CHAN_HT40(_c) \
4506b21fd20SFelix Fietkau 	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
4516b21fd20SFelix Fietkau 
4526b21fd20SFelix Fietkau #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
4536b21fd20SFelix Fietkau #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
454203c4805SLuis R. Rodriguez 
455203c4805SLuis R. Rodriguez enum ath9k_power_mode {
456203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
457203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
458203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
459203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
460203c4805SLuis R. Rodriguez };
461203c4805SLuis R. Rodriguez 
462203c4805SLuis R. Rodriguez enum ser_reg_mode {
463203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
464203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
465203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
466203c4805SLuis R. Rodriguez };
467203c4805SLuis R. Rodriguez 
468ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
469ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
470ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
471ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
472ad7b8060SVasanthakumar Thiagarajan };
473ad7b8060SVasanthakumar Thiagarajan 
474203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
475203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
476203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
477203c4805SLuis R. Rodriguez 	u32 bs_intval;
478203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
479203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
480203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
481203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
482203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
483203c4805SLuis R. Rodriguez };
484203c4805SLuis R. Rodriguez 
485203c4805SLuis R. Rodriguez struct chan_centers {
486203c4805SLuis R. Rodriguez 	u16 synth_center;
487203c4805SLuis R. Rodriguez 	u16 ctl_center;
488203c4805SLuis R. Rodriguez 	u16 ext_center;
489203c4805SLuis R. Rodriguez };
490203c4805SLuis R. Rodriguez 
491203c4805SLuis R. Rodriguez enum {
492203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
493203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
494203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
495203c4805SLuis R. Rodriguez };
496203c4805SLuis R. Rodriguez 
497203c4805SLuis R. Rodriguez struct ath9k_hw_version {
498203c4805SLuis R. Rodriguez 	u32 magic;
499203c4805SLuis R. Rodriguez 	u16 devid;
500203c4805SLuis R. Rodriguez 	u16 subvendorid;
501203c4805SLuis R. Rodriguez 	u32 macVersion;
502203c4805SLuis R. Rodriguez 	u16 macRev;
503203c4805SLuis R. Rodriguez 	u16 phyRev;
504203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
505203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
5060b5ead91SSujith Manoharan 	enum ath_usb_dev usbdev;
507203c4805SLuis R. Rodriguez };
508203c4805SLuis R. Rodriguez 
509ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
510ff155a45SVasanthakumar Thiagarajan 
511ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
512ff155a45SVasanthakumar Thiagarajan 
513ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
514ff155a45SVasanthakumar Thiagarajan 
515ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
516ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
517ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
518ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
519ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
520ff155a45SVasanthakumar Thiagarajan };
521ff155a45SVasanthakumar Thiagarajan 
522ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
523ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
524ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
525ff155a45SVasanthakumar Thiagarajan 	void *arg;
526ff155a45SVasanthakumar Thiagarajan 	u8 index;
527ff155a45SVasanthakumar Thiagarajan };
528ff155a45SVasanthakumar Thiagarajan 
529ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
530ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
531c67ce339SFelix Fietkau 	u16 timer_mask;
532f4c34af4SSujith Manoharan 	bool tsf2_enabled;
533ff155a45SVasanthakumar Thiagarajan };
534ff155a45SVasanthakumar Thiagarajan 
53521cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
53621cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
53721cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
53821cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
539c6ba9febSMohammed Shafi Shajakhan 	u8 main_gaintb;
540c6ba9febSMohammed Shafi Shajakhan 	u8 alt_gaintb;
541c6ba9febSMohammed Shafi Shajakhan 	int lna1_lna2_delta;
542f96bd2adSSujith Manoharan 	int lna1_lna2_switch_delta;
5438afbcc8bSMohammed Shafi Shajakhan 	u8 div_group;
54421cc630fSVasanthakumar Thiagarajan };
54521cc630fSVasanthakumar Thiagarajan 
546d70357d5SLuis R. Rodriguez /**
5474e8c14e9SFelix Fietkau  * struct ath_hw_radar_conf - radar detection initialization parameters
5484e8c14e9SFelix Fietkau  *
5494e8c14e9SFelix Fietkau  * @pulse_inband: threshold for checking the ratio of in-band power
5504e8c14e9SFelix Fietkau  *	to total power for short radar pulses (half dB steps)
5514e8c14e9SFelix Fietkau  * @pulse_inband_step: threshold for checking an in-band power to total
5524e8c14e9SFelix Fietkau  *	power ratio increase for short radar pulses (half dB steps)
5534e8c14e9SFelix Fietkau  * @pulse_height: threshold for detecting the beginning of a short
5544e8c14e9SFelix Fietkau  *	radar pulse (dB step)
5554e8c14e9SFelix Fietkau  * @pulse_rssi: threshold for detecting if a short radar pulse is
5564e8c14e9SFelix Fietkau  *	gone (dB step)
5574e8c14e9SFelix Fietkau  * @pulse_maxlen: maximum pulse length (0.8 us steps)
5584e8c14e9SFelix Fietkau  *
5594e8c14e9SFelix Fietkau  * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
5604e8c14e9SFelix Fietkau  * @radar_inband: threshold for checking the ratio of in-band power
5614e8c14e9SFelix Fietkau  *	to total power for long radar pulses (half dB steps)
5624e8c14e9SFelix Fietkau  * @fir_power: threshold for detecting the end of a long radar pulse (dB)
5634e8c14e9SFelix Fietkau  *
5644e8c14e9SFelix Fietkau  * @ext_channel: enable extension channel radar detection
5654e8c14e9SFelix Fietkau  */
5664e8c14e9SFelix Fietkau struct ath_hw_radar_conf {
5674e8c14e9SFelix Fietkau 	unsigned int pulse_inband;
5684e8c14e9SFelix Fietkau 	unsigned int pulse_inband_step;
5694e8c14e9SFelix Fietkau 	unsigned int pulse_height;
5704e8c14e9SFelix Fietkau 	unsigned int pulse_rssi;
5714e8c14e9SFelix Fietkau 	unsigned int pulse_maxlen;
5724e8c14e9SFelix Fietkau 
5734e8c14e9SFelix Fietkau 	unsigned int radar_rssi;
5744e8c14e9SFelix Fietkau 	unsigned int radar_inband;
5754e8c14e9SFelix Fietkau 	int fir_power;
5764e8c14e9SFelix Fietkau 
5774e8c14e9SFelix Fietkau 	bool ext_channel;
5784e8c14e9SFelix Fietkau };
5794e8c14e9SFelix Fietkau 
5804e8c14e9SFelix Fietkau /**
581d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
582d70357d5SLuis R. Rodriguez  *
583d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
584d70357d5SLuis R. Rodriguez  * by the hardware core.
585d70357d5SLuis R. Rodriguez  *
586795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
587795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
588795f5e2cSLuis R. Rodriguez  *
589991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
5908fe65368SLuis R. Rodriguez  *
5918fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5928fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5938fe65368SLuis R. Rodriguez  * @set_rf_regs:
59464773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
59564773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
596795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
597795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
598ac0bb767SLuis R. Rodriguez  *
599e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
600e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
601d70357d5SLuis R. Rodriguez  */
602d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
6034598702dSSujith Manoharan 	void (*init_hang_checks)(struct ath_hw *ah);
604990de2b2SSujith Manoharan 	bool (*detect_mac_hang)(struct ath_hw *ah);
605990de2b2SSujith Manoharan 	bool (*detect_bb_hang)(struct ath_hw *ah);
606990de2b2SSujith Manoharan 
607795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
608d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
609795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
610795f5e2cSLuis R. Rodriguez 
611991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
612795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
613795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
6148fe65368SLuis R. Rodriguez 
6158fe65368SLuis R. Rodriguez 	/* PHY ops */
6168fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
6178fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
6188fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
6198fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
6208fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
6218fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
6228fe65368SLuis R. Rodriguez 			    u16 modesIndex);
6238fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
6248fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
6258fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
6268fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
6278fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
6288fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
6298fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
6308fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
6318fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
6328fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
6338fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
63464773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
63564773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
636c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
637c16fcb49SFelix Fietkau 			    int param);
638641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
6394e8c14e9SFelix Fietkau 	void (*set_radar_params)(struct ath_hw *ah,
6404e8c14e9SFelix Fietkau 				 struct ath_hw_radar_conf *conf);
6415f0c04eaSRajkumar Manoharan 	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
6425f0c04eaSRajkumar Manoharan 				u8 *ini_reloaded);
643ac0bb767SLuis R. Rodriguez 
644ac0bb767SLuis R. Rodriguez 	/* ANI */
645e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
646d70357d5SLuis R. Rodriguez };
647d70357d5SLuis R. Rodriguez 
648d70357d5SLuis R. Rodriguez /**
649e93d083fSSimon Wunderlich  * struct ath_spec_scan - parameters for Atheros spectral scan
650e93d083fSSimon Wunderlich  *
651e93d083fSSimon Wunderlich  * @enabled: enable/disable spectral scan
652e93d083fSSimon Wunderlich  * @short_repeat: controls whether the chip is in spectral scan mode
653e93d083fSSimon Wunderlich  *		  for 4 usec (enabled) or 204 usec (disabled)
654e93d083fSSimon Wunderlich  * @count: number of scan results requested. There are special meanings
655e93d083fSSimon Wunderlich  *	   in some chip revisions:
656e93d083fSSimon Wunderlich  *	   AR92xx: highest bit set (>=128) for endless mode
657e93d083fSSimon Wunderlich  *		   (spectral scan won't stopped until explicitly disabled)
658e93d083fSSimon Wunderlich  *	   AR9300 and newer: 0 for endless mode
659e93d083fSSimon Wunderlich  * @endless: true if endless mode is intended. Otherwise, count value is
660e93d083fSSimon Wunderlich  *           corrected to the next possible value.
661e93d083fSSimon Wunderlich  * @period: time duration between successive spectral scan entry points
662e93d083fSSimon Wunderlich  *	    (period*256*Tclk). Tclk = ath_common->clockrate
663e93d083fSSimon Wunderlich  * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
664e93d083fSSimon Wunderlich  *
665e93d083fSSimon Wunderlich  * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
666e93d083fSSimon Wunderlich  *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
667e93d083fSSimon Wunderlich  *	 a "fast clock" check for this in 5GHz.
668e93d083fSSimon Wunderlich  *
669e93d083fSSimon Wunderlich  */
670e93d083fSSimon Wunderlich struct ath_spec_scan {
671e93d083fSSimon Wunderlich 	bool enabled;
672e93d083fSSimon Wunderlich 	bool short_repeat;
673e93d083fSSimon Wunderlich 	bool endless;
674e93d083fSSimon Wunderlich 	u8 count;
675e93d083fSSimon Wunderlich 	u8 period;
676e93d083fSSimon Wunderlich 	u8 fft_period;
677e93d083fSSimon Wunderlich };
678e93d083fSSimon Wunderlich 
679e93d083fSSimon Wunderlich /**
680d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
681d70357d5SLuis R. Rodriguez  *
682d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
683d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
684d70357d5SLuis R. Rodriguez  *
685d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
686795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
687e93d083fSSimon Wunderlich  *
688e93d083fSSimon Wunderlich  * @spectral_scan_config: set parameters for spectral scan and enable/disable it
689e93d083fSSimon Wunderlich  * @spectral_scan_trigger: trigger a spectral scan run
690e93d083fSSimon Wunderlich  * @spectral_scan_wait: wait for a spectral scan run to finish
691d70357d5SLuis R. Rodriguez  */
692d70357d5SLuis R. Rodriguez struct ath_hw_ops {
693d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
69484c87dc8SStanislaw Gruszka 				     bool power_off);
695cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
69687d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
6977b8aaeadSFelix Fietkau 	int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
6987b8aaeadSFelix Fietkau 			 u8 rxchainmask, bool longcal);
6996a4d05dcSFelix Fietkau 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
7006a4d05dcSFelix Fietkau 			u32 *sync_cause_p);
7012b63a41dSFelix Fietkau 	void (*set_txdesc)(struct ath_hw *ah, void *ds,
7022b63a41dSFelix Fietkau 			   struct ath_tx_info *i);
703cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
704cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
705315dd114SFelix Fietkau 	int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
70669de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
70769de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
70869de3721SMohammed Shafi Shajakhan 	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
70969de3721SMohammed Shafi Shajakhan 			struct ath_hw_antcomb_conf *antconf);
710e93d083fSSimon Wunderlich 	void (*spectral_scan_config)(struct ath_hw *ah,
711e93d083fSSimon Wunderlich 				     struct ath_spec_scan *param);
712e93d083fSSimon Wunderlich 	void (*spectral_scan_trigger)(struct ath_hw *ah);
713e93d083fSSimon Wunderlich 	void (*spectral_scan_wait)(struct ath_hw *ah);
71436e8825eSSujith Manoharan 
71589f927afSLuis R. Rodriguez 	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
71689f927afSLuis R. Rodriguez 	void (*tx99_stop)(struct ath_hw *ah);
71789f927afSLuis R. Rodriguez 	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
71889f927afSLuis R. Rodriguez 
71936e8825eSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
72036e8825eSSujith Manoharan 	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
72136e8825eSSujith Manoharan #endif
722d70357d5SLuis R. Rodriguez };
723d70357d5SLuis R. Rodriguez 
724f2552e28SFelix Fietkau struct ath_nf_limits {
725f2552e28SFelix Fietkau 	s16 max;
726f2552e28SFelix Fietkau 	s16 min;
727f2552e28SFelix Fietkau 	s16 nominal;
728f2552e28SFelix Fietkau };
729f2552e28SFelix Fietkau 
7308ad74c4dSRajkumar Manoharan enum ath_cal_list {
7318ad74c4dSRajkumar Manoharan 	TX_IQ_CAL         =	BIT(0),
7328ad74c4dSRajkumar Manoharan 	TX_IQ_ON_AGC_CAL  =	BIT(1),
7338ad74c4dSRajkumar Manoharan 	TX_CL_CAL         =	BIT(2),
7348ad74c4dSRajkumar Manoharan };
7358ad74c4dSRajkumar Manoharan 
73697dcec57SSujith Manoharan /* ah_flags */
73797dcec57SSujith Manoharan #define AH_USE_EEPROM   0x1
73897dcec57SSujith Manoharan #define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
739a126ff51SRajkumar Manoharan #define AH_FASTCC       0x4
740a59dadbeSFelix Fietkau #define AH_NO_EEP_SWAP  0x8 /* Do not swap EEPROM data */
74197dcec57SSujith Manoharan 
742203c4805SLuis R. Rodriguez struct ath_hw {
743f9f84e96SFelix Fietkau 	struct ath_ops reg_ops;
744f9f84e96SFelix Fietkau 
745c1b976d2SFelix Fietkau 	struct device *dev;
746b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
74727c51f1aSLuis R. Rodriguez 	struct ath_common common;
748203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
749203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
750203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
751cac4220bSFelix Fietkau 	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
752203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
753203c4805SLuis R. Rodriguez 
754203c4805SLuis R. Rodriguez 	union {
755203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
756203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
757475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
75815c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
759203c4805SLuis R. Rodriguez 	} eeprom;
760203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
761203c4805SLuis R. Rodriguez 
762e6510b11SChun-Yeow Yeoh 	bool sw_mgmt_crypto_tx;
763e6510b11SChun-Yeow Yeoh 	bool sw_mgmt_crypto_rx;
764203c4805SLuis R. Rodriguez 	bool is_pciexpress;
765d4930086SStanislaw Gruszka 	bool aspm_enabled;
7665f841b41SRajkumar Manoharan 	bool is_monitoring;
7672eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
768203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
769f2552e28SFelix Fietkau 
770bbacee13SFelix Fietkau 	u32 nf_regs[6];
771f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
772f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
773203c4805SLuis R. Rodriguez 	u16 rfsilent;
774203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
775203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
776203c4805SLuis R. Rodriguez 	u32 ah_flags;
777203c4805SLuis R. Rodriguez 
778ceb26a60SFelix Fietkau 	bool reset_power_on;
779d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
780d7e7d229SLuis R. Rodriguez 
781203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
782203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
783203c4805SLuis R. Rodriguez 
784f23fba49SFelix Fietkau 	s8 noise;
78520bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
786a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
787203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
788203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
789203c4805SLuis R. Rodriguez 
7903069168cSPavel Roskin 	enum ath9k_int imask;
79174bad5cbSPavel Roskin 	u32 imrs2_reg;
792203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
793203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
794203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
795203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
796203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
797e8fe7336SRajkumar Manoharan 	atomic_t intr_ref_cnt;
798203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
7995f0c04eaSRajkumar Manoharan 	u32 modes_index;
800203c4805SLuis R. Rodriguez 
801203c4805SLuis R. Rodriguez 	/* Calibration */
8026497827fSFelix Fietkau 	u32 supp_cals;
803cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
804cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
805cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
806cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
807cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
808cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
809203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
810203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
811203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
812203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
813203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
814203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
815203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
816203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
817203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
818203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
819203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
820203c4805SLuis R. Rodriguez 	union {
821203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
822203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
823203c4805SLuis R. Rodriguez 	} meas0;
824203c4805SLuis R. Rodriguez 	union {
825203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
826203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
827203c4805SLuis R. Rodriguez 	} meas1;
828203c4805SLuis R. Rodriguez 	union {
829203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
830203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
831203c4805SLuis R. Rodriguez 	} meas2;
832203c4805SLuis R. Rodriguez 	union {
833203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
834203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
835203c4805SLuis R. Rodriguez 	} meas3;
836203c4805SLuis R. Rodriguez 	u16 cal_samples;
8378ad74c4dSRajkumar Manoharan 	u8 enabled_cals;
838203c4805SLuis R. Rodriguez 
839203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
840203c4805SLuis R. Rodriguez 	u32 misc_mode;
841203c4805SLuis R. Rodriguez 
842d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
843d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
844d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
845d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
846d70357d5SLuis R. Rodriguez 
847e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
848203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
849203c4805SLuis R. Rodriguez 
850e239d859SFelix Fietkau 	int coverage_class;
851203c4805SLuis R. Rodriguez 	u32 slottime;
852203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
853203c4805SLuis R. Rodriguez 
854203c4805SLuis R. Rodriguez 	/* ANI */
855203c4805SLuis R. Rodriguez 	u32 aniperiod;
856203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
857424749c7SRajkumar Manoharan 	u32 ani_skip_count;
858c24bd362SSujith Manoharan 	struct ar5416AniState ani;
859203c4805SLuis R. Rodriguez 
860dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
861766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
862dbccdd1dSSujith Manoharan #endif
863af03abecSLuis R. Rodriguez 
864203c4805SLuis R. Rodriguez 	u32 intr_txqs;
865203c4805SLuis R. Rodriguez 	u8 txchainmask;
866203c4805SLuis R. Rodriguez 	u8 rxchainmask;
867203c4805SLuis R. Rodriguez 
868c5d0855aSFelix Fietkau 	struct ath_hw_radar_conf radar_conf;
869c5d0855aSFelix Fietkau 
870203c4805SLuis R. Rodriguez 	u32 originalGain[22];
871203c4805SLuis R. Rodriguez 	int initPDADC;
872203c4805SLuis R. Rodriguez 	int PDADCdelta;
8736de66dd9SFelix Fietkau 	int led_pin;
874691680b8SFelix Fietkau 	u32 gpio_mask;
875691680b8SFelix Fietkau 	u32 gpio_val;
876203c4805SLuis R. Rodriguez 
8774a878b9fSSujith Manoharan 	struct ar5416IniArray ini_dfs;
878203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
879203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
880203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
881203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
882203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
883203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
88413ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
885c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniModesFastClock;
886c7d36f9fSFelix Fietkau 	struct ar5416IniArray iniAdditional;
887203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
8888bc45c6bSGabor Juhos 	struct ar5416IniArray ini_modes_rx_gain_bounds;
889203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
890193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
891193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
89270807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
893ce407afcSSenthil Balasubramanian 	struct ar5416IniArray ini_radio_post_sys2ant;
89451dbd0a8SSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_5g_xlna;
895c177fabeSSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_bb_core;
896c177fabeSSujith Manoharan 	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
897ff155a45SVasanthakumar Thiagarajan 
89813ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
89913ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
90013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
90113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
90213ce3e99SLuis R. Rodriguez 
903ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
904ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
905ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
906744d4025SVasanthakumar Thiagarajan 
907744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
908744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
909744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
910744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
911016c2177SRajkumar Manoharan 	u16 ts_size;
912aea702b7SLuis R. Rodriguez 
913aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
914aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
91551ac8cbbSRajkumar Manoharan 	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
916717f6bedSFelix Fietkau 
9171bf38661SFelix Fietkau 	unsigned int paprd_target_power;
9181bf38661SFelix Fietkau 	unsigned int paprd_training_power;
9197072bf62SVasanthakumar Thiagarajan 	unsigned int paprd_ratemask;
920f1a8abb0SFelix Fietkau 	unsigned int paprd_ratemask_ht40;
92145ef6a0bSVasanthakumar Thiagarajan 	bool paprd_table_write_done;
922717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
923717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
9249a658d2bSLuis R. Rodriguez 	/*
9259a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
9269a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
9279a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
9289a658d2bSLuis R. Rodriguez 	 */
9299a658d2bSLuis R. Rodriguez 	u32 WARegVal;
9306ee63f55SSenthil Balasubramanian 
9316ee63f55SSenthil Balasubramanian 	/* Enterprise mode cap */
9326ee63f55SSenthil Balasubramanian 	u32 ent_mode;
933f2f5f2a1SVasanthakumar Thiagarajan 
934e60001e7SSujith Manoharan #ifdef CONFIG_ATH9K_WOW
935*41fe8837SSujith Manoharan 	struct ath9k_hw_wow wow;
93601c78533SMohammed Shafi Shajakhan #endif
937f2f5f2a1SVasanthakumar Thiagarajan 	bool is_clk_25mhz;
9383762561aSGabor Juhos 	int (*get_mac_revision)(void);
9397d95847cSGabor Juhos 	int (*external_reset)(void);
9403468968eSFelix Fietkau 	bool disable_2ghz;
9413468968eSFelix Fietkau 	bool disable_5ghz;
942ab5c4f71SGabor Juhos 
943ab5c4f71SGabor Juhos 	const struct firmware *eeprom_blob;
944c774d57fSLorenzo Bianconi 
945c774d57fSLorenzo Bianconi 	struct ath_dynack dynack;
94623f53dd3SLorenzo Bianconi 
94723f53dd3SLorenzo Bianconi 	bool tpc_enabled;
94823f53dd3SLorenzo Bianconi 	u8 tx_power[Ar5416RateSize];
94923f53dd3SLorenzo Bianconi 	u8 tx_power_stbc[Ar5416RateSize];
950203c4805SLuis R. Rodriguez };
951203c4805SLuis R. Rodriguez 
9520cb9e06bSFelix Fietkau struct ath_bus_ops {
9530cb9e06bSFelix Fietkau 	enum ath_bus_type ath_bus_type;
9540cb9e06bSFelix Fietkau 	void (*read_cachesize)(struct ath_common *common, int *csz);
9550cb9e06bSFelix Fietkau 	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
9560cb9e06bSFelix Fietkau 	void (*bt_coex_prep)(struct ath_common *common);
957d4930086SStanislaw Gruszka 	void (*aspm_init)(struct ath_common *common);
9580cb9e06bSFelix Fietkau };
9590cb9e06bSFelix Fietkau 
9609e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
9619e4bffd2SLuis R. Rodriguez {
9629e4bffd2SLuis R. Rodriguez 	return &ah->common;
9639e4bffd2SLuis R. Rodriguez }
9649e4bffd2SLuis R. Rodriguez 
9659e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
9669e4bffd2SLuis R. Rodriguez {
9679e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
9689e4bffd2SLuis R. Rodriguez }
9699e4bffd2SLuis R. Rodriguez 
970d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
971d70357d5SLuis R. Rodriguez {
972d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
973d70357d5SLuis R. Rodriguez }
974d70357d5SLuis R. Rodriguez 
975d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
976d70357d5SLuis R. Rodriguez {
977d70357d5SLuis R. Rodriguez 	return &ah->ops;
978d70357d5SLuis R. Rodriguez }
979d70357d5SLuis R. Rodriguez 
980895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask)
981895ad7ebSVasanthakumar Thiagarajan {
982895ad7ebSVasanthakumar Thiagarajan 	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
983895ad7ebSVasanthakumar Thiagarajan }
984895ad7ebSVasanthakumar Thiagarajan 
985f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
986285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
987f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
988203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
989caed6579SSujith Manoharan 		   struct ath9k_hw_cal_data *caldata, bool fastcc);
990a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
9918fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
992203c4805SLuis R. Rodriguez 
993203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
994203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
995203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
996203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
997203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
998203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
999203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
1000203c4805SLuis R. Rodriguez 
1001203c4805SLuis R. Rodriguez /* General Operation */
10027c5adc8dSFelix Fietkau void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
10037c5adc8dSFelix Fietkau 			  int hw_delay);
1004203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
10050166b4beSFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
1006a9b6b256SFelix Fietkau 			  int column, unsigned int *writecnt);
1007203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
10084f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1009545750d3SFelix Fietkau 			   u8 phy, int kbps,
1010203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
1011203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
1012203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
1013203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
1014203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1015203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1016203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
1017203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
1018de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1019203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
1020203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1021f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
1022dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1023203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1024203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1025203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
10268d7e09ddSFelix Fietkau u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
102760ca9f87SSujith Manoharan void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
10280005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
1029b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1030e4744ec7SFelix Fietkau void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1031203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1032203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
1033203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
10341e516ca7SSujith Manoharan void ath9k_hw_check_nav(struct ath_hw *ah);
1035c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
1036a91d75aeSLuis R. Rodriguez 
10379ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1038a91d75aeSLuis R. Rodriguez 
1039ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
1040ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1041ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
1042ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
1043ff155a45SVasanthakumar Thiagarajan 					  void *arg,
1044ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
1045cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1046cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
1047cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
1048cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
1049f4c34af4SSujith Manoharan void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
1050cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1051cd9bf689SLuis R. Rodriguez 
1052ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1053ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
1054ff155a45SVasanthakumar Thiagarajan 
1055f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
10562da4f01aSLuis R. Rodriguez 
10578fe65368SLuis R. Rodriguez /* PHY */
10588fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
10598fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
106064ea57d0SGabor Juhos void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
106164ea57d0SGabor Juhos 			    bool test);
10628fe65368SLuis R. Rodriguez 
1063ebd5a14aSLuis R. Rodriguez /*
1064ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
1065ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
1066ebd5a14aSLuis R. Rodriguez  */
1067ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
106878ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1069d8f492b7SLuis R. Rodriguez 
1070641d9921SFelix Fietkau /*
1071aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
1072641d9921SFelix Fietkau  * for older families
1073641d9921SFelix Fietkau  */
1074d88527d3SSujith Manoharan bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1075aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1076aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1077aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
107851ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1079717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1080717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
108120bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
1082717f6bedSFelix Fietkau 					int chain);
108320bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
108420bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
108536d2943bSSujith Manoharan void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1086717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
1087717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
10880f21ee8dSSujith Manoharan bool ar9003_is_paprd_enabled(struct ath_hw *ah);
10894a8f1995SFelix Fietkau void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
109023f53dd3SLorenzo Bianconi void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
109123f53dd3SLorenzo Bianconi 				 struct ath9k_channel *chan);
1092c08267dcSLorenzo Bianconi void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
1093c08267dcSLorenzo Bianconi 				 struct ath9k_channel *chan, int ht40_delta);
1094641d9921SFelix Fietkau 
1095641d9921SFelix Fietkau /* Hardware family op attach helpers */
1096c1b976d2SFelix Fietkau int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
10978525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
10988525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
10998fe65368SLuis R. Rodriguez 
1100795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1101795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1102795f5e2cSLuis R. Rodriguez 
1103c1b976d2SFelix Fietkau int ar9002_hw_attach_ops(struct ath_hw *ah);
1104b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
1105b3950e6aSLuis R. Rodriguez 
1106c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
11076790ae7aSFelix Fietkau 
11088eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
110995792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1110ac0bb767SLuis R. Rodriguez 
11118e15e094SLorenzo Bianconi void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
11128e15e094SLorenzo Bianconi void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
11138e15e094SLorenzo Bianconi void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
11148e15e094SLorenzo Bianconi 
11158a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1116dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1117dbccdd1dSSujith Manoharan {
1118dbccdd1dSSujith Manoharan 	return ah->btcoex_hw.enabled;
1119dbccdd1dSSujith Manoharan }
11205955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
11215955b2b0SSujith Manoharan {
1122e1ecad78SRajkumar Manoharan 	return ah->common.btcoex_enabled &&
1123e1ecad78SRajkumar Manoharan 	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
11245955b2b0SSujith Manoharan 
11255955b2b0SSujith Manoharan }
1126dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah);
11278a309305SFelix Fietkau static inline enum ath_btcoex_scheme
11288a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
11298a309305SFelix Fietkau {
11308a309305SFelix Fietkau 	return ah->btcoex_hw.scheme;
11318a309305SFelix Fietkau }
11328a309305SFelix Fietkau #else
1133dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1134dbccdd1dSSujith Manoharan {
1135dbccdd1dSSujith Manoharan 	return false;
1136dbccdd1dSSujith Manoharan }
11375955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
11385955b2b0SSujith Manoharan {
11395955b2b0SSujith Manoharan 	return false;
11405955b2b0SSujith Manoharan }
1141dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1142dbccdd1dSSujith Manoharan {
1143dbccdd1dSSujith Manoharan }
1144dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme
1145dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1146dbccdd1dSSujith Manoharan {
1147dbccdd1dSSujith Manoharan 	return ATH_BTCOEX_CFG_NONE;
1148dbccdd1dSSujith Manoharan }
114964ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
11508a309305SFelix Fietkau 
115164875c63SMohammed Shafi Shajakhan 
1152e60001e7SSujith Manoharan #ifdef CONFIG_ATH9K_WOW
115364875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
115464875c63SMohammed Shafi Shajakhan 				u8 *user_mask, int pattern_count,
115564875c63SMohammed Shafi Shajakhan 				int pattern_len);
115664875c63SMohammed Shafi Shajakhan u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
115764875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
115864875c63SMohammed Shafi Shajakhan #else
115964875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
116064875c63SMohammed Shafi Shajakhan 					      u8 *user_pattern,
116164875c63SMohammed Shafi Shajakhan 					      u8 *user_mask,
116264875c63SMohammed Shafi Shajakhan 					      int pattern_count,
116364875c63SMohammed Shafi Shajakhan 					      int pattern_len)
116464875c63SMohammed Shafi Shajakhan {
116564875c63SMohammed Shafi Shajakhan }
116664875c63SMohammed Shafi Shajakhan static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
116764875c63SMohammed Shafi Shajakhan {
116864875c63SMohammed Shafi Shajakhan 	return 0;
116964875c63SMohammed Shafi Shajakhan }
117064875c63SMohammed Shafi Shajakhan static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
117164875c63SMohammed Shafi Shajakhan {
117264875c63SMohammed Shafi Shajakhan }
117364875c63SMohammed Shafi Shajakhan #endif
117464875c63SMohammed Shafi Shajakhan 
117573377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
117673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
117773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
117873377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
117973377256SLuis R. Rodriguez 
1180203c4805SLuis R. Rodriguez #endif
1181