1203c4805SLuis R. Rodriguez /* 25b68138eSSujith Manoharan * Copyright (c) 2008-2011 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef HW_H 18203c4805SLuis R. Rodriguez #define HW_H 19203c4805SLuis R. Rodriguez 20203c4805SLuis R. Rodriguez #include <linux/if_ether.h> 21203c4805SLuis R. Rodriguez #include <linux/delay.h> 22203c4805SLuis R. Rodriguez #include <linux/io.h> 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #include "mac.h" 25203c4805SLuis R. Rodriguez #include "ani.h" 26203c4805SLuis R. Rodriguez #include "eeprom.h" 27203c4805SLuis R. Rodriguez #include "calib.h" 28203c4805SLuis R. Rodriguez #include "reg.h" 29203c4805SLuis R. Rodriguez #include "phy.h" 30af03abecSLuis R. Rodriguez #include "btcoex.h" 31203c4805SLuis R. Rodriguez 32203c4805SLuis R. Rodriguez #include "../regd.h" 33203c4805SLuis R. Rodriguez 34203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID 0x168c 357976b426SLuis R. Rodriguez 36203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI 0x0023 37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE 0x0024 38203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI 0x0027 39203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI 0x0029 40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE 0x002a 41203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE 0x002b 425ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE 0x002c 43db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI 0x002d 44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE 0x002e 45db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE 0x0030 46b99a7be4SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9340 0x0031 473050c914SVasanthakumar Thiagarajan #define AR9300_DEVID_AR9485_PCIE 0x0032 485a63ef0fSLuis R. Rodriguez #define AR9300_DEVID_AR9580 0x0033 49423e38e8SRajkumar Manoharan #define AR9300_DEVID_AR9462 0x0034 5003689301SGabor Juhos #define AR9300_DEVID_AR9330 0x0035 51b1233779SGabor Juhos #define AR9300_DEVID_QCA955X 0x0038 527976b426SLuis R. Rodriguez 53203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID 0x000b 547976b426SLuis R. Rodriguez 55203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NOG 0x0e11 56203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A 0x7065 57203c4805SLuis R. Rodriguez #define AR5416_MAGIC 0x19641014 58203c4805SLuis R. Rodriguez 59fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID 0x309b 60fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa 61fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab 62fe12946eSVasanthakumar Thiagarajan 63e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1) 64e3d01bfcSLuis R. Rodriguez 65cfe8cba9SLuis R. Rodriguez #define ATH_DEFAULT_NOISE_FLOOR -95 66cfe8cba9SLuis R. Rodriguez 6704658fbaSJohn W. Linville #define ATH9K_RSSI_BAD -128 68990b70abSLuis R. Rodriguez 69cac4220bSFelix Fietkau #define ATH9K_NUM_CHANNELS 38 70cac4220bSFelix Fietkau 71203c4805SLuis R. Rodriguez /* Register read/write primitives */ 729e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \ 73f9f84e96SFelix Fietkau (_ah)->reg_ops.write((_ah), (_val), (_reg)) 749e4bffd2SLuis R. Rodriguez 759e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \ 76f9f84e96SFelix Fietkau (_ah)->reg_ops.read((_ah), (_reg)) 77203c4805SLuis R. Rodriguez 7809a525d3SSujith Manoharan #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \ 79f9f84e96SFelix Fietkau (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt)) 8009a525d3SSujith Manoharan 81845e03c9SFelix Fietkau #define REG_RMW(_ah, _reg, _set, _clr) \ 82845e03c9SFelix Fietkau (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr)) 83845e03c9SFelix Fietkau 8420b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah) \ 8520b3efd9SSujith do { \ 86f9f84e96SFelix Fietkau if ((_ah)->reg_ops.enable_write_buffer) \ 87f9f84e96SFelix Fietkau (_ah)->reg_ops.enable_write_buffer((_ah)); \ 8820b3efd9SSujith } while (0) 8920b3efd9SSujith 9020b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah) \ 9120b3efd9SSujith do { \ 92f9f84e96SFelix Fietkau if ((_ah)->reg_ops.write_flush) \ 93f9f84e96SFelix Fietkau (_ah)->reg_ops.write_flush((_ah)); \ 9420b3efd9SSujith } while (0) 9520b3efd9SSujith 9626526202SRajkumar Manoharan #define PR_EEP(_s, _val) \ 9726526202SRajkumar Manoharan do { \ 9826526202SRajkumar Manoharan len += snprintf(buf + len, size - len, "%20s : %10d\n", \ 9926526202SRajkumar Manoharan _s, (_val)); \ 10026526202SRajkumar Manoharan } while (0) 10126526202SRajkumar Manoharan 102203c4805SLuis R. Rodriguez #define SM(_v, _f) (((_v) << _f##_S) & _f) 103203c4805SLuis R. Rodriguez #define MS(_v, _f) (((_v) & _f) >> _f##_S) 104203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \ 105845e03c9SFelix Fietkau REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f)) 1061547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \ 1071547da37SLuis R. Rodriguez (((REG_READ(_a, _r) & _f) >> _f##_S)) 108203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \ 109845e03c9SFelix Fietkau REG_RMW(_a, _r, (_f), 0) 110203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \ 111845e03c9SFelix Fietkau REG_RMW(_a, _r, 0, (_f)) 112203c4805SLuis R. Rodriguez 113203c4805SLuis R. Rodriguez #define DO_DELAY(x) do { \ 114e7fc6338SRajkumar Manoharan if (((++(x) % 64) == 0) && \ 115e7fc6338SRajkumar Manoharan (ath9k_hw_common(ah)->bus_ops->ath_bus_type \ 116e7fc6338SRajkumar Manoharan != ATH_USB)) \ 117203c4805SLuis R. Rodriguez udelay(1); \ 118203c4805SLuis R. Rodriguez } while (0) 119203c4805SLuis R. Rodriguez 120a9b6b256SFelix Fietkau #define REG_WRITE_ARRAY(iniarray, column, regWr) \ 121a9b6b256SFelix Fietkau ath9k_hw_write_array(ah, iniarray, column, &(regWr)) 122203c4805SLuis R. Rodriguez 123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0 124203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1 125203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2 126203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3 1271773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4 128203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5 129203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6 13093d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16 13193d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17 13293d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18 13393d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19 13493d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14 13593d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13 13693d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9 13793d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8 13893d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d 13993d36e99SMohammed Shafi Shajakhan #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e 140203c4805SLuis R. Rodriguez 141203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK 0x00001FFF 142203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio) (1 << (_gpio)) 143203c4805SLuis R. Rodriguez 144203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY 100 1450b488ac6SVasanthakumar Thiagarajan #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100) 146203c4805SLuis R. Rodriguez #define COEF_SCALE_S 24 147203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT 10 148203c4805SLuis R. Rodriguez 149203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK 0x1 150203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK 0x2 151203c4805SLuis R. Rodriguez 152203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS 8 153203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES 10 154203c4805SLuis R. Rodriguez 155203c4805SLuis R. Rodriguez #define MAX_RATE_POWER 63 156203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT 100000 /* (us) */ 157f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */ 158203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM 10 159203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE 128 160d8caa839SSujith #define POWER_UP_TIME 10000 161203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH 40 162331c5ea2SMohammed Shafi Shajakhan #define UPPER_5G_SUB_BAND_START 5700 163331c5ea2SMohammed Shafi Shajakhan #define MID_5G_SUB_BAND_START 5400 164203c4805SLuis R. Rodriguez 165203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL 10 166203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL 10 167203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL 1 168203c4805SLuis R. Rodriguez #define SLEEP_SLOP 3 169203c4805SLuis R. Rodriguez 170203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS 0x00000000 171203c4805SLuis R. Rodriguez #define INIT_RSSI_THR 0x00000700 172203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG 0x00000000 173203c4805SLuis R. Rodriguez 174203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu) ((_tu) << 10) 175203c4805SLuis R. Rodriguez 176ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH 16 177ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH 128 178ceb26445SVasanthakumar Thiagarajan 179717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES 32 180717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ 24 1810e44d48cSMohammed Shafi Shajakhan #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0 182717f6bedSFelix Fietkau 18301c78533SMohammed Shafi Shajakhan /* 18401c78533SMohammed Shafi Shajakhan * Wake on Wireless 18501c78533SMohammed Shafi Shajakhan */ 18601c78533SMohammed Shafi Shajakhan 18701c78533SMohammed Shafi Shajakhan /* Keep Alive Frame */ 18801c78533SMohammed Shafi Shajakhan #define KAL_FRAME_LEN 28 18901c78533SMohammed Shafi Shajakhan #define KAL_FRAME_TYPE 0x2 /* data frame */ 19001c78533SMohammed Shafi Shajakhan #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */ 19101c78533SMohammed Shafi Shajakhan #define KAL_DURATION_ID 0x3d 19201c78533SMohammed Shafi Shajakhan #define KAL_NUM_DATA_WORDS 6 19301c78533SMohammed Shafi Shajakhan #define KAL_NUM_DESC_WORDS 12 19401c78533SMohammed Shafi Shajakhan #define KAL_ANTENNA_MODE 1 19501c78533SMohammed Shafi Shajakhan #define KAL_TO_DS 1 19601c78533SMohammed Shafi Shajakhan #define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */ 19701c78533SMohammed Shafi Shajakhan #define KAL_TIMEOUT 900 19801c78533SMohammed Shafi Shajakhan 19901c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_SIZE 256 20001c78533SMohammed Shafi Shajakhan #define MAX_PATTERN_MASK_SIZE 32 20101c78533SMohammed Shafi Shajakhan #define MAX_NUM_PATTERN 8 20201c78533SMohammed Shafi Shajakhan #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and 20301c78533SMohammed Shafi Shajakhan deauthenticate packets */ 20401c78533SMohammed Shafi Shajakhan 20501c78533SMohammed Shafi Shajakhan /* 20601c78533SMohammed Shafi Shajakhan * WoW trigger mapping to hardware code 20701c78533SMohammed Shafi Shajakhan */ 20801c78533SMohammed Shafi Shajakhan 20901c78533SMohammed Shafi Shajakhan #define AH_WOW_USER_PATTERN_EN BIT(0) 21001c78533SMohammed Shafi Shajakhan #define AH_WOW_MAGIC_PATTERN_EN BIT(1) 21101c78533SMohammed Shafi Shajakhan #define AH_WOW_LINK_CHANGE BIT(2) 21201c78533SMohammed Shafi Shajakhan #define AH_WOW_BEACON_MISS BIT(3) 21301c78533SMohammed Shafi Shajakhan 214066dae93SFelix Fietkau enum ath_hw_txq_subtype { 215066dae93SFelix Fietkau ATH_TXQ_AC_BE = 0, 216066dae93SFelix Fietkau ATH_TXQ_AC_BK = 1, 217066dae93SFelix Fietkau ATH_TXQ_AC_VI = 2, 218066dae93SFelix Fietkau ATH_TXQ_AC_VO = 3, 219066dae93SFelix Fietkau }; 220066dae93SFelix Fietkau 22113ce3e99SLuis R. Rodriguez enum ath_ini_subsys { 22213ce3e99SLuis R. Rodriguez ATH_INI_PRE = 0, 22313ce3e99SLuis R. Rodriguez ATH_INI_CORE, 22413ce3e99SLuis R. Rodriguez ATH_INI_POST, 22513ce3e99SLuis R. Rodriguez ATH_INI_NUM_SPLIT, 22613ce3e99SLuis R. Rodriguez }; 22713ce3e99SLuis R. Rodriguez 228203c4805SLuis R. Rodriguez enum ath9k_hw_caps { 229364734faSFelix Fietkau ATH9K_HW_CAP_HT = BIT(0), 230364734faSFelix Fietkau ATH9K_HW_CAP_RFSILENT = BIT(1), 2311b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_AUTOSLEEP = BIT(2), 2321b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3), 2331b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_EDMA = BIT(4), 2341b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5), 2351b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_LDPC = BIT(6), 2361b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_FASTCLOCK = BIT(7), 2371b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_SGI_20 = BIT(8), 2381b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_PAPRD = BIT(9), 2391b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10), 2401b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_2GHZ = BIT(11), 2411b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_5GHZ = BIT(12), 2421b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_APM = BIT(13), 2431b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_RTT = BIT(14), 2441b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_MCI = BIT(15), 2451b2538b2SMohammed Shafi Shajakhan ATH9K_HW_CAP_DFS = BIT(16), 2468e981389SMohammed Shafi Shajakhan ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(17), 2478e981389SMohammed Shafi Shajakhan ATH9K_HW_WOW_PATTERN_MATCH_EXACT = BIT(18), 2488e981389SMohammed Shafi Shajakhan ATH9K_HW_WOW_PATTERN_MATCH_DWORD = BIT(19), 249203c4805SLuis R. Rodriguez }; 250203c4805SLuis R. Rodriguez 2518e981389SMohammed Shafi Shajakhan /* 2528e981389SMohammed Shafi Shajakhan * WoW device capabilities 2538e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW. 2548e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching 2558e981389SMohammed Shafi Shajakhan * an exact user defined pattern or de-authentication/disassoc pattern. 2568e981389SMohammed Shafi Shajakhan * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four 2578e981389SMohammed Shafi Shajakhan * bytes of the pattern for user defined pattern, de-authentication and 2588e981389SMohammed Shafi Shajakhan * disassociation patterns for all types of possible frames recieved 2598e981389SMohammed Shafi Shajakhan * of those types. 2608e981389SMohammed Shafi Shajakhan */ 2618e981389SMohammed Shafi Shajakhan 262203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities { 263203c4805SLuis R. Rodriguez u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */ 264203c4805SLuis R. Rodriguez u16 rts_aggr_limit; 265203c4805SLuis R. Rodriguez u8 tx_chainmask; 266203c4805SLuis R. Rodriguez u8 rx_chainmask; 26747c80de6SVasanthakumar Thiagarajan u8 max_txchains; 26847c80de6SVasanthakumar Thiagarajan u8 max_rxchains; 269203c4805SLuis R. Rodriguez u8 num_gpio_pins; 270ceb26445SVasanthakumar Thiagarajan u8 rx_hp_qdepth; 271ceb26445SVasanthakumar Thiagarajan u8 rx_lp_qdepth; 272ceb26445SVasanthakumar Thiagarajan u8 rx_status_len; 273162c3be3SVasanthakumar Thiagarajan u8 tx_desc_len; 2745088c2f1SVasanthakumar Thiagarajan u8 txs_len; 2758060e169SVasanthakumar Thiagarajan u16 pcie_lcr_offset; 2768060e169SVasanthakumar Thiagarajan bool pcie_lcr_extsync_en; 277203c4805SLuis R. Rodriguez }; 278203c4805SLuis R. Rodriguez 279203c4805SLuis R. Rodriguez struct ath9k_ops_config { 280203c4805SLuis R. Rodriguez int dma_beacon_response_time; 281203c4805SLuis R. Rodriguez int sw_beacon_response_time; 282203c4805SLuis R. Rodriguez int additional_swba_backoff; 283203c4805SLuis R. Rodriguez int ack_6mb; 28441f3e54dSFelix Fietkau u32 cwm_ignore_extcca; 2856a0ec30aSLuis R. Rodriguez bool pcieSerDesWrite; 286203c4805SLuis R. Rodriguez u8 pcie_clock_req; 287203c4805SLuis R. Rodriguez u32 pcie_waen; 288203c4805SLuis R. Rodriguez u8 analog_shiftreg; 2896f481010SLuis R. Rodriguez u8 paprd_disable; 290203c4805SLuis R. Rodriguez u32 ofdm_trig_low; 291203c4805SLuis R. Rodriguez u32 ofdm_trig_high; 292203c4805SLuis R. Rodriguez u32 cck_trig_high; 293203c4805SLuis R. Rodriguez u32 cck_trig_low; 294203c4805SLuis R. Rodriguez u32 enable_ani; 295203c4805SLuis R. Rodriguez int serialize_regmode; 2960ce024cbSSujith bool rx_intr_mitigation; 29755e82df4SVasanthakumar Thiagarajan bool tx_intr_mitigation; 298203c4805SLuis R. Rodriguez #define SPUR_DISABLE 0 299203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL 1 300203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM 2 301203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1 1640 302203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2 1200 303203c4805SLuis R. Rodriguez #define AR_NO_SPUR 0x8000 304203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ 2300 305203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ 4900 306203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19 307203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10 308203c4805SLuis R. Rodriguez int spurmode; 309203c4805SLuis R. Rodriguez u16 spurchans[AR_EEPROM_MODAL_SPURS][2]; 310f4709fdfSLuis R. Rodriguez u8 max_txtrig_level; 311e36b27afSLuis R. Rodriguez u16 ani_poll_interval; /* ANI poll interval in ms */ 312203c4805SLuis R. Rodriguez }; 313203c4805SLuis R. Rodriguez 314203c4805SLuis R. Rodriguez enum ath9k_int { 315203c4805SLuis R. Rodriguez ATH9K_INT_RX = 0x00000001, 316203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC = 0x00000002, 317b5c80475SFelix Fietkau ATH9K_INT_RXHP = 0x00000001, 318b5c80475SFelix Fietkau ATH9K_INT_RXLP = 0x00000002, 319203c4805SLuis R. Rodriguez ATH9K_INT_RXNOFRM = 0x00000008, 320203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL = 0x00000010, 321203c4805SLuis R. Rodriguez ATH9K_INT_RXORN = 0x00000020, 322203c4805SLuis R. Rodriguez ATH9K_INT_TX = 0x00000040, 323203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC = 0x00000080, 324203c4805SLuis R. Rodriguez ATH9K_INT_TIM_TIMER = 0x00000100, 3252ee4bd1eSMohammed Shafi Shajakhan ATH9K_INT_MCI = 0x00000200, 326aea702b7SLuis R. Rodriguez ATH9K_INT_BB_WATCHDOG = 0x00000400, 327203c4805SLuis R. Rodriguez ATH9K_INT_TXURN = 0x00000800, 328203c4805SLuis R. Rodriguez ATH9K_INT_MIB = 0x00001000, 329203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY = 0x00004000, 330203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM = 0x00008000, 331203c4805SLuis R. Rodriguez ATH9K_INT_SWBA = 0x00010000, 332203c4805SLuis R. Rodriguez ATH9K_INT_BMISS = 0x00040000, 333203c4805SLuis R. Rodriguez ATH9K_INT_BNR = 0x00100000, 334203c4805SLuis R. Rodriguez ATH9K_INT_TIM = 0x00200000, 335203c4805SLuis R. Rodriguez ATH9K_INT_DTIM = 0x00400000, 336203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC = 0x00800000, 337203c4805SLuis R. Rodriguez ATH9K_INT_GPIO = 0x01000000, 338203c4805SLuis R. Rodriguez ATH9K_INT_CABEND = 0x02000000, 339203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR = 0x04000000, 340ff155a45SVasanthakumar Thiagarajan ATH9K_INT_GENTIMER = 0x08000000, 341203c4805SLuis R. Rodriguez ATH9K_INT_CST = 0x10000000, 342203c4805SLuis R. Rodriguez ATH9K_INT_GTT = 0x20000000, 343203c4805SLuis R. Rodriguez ATH9K_INT_FATAL = 0x40000000, 344203c4805SLuis R. Rodriguez ATH9K_INT_GLOBAL = 0x80000000, 345203c4805SLuis R. Rodriguez ATH9K_INT_BMISC = ATH9K_INT_TIM | 346203c4805SLuis R. Rodriguez ATH9K_INT_DTIM | 347203c4805SLuis R. Rodriguez ATH9K_INT_DTIMSYNC | 348203c4805SLuis R. Rodriguez ATH9K_INT_TSFOOR | 349203c4805SLuis R. Rodriguez ATH9K_INT_CABEND, 350203c4805SLuis R. Rodriguez ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM | 351203c4805SLuis R. Rodriguez ATH9K_INT_RXDESC | 352203c4805SLuis R. Rodriguez ATH9K_INT_RXEOL | 353203c4805SLuis R. Rodriguez ATH9K_INT_RXORN | 354203c4805SLuis R. Rodriguez ATH9K_INT_TXURN | 355203c4805SLuis R. Rodriguez ATH9K_INT_TXDESC | 356203c4805SLuis R. Rodriguez ATH9K_INT_MIB | 357203c4805SLuis R. Rodriguez ATH9K_INT_RXPHY | 358203c4805SLuis R. Rodriguez ATH9K_INT_RXKCM | 359203c4805SLuis R. Rodriguez ATH9K_INT_SWBA | 360203c4805SLuis R. Rodriguez ATH9K_INT_BMISS | 361203c4805SLuis R. Rodriguez ATH9K_INT_GPIO, 362203c4805SLuis R. Rodriguez ATH9K_INT_NOCARD = 0xffffffff 363203c4805SLuis R. Rodriguez }; 364203c4805SLuis R. Rodriguez 365203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT 0x00002 366203c4805SLuis R. Rodriguez #define CHANNEL_CCK 0x00020 367203c4805SLuis R. Rodriguez #define CHANNEL_OFDM 0x00040 368203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ 0x00080 369203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ 0x00100 370203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE 0x00200 371203c4805SLuis R. Rodriguez #define CHANNEL_DYN 0x00400 372203c4805SLuis R. Rodriguez #define CHANNEL_HALF 0x04000 373203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER 0x08000 374203c4805SLuis R. Rodriguez #define CHANNEL_HT20 0x10000 375203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS 0x20000 376203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000 377203c4805SLuis R. Rodriguez 378203c4805SLuis R. Rodriguez #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM) 379203c4805SLuis R. Rodriguez #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK) 380203c4805SLuis R. Rodriguez #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM) 381203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20) 382203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20) 383203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS) 384203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS) 385203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS) 386203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS) 387203c4805SLuis R. Rodriguez #define CHANNEL_ALL \ 388203c4805SLuis R. Rodriguez (CHANNEL_OFDM| \ 389203c4805SLuis R. Rodriguez CHANNEL_CCK| \ 390203c4805SLuis R. Rodriguez CHANNEL_2GHZ | \ 391203c4805SLuis R. Rodriguez CHANNEL_5GHZ | \ 392203c4805SLuis R. Rodriguez CHANNEL_HT20 | \ 393203c4805SLuis R. Rodriguez CHANNEL_HT40PLUS | \ 394203c4805SLuis R. Rodriguez CHANNEL_HT40MINUS) 395203c4805SLuis R. Rodriguez 396324c74adSRajkumar Manoharan #define MAX_RTT_TABLE_ENTRY 6 3975f0c04eaSRajkumar Manoharan #define MAX_IQCAL_MEASUREMENT 8 39877a5a664SRajkumar Manoharan #define MAX_CL_TAB_ENTRY 16 3995f0c04eaSRajkumar Manoharan 40020bd2a09SFelix Fietkau struct ath9k_hw_cal_data { 401203c4805SLuis R. Rodriguez u16 channel; 402203c4805SLuis R. Rodriguez u32 channelFlags; 403203c4805SLuis R. Rodriguez int32_t CalValid; 404203c4805SLuis R. Rodriguez int8_t iCoff; 405203c4805SLuis R. Rodriguez int8_t qCoff; 4068a90555fSSujith Manoharan bool rtt_done; 407717f6bedSFelix Fietkau bool paprd_done; 4084254bc1cSFelix Fietkau bool nfcal_pending; 40970cf1533SFelix Fietkau bool nfcal_interference; 4105f0c04eaSRajkumar Manoharan bool done_txiqcal_once; 41177a5a664SRajkumar Manoharan bool done_txclcal_once; 412717f6bedSFelix Fietkau u16 small_signal_gain[AR9300_MAX_CHAINS]; 413717f6bedSFelix Fietkau u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ]; 4145f0c04eaSRajkumar Manoharan u32 num_measures[AR9300_MAX_CHAINS]; 4155f0c04eaSRajkumar Manoharan int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS]; 41677a5a664SRajkumar Manoharan u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY]; 4178a90555fSSujith Manoharan u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY]; 41820bd2a09SFelix Fietkau struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS]; 41920bd2a09SFelix Fietkau }; 42020bd2a09SFelix Fietkau 42120bd2a09SFelix Fietkau struct ath9k_channel { 42220bd2a09SFelix Fietkau struct ieee80211_channel *chan; 423093115b7SFelix Fietkau struct ar5416AniState ani; 42420bd2a09SFelix Fietkau u16 channel; 42520bd2a09SFelix Fietkau u32 channelFlags; 42620bd2a09SFelix Fietkau u32 chanmode; 427d9891c78SFelix Fietkau s16 noisefloor; 428203c4805SLuis R. Rodriguez }; 429203c4805SLuis R. Rodriguez 430203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \ 431203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \ 432203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \ 433203c4805SLuis R. Rodriguez (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS)) 434203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0) 435203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0) 436203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0) 437203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0) 438203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0) 4396b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \ 440203c4805SLuis R. Rodriguez ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \ 4416b42e8d0SFelix Fietkau ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)) 442203c4805SLuis R. Rodriguez 443203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */ 444203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B) 445203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \ 446203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT20)) 447203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \ 448203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \ 449203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \ 450203c4805SLuis R. Rodriguez ((_c)->chanmode == CHANNEL_G_HT40MINUS)) 451203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c))) 452203c4805SLuis R. Rodriguez 453203c4805SLuis R. Rodriguez enum ath9k_power_mode { 454203c4805SLuis R. Rodriguez ATH9K_PM_AWAKE = 0, 455203c4805SLuis R. Rodriguez ATH9K_PM_FULL_SLEEP, 456203c4805SLuis R. Rodriguez ATH9K_PM_NETWORK_SLEEP, 457203c4805SLuis R. Rodriguez ATH9K_PM_UNDEFINED 458203c4805SLuis R. Rodriguez }; 459203c4805SLuis R. Rodriguez 460203c4805SLuis R. Rodriguez enum ser_reg_mode { 461203c4805SLuis R. Rodriguez SER_REG_MODE_OFF = 0, 462203c4805SLuis R. Rodriguez SER_REG_MODE_ON = 1, 463203c4805SLuis R. Rodriguez SER_REG_MODE_AUTO = 2, 464203c4805SLuis R. Rodriguez }; 465203c4805SLuis R. Rodriguez 466ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype { 467ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_HP, 468ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_LP, 469ad7b8060SVasanthakumar Thiagarajan ATH9K_RX_QUEUE_MAX, 470ad7b8060SVasanthakumar Thiagarajan }; 471ad7b8060SVasanthakumar Thiagarajan 472203c4805SLuis R. Rodriguez struct ath9k_beacon_state { 473203c4805SLuis R. Rodriguez u32 bs_nexttbtt; 474203c4805SLuis R. Rodriguez u32 bs_nextdtim; 475203c4805SLuis R. Rodriguez u32 bs_intval; 476203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */ 477203c4805SLuis R. Rodriguez u32 bs_dtimperiod; 478203c4805SLuis R. Rodriguez u16 bs_cfpperiod; 479203c4805SLuis R. Rodriguez u16 bs_cfpmaxduration; 480203c4805SLuis R. Rodriguez u32 bs_cfpnext; 481203c4805SLuis R. Rodriguez u16 bs_timoffset; 482203c4805SLuis R. Rodriguez u16 bs_bmissthreshold; 483203c4805SLuis R. Rodriguez u32 bs_sleepduration; 484203c4805SLuis R. Rodriguez u32 bs_tsfoor_threshold; 485203c4805SLuis R. Rodriguez }; 486203c4805SLuis R. Rodriguez 487203c4805SLuis R. Rodriguez struct chan_centers { 488203c4805SLuis R. Rodriguez u16 synth_center; 489203c4805SLuis R. Rodriguez u16 ctl_center; 490203c4805SLuis R. Rodriguez u16 ext_center; 491203c4805SLuis R. Rodriguez }; 492203c4805SLuis R. Rodriguez 493203c4805SLuis R. Rodriguez enum { 494203c4805SLuis R. Rodriguez ATH9K_RESET_POWER_ON, 495203c4805SLuis R. Rodriguez ATH9K_RESET_WARM, 496203c4805SLuis R. Rodriguez ATH9K_RESET_COLD, 497203c4805SLuis R. Rodriguez }; 498203c4805SLuis R. Rodriguez 499203c4805SLuis R. Rodriguez struct ath9k_hw_version { 500203c4805SLuis R. Rodriguez u32 magic; 501203c4805SLuis R. Rodriguez u16 devid; 502203c4805SLuis R. Rodriguez u16 subvendorid; 503203c4805SLuis R. Rodriguez u32 macVersion; 504203c4805SLuis R. Rodriguez u16 macRev; 505203c4805SLuis R. Rodriguez u16 phyRev; 506203c4805SLuis R. Rodriguez u16 analog5GhzRev; 507203c4805SLuis R. Rodriguez u16 analog2GhzRev; 5080b5ead91SSujith Manoharan enum ath_usb_dev usbdev; 509203c4805SLuis R. Rodriguez }; 510203c4805SLuis R. Rodriguez 511ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */ 512ff155a45SVasanthakumar Thiagarajan 513ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER 16 514ff155a45SVasanthakumar Thiagarajan 515ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index) (1 << (_index)) 516ff155a45SVasanthakumar Thiagarajan 517ff155a45SVasanthakumar Thiagarajan /* 51877c2061dSWalter Goldens * Using de Bruijin sequence to look up 1's index in a 32 bit number 519ff155a45SVasanthakumar Thiagarajan * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001 520ff155a45SVasanthakumar Thiagarajan */ 521c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U 522ff155a45SVasanthakumar Thiagarajan 523ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration { 524ff155a45SVasanthakumar Thiagarajan u32 next_addr; 525ff155a45SVasanthakumar Thiagarajan u32 period_addr; 526ff155a45SVasanthakumar Thiagarajan u32 mode_addr; 527ff155a45SVasanthakumar Thiagarajan u32 mode_mask; 528ff155a45SVasanthakumar Thiagarajan }; 529ff155a45SVasanthakumar Thiagarajan 530ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer { 531ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *arg); 532ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *arg); 533ff155a45SVasanthakumar Thiagarajan void *arg; 534ff155a45SVasanthakumar Thiagarajan u8 index; 535ff155a45SVasanthakumar Thiagarajan }; 536ff155a45SVasanthakumar Thiagarajan 537ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table { 538ff155a45SVasanthakumar Thiagarajan u32 gen_timer_index[32]; 539ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER]; 540ff155a45SVasanthakumar Thiagarajan union { 541ff155a45SVasanthakumar Thiagarajan unsigned long timer_bits; 542ff155a45SVasanthakumar Thiagarajan u16 val; 543ff155a45SVasanthakumar Thiagarajan } timer_mask; 544ff155a45SVasanthakumar Thiagarajan }; 545ff155a45SVasanthakumar Thiagarajan 54621cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf { 54721cc630fSVasanthakumar Thiagarajan u8 main_lna_conf; 54821cc630fSVasanthakumar Thiagarajan u8 alt_lna_conf; 54921cc630fSVasanthakumar Thiagarajan u8 fast_div_bias; 550c6ba9febSMohammed Shafi Shajakhan u8 main_gaintb; 551c6ba9febSMohammed Shafi Shajakhan u8 alt_gaintb; 552c6ba9febSMohammed Shafi Shajakhan int lna1_lna2_delta; 5538afbcc8bSMohammed Shafi Shajakhan u8 div_group; 55421cc630fSVasanthakumar Thiagarajan }; 55521cc630fSVasanthakumar Thiagarajan 556d70357d5SLuis R. Rodriguez /** 5574e8c14e9SFelix Fietkau * struct ath_hw_radar_conf - radar detection initialization parameters 5584e8c14e9SFelix Fietkau * 5594e8c14e9SFelix Fietkau * @pulse_inband: threshold for checking the ratio of in-band power 5604e8c14e9SFelix Fietkau * to total power for short radar pulses (half dB steps) 5614e8c14e9SFelix Fietkau * @pulse_inband_step: threshold for checking an in-band power to total 5624e8c14e9SFelix Fietkau * power ratio increase for short radar pulses (half dB steps) 5634e8c14e9SFelix Fietkau * @pulse_height: threshold for detecting the beginning of a short 5644e8c14e9SFelix Fietkau * radar pulse (dB step) 5654e8c14e9SFelix Fietkau * @pulse_rssi: threshold for detecting if a short radar pulse is 5664e8c14e9SFelix Fietkau * gone (dB step) 5674e8c14e9SFelix Fietkau * @pulse_maxlen: maximum pulse length (0.8 us steps) 5684e8c14e9SFelix Fietkau * 5694e8c14e9SFelix Fietkau * @radar_rssi: RSSI threshold for starting long radar detection (dB steps) 5704e8c14e9SFelix Fietkau * @radar_inband: threshold for checking the ratio of in-band power 5714e8c14e9SFelix Fietkau * to total power for long radar pulses (half dB steps) 5724e8c14e9SFelix Fietkau * @fir_power: threshold for detecting the end of a long radar pulse (dB) 5734e8c14e9SFelix Fietkau * 5744e8c14e9SFelix Fietkau * @ext_channel: enable extension channel radar detection 5754e8c14e9SFelix Fietkau */ 5764e8c14e9SFelix Fietkau struct ath_hw_radar_conf { 5774e8c14e9SFelix Fietkau unsigned int pulse_inband; 5784e8c14e9SFelix Fietkau unsigned int pulse_inband_step; 5794e8c14e9SFelix Fietkau unsigned int pulse_height; 5804e8c14e9SFelix Fietkau unsigned int pulse_rssi; 5814e8c14e9SFelix Fietkau unsigned int pulse_maxlen; 5824e8c14e9SFelix Fietkau 5834e8c14e9SFelix Fietkau unsigned int radar_rssi; 5844e8c14e9SFelix Fietkau unsigned int radar_inband; 5854e8c14e9SFelix Fietkau int fir_power; 5864e8c14e9SFelix Fietkau 5874e8c14e9SFelix Fietkau bool ext_channel; 5884e8c14e9SFelix Fietkau }; 5894e8c14e9SFelix Fietkau 5904e8c14e9SFelix Fietkau /** 591d70357d5SLuis R. Rodriguez * struct ath_hw_private_ops - callbacks used internally by hardware code 592d70357d5SLuis R. Rodriguez * 593d70357d5SLuis R. Rodriguez * This structure contains private callbacks designed to only be used internally 594d70357d5SLuis R. Rodriguez * by the hardware core. 595d70357d5SLuis R. Rodriguez * 596795f5e2cSLuis R. Rodriguez * @init_cal_settings: setup types of calibrations supported 597795f5e2cSLuis R. Rodriguez * @init_cal: starts actual calibration 598795f5e2cSLuis R. Rodriguez * 599d70357d5SLuis R. Rodriguez * @init_mode_regs: Initializes mode registers 600991312d8SLuis R. Rodriguez * @init_mode_gain_regs: Initialize TX/RX gain registers 6018fe65368SLuis R. Rodriguez * 6028fe65368SLuis R. Rodriguez * @rf_set_freq: change frequency 6038fe65368SLuis R. Rodriguez * @spur_mitigate_freq: spur mitigation 6048fe65368SLuis R. Rodriguez * @rf_alloc_ext_banks: 6058fe65368SLuis R. Rodriguez * @rf_free_ext_banks: 6068fe65368SLuis R. Rodriguez * @set_rf_regs: 60764773964SLuis R. Rodriguez * @compute_pll_control: compute the PLL control value to use for 60864773964SLuis R. Rodriguez * AR_RTC_PLL_CONTROL for a given channel 609795f5e2cSLuis R. Rodriguez * @setup_calibration: set up calibration 610795f5e2cSLuis R. Rodriguez * @iscal_supported: used to query if a type of calibration is supported 611ac0bb767SLuis R. Rodriguez * 612e36b27afSLuis R. Rodriguez * @ani_cache_ini_regs: cache the values for ANI from the initial 613e36b27afSLuis R. Rodriguez * register settings through the register initialization. 614d70357d5SLuis R. Rodriguez */ 615d70357d5SLuis R. Rodriguez struct ath_hw_private_ops { 616795f5e2cSLuis R. Rodriguez /* Calibration ops */ 617d70357d5SLuis R. Rodriguez void (*init_cal_settings)(struct ath_hw *ah); 618795f5e2cSLuis R. Rodriguez bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan); 619795f5e2cSLuis R. Rodriguez 620d70357d5SLuis R. Rodriguez void (*init_mode_regs)(struct ath_hw *ah); 621991312d8SLuis R. Rodriguez void (*init_mode_gain_regs)(struct ath_hw *ah); 622795f5e2cSLuis R. Rodriguez void (*setup_calibration)(struct ath_hw *ah, 623795f5e2cSLuis R. Rodriguez struct ath9k_cal_list *currCal); 6248fe65368SLuis R. Rodriguez 6258fe65368SLuis R. Rodriguez /* PHY ops */ 6268fe65368SLuis R. Rodriguez int (*rf_set_freq)(struct ath_hw *ah, 6278fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6288fe65368SLuis R. Rodriguez void (*spur_mitigate_freq)(struct ath_hw *ah, 6298fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6308fe65368SLuis R. Rodriguez int (*rf_alloc_ext_banks)(struct ath_hw *ah); 6318fe65368SLuis R. Rodriguez void (*rf_free_ext_banks)(struct ath_hw *ah); 6328fe65368SLuis R. Rodriguez bool (*set_rf_regs)(struct ath_hw *ah, 6338fe65368SLuis R. Rodriguez struct ath9k_channel *chan, 6348fe65368SLuis R. Rodriguez u16 modesIndex); 6358fe65368SLuis R. Rodriguez void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan); 6368fe65368SLuis R. Rodriguez void (*init_bb)(struct ath_hw *ah, 6378fe65368SLuis R. Rodriguez struct ath9k_channel *chan); 6388fe65368SLuis R. Rodriguez int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan); 6398fe65368SLuis R. Rodriguez void (*olc_init)(struct ath_hw *ah); 6408fe65368SLuis R. Rodriguez void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan); 6418fe65368SLuis R. Rodriguez void (*mark_phy_inactive)(struct ath_hw *ah); 6428fe65368SLuis R. Rodriguez void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan); 6438fe65368SLuis R. Rodriguez bool (*rfbus_req)(struct ath_hw *ah); 6448fe65368SLuis R. Rodriguez void (*rfbus_done)(struct ath_hw *ah); 6458fe65368SLuis R. Rodriguez void (*restore_chainmask)(struct ath_hw *ah); 64664773964SLuis R. Rodriguez u32 (*compute_pll_control)(struct ath_hw *ah, 64764773964SLuis R. Rodriguez struct ath9k_channel *chan); 648c16fcb49SFelix Fietkau bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd, 649c16fcb49SFelix Fietkau int param); 650641d9921SFelix Fietkau void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]); 6514e8c14e9SFelix Fietkau void (*set_radar_params)(struct ath_hw *ah, 6524e8c14e9SFelix Fietkau struct ath_hw_radar_conf *conf); 6535f0c04eaSRajkumar Manoharan int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan, 6545f0c04eaSRajkumar Manoharan u8 *ini_reloaded); 655ac0bb767SLuis R. Rodriguez 656ac0bb767SLuis R. Rodriguez /* ANI */ 657e36b27afSLuis R. Rodriguez void (*ani_cache_ini_regs)(struct ath_hw *ah); 658d70357d5SLuis R. Rodriguez }; 659d70357d5SLuis R. Rodriguez 660d70357d5SLuis R. Rodriguez /** 661d70357d5SLuis R. Rodriguez * struct ath_hw_ops - callbacks used by hardware code and driver code 662d70357d5SLuis R. Rodriguez * 663d70357d5SLuis R. Rodriguez * This structure contains callbacks designed to to be used internally by 664d70357d5SLuis R. Rodriguez * hardware code and also by the lower level driver. 665d70357d5SLuis R. Rodriguez * 666d70357d5SLuis R. Rodriguez * @config_pci_powersave: 667795f5e2cSLuis R. Rodriguez * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC 668d70357d5SLuis R. Rodriguez */ 669d70357d5SLuis R. Rodriguez struct ath_hw_ops { 670d70357d5SLuis R. Rodriguez void (*config_pci_powersave)(struct ath_hw *ah, 67184c87dc8SStanislaw Gruszka bool power_off); 672cee1f625SVasanthakumar Thiagarajan void (*rx_enable)(struct ath_hw *ah); 67387d5efbbSVasanthakumar Thiagarajan void (*set_desc_link)(void *ds, u32 link); 674795f5e2cSLuis R. Rodriguez bool (*calibrate)(struct ath_hw *ah, 675795f5e2cSLuis R. Rodriguez struct ath9k_channel *chan, 676795f5e2cSLuis R. Rodriguez u8 rxchainmask, 677795f5e2cSLuis R. Rodriguez bool longcal); 67855e82df4SVasanthakumar Thiagarajan bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked); 6792b63a41dSFelix Fietkau void (*set_txdesc)(struct ath_hw *ah, void *ds, 6802b63a41dSFelix Fietkau struct ath_tx_info *i); 681cc610ac0SVasanthakumar Thiagarajan int (*proc_txdesc)(struct ath_hw *ah, void *ds, 682cc610ac0SVasanthakumar Thiagarajan struct ath_tx_status *ts); 68369de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_get)(struct ath_hw *ah, 68469de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 68569de3721SMohammed Shafi Shajakhan void (*antdiv_comb_conf_set)(struct ath_hw *ah, 68669de3721SMohammed Shafi Shajakhan struct ath_hw_antcomb_conf *antconf); 68769de3721SMohammed Shafi Shajakhan 688d70357d5SLuis R. Rodriguez }; 689d70357d5SLuis R. Rodriguez 690f2552e28SFelix Fietkau struct ath_nf_limits { 691f2552e28SFelix Fietkau s16 max; 692f2552e28SFelix Fietkau s16 min; 693f2552e28SFelix Fietkau s16 nominal; 694f2552e28SFelix Fietkau }; 695f2552e28SFelix Fietkau 6968ad74c4dSRajkumar Manoharan enum ath_cal_list { 6978ad74c4dSRajkumar Manoharan TX_IQ_CAL = BIT(0), 6988ad74c4dSRajkumar Manoharan TX_IQ_ON_AGC_CAL = BIT(1), 6998ad74c4dSRajkumar Manoharan TX_CL_CAL = BIT(2), 7008ad74c4dSRajkumar Manoharan }; 7018ad74c4dSRajkumar Manoharan 70297dcec57SSujith Manoharan /* ah_flags */ 70397dcec57SSujith Manoharan #define AH_USE_EEPROM 0x1 70497dcec57SSujith Manoharan #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */ 705a126ff51SRajkumar Manoharan #define AH_FASTCC 0x4 70697dcec57SSujith Manoharan 707203c4805SLuis R. Rodriguez struct ath_hw { 708f9f84e96SFelix Fietkau struct ath_ops reg_ops; 709f9f84e96SFelix Fietkau 710b002a4a9SLuis R. Rodriguez struct ieee80211_hw *hw; 71127c51f1aSLuis R. Rodriguez struct ath_common common; 712203c4805SLuis R. Rodriguez struct ath9k_hw_version hw_version; 713203c4805SLuis R. Rodriguez struct ath9k_ops_config config; 714203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities caps; 715cac4220bSFelix Fietkau struct ath9k_channel channels[ATH9K_NUM_CHANNELS]; 716203c4805SLuis R. Rodriguez struct ath9k_channel *curchan; 717203c4805SLuis R. Rodriguez 718203c4805SLuis R. Rodriguez union { 719203c4805SLuis R. Rodriguez struct ar5416_eeprom_def def; 720203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k map4k; 721475f5989SLuis R. Rodriguez struct ar9287_eeprom map9287; 72215c9ee7aSSenthil Balasubramanian struct ar9300_eeprom ar9300_eep; 723203c4805SLuis R. Rodriguez } eeprom; 724203c4805SLuis R. Rodriguez const struct eeprom_ops *eep_ops; 725203c4805SLuis R. Rodriguez 726203c4805SLuis R. Rodriguez bool sw_mgmt_crypto; 727203c4805SLuis R. Rodriguez bool is_pciexpress; 728d4930086SStanislaw Gruszka bool aspm_enabled; 7295f841b41SRajkumar Manoharan bool is_monitoring; 7302eb46d9bSPavel Roskin bool need_an_top2_fixup; 731203c4805SLuis R. Rodriguez u16 tx_trig_level; 732f2552e28SFelix Fietkau 733bbacee13SFelix Fietkau u32 nf_regs[6]; 734f2552e28SFelix Fietkau struct ath_nf_limits nf_2g; 735f2552e28SFelix Fietkau struct ath_nf_limits nf_5g; 736203c4805SLuis R. Rodriguez u16 rfsilent; 737203c4805SLuis R. Rodriguez u32 rfkill_gpio; 738203c4805SLuis R. Rodriguez u32 rfkill_polarity; 739203c4805SLuis R. Rodriguez u32 ah_flags; 740203c4805SLuis R. Rodriguez 741d7e7d229SLuis R. Rodriguez bool htc_reset_init; 742d7e7d229SLuis R. Rodriguez 743203c4805SLuis R. Rodriguez enum nl80211_iftype opmode; 744203c4805SLuis R. Rodriguez enum ath9k_power_mode power_mode; 745203c4805SLuis R. Rodriguez 746f23fba49SFelix Fietkau s8 noise; 74720bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata; 748a13883b0SSujith struct ath9k_pacal_info pacal_info; 749203c4805SLuis R. Rodriguez struct ar5416Stats stats; 750203c4805SLuis R. Rodriguez struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES]; 751203c4805SLuis R. Rodriguez 7523069168cSPavel Roskin enum ath9k_int imask; 75374bad5cbSPavel Roskin u32 imrs2_reg; 754203c4805SLuis R. Rodriguez u32 txok_interrupt_mask; 755203c4805SLuis R. Rodriguez u32 txerr_interrupt_mask; 756203c4805SLuis R. Rodriguez u32 txdesc_interrupt_mask; 757203c4805SLuis R. Rodriguez u32 txeol_interrupt_mask; 758203c4805SLuis R. Rodriguez u32 txurn_interrupt_mask; 759e8fe7336SRajkumar Manoharan atomic_t intr_ref_cnt; 760203c4805SLuis R. Rodriguez bool chip_fullsleep; 761203c4805SLuis R. Rodriguez u32 atim_window; 7625f0c04eaSRajkumar Manoharan u32 modes_index; 763203c4805SLuis R. Rodriguez 764203c4805SLuis R. Rodriguez /* Calibration */ 7656497827fSFelix Fietkau u32 supp_cals; 766cbfe9468SSujith struct ath9k_cal_list iq_caldata; 767cbfe9468SSujith struct ath9k_cal_list adcgain_caldata; 768cbfe9468SSujith struct ath9k_cal_list adcdc_caldata; 769df23acaaSLuis R. Rodriguez struct ath9k_cal_list tempCompCalData; 770cbfe9468SSujith struct ath9k_cal_list *cal_list; 771cbfe9468SSujith struct ath9k_cal_list *cal_list_last; 772cbfe9468SSujith struct ath9k_cal_list *cal_list_curr; 773203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign 774203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign 775203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign 776203c4805SLuis R. Rodriguez #define totalAdcIOddPhase meas0.unsign 777203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign 778203c4805SLuis R. Rodriguez #define totalAdcQOddPhase meas2.unsign 779203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign 780203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase meas0.sign 781203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign 782203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase meas2.sign 783203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign 784203c4805SLuis R. Rodriguez union { 785203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 786203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 787203c4805SLuis R. Rodriguez } meas0; 788203c4805SLuis R. Rodriguez union { 789203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 790203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 791203c4805SLuis R. Rodriguez } meas1; 792203c4805SLuis R. Rodriguez union { 793203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 794203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 795203c4805SLuis R. Rodriguez } meas2; 796203c4805SLuis R. Rodriguez union { 797203c4805SLuis R. Rodriguez u32 unsign[AR5416_MAX_CHAINS]; 798203c4805SLuis R. Rodriguez int32_t sign[AR5416_MAX_CHAINS]; 799203c4805SLuis R. Rodriguez } meas3; 800203c4805SLuis R. Rodriguez u16 cal_samples; 8018ad74c4dSRajkumar Manoharan u8 enabled_cals; 802203c4805SLuis R. Rodriguez 803203c4805SLuis R. Rodriguez u32 sta_id1_defaults; 804203c4805SLuis R. Rodriguez u32 misc_mode; 805203c4805SLuis R. Rodriguez 806d70357d5SLuis R. Rodriguez /* Private to hardware code */ 807d70357d5SLuis R. Rodriguez struct ath_hw_private_ops private_ops; 808d70357d5SLuis R. Rodriguez /* Accessed by the lower level driver */ 809d70357d5SLuis R. Rodriguez struct ath_hw_ops ops; 810d70357d5SLuis R. Rodriguez 811e68a060bSLuis R. Rodriguez /* Used to program the radio on non single-chip devices */ 812203c4805SLuis R. Rodriguez u32 *analogBank0Data; 813203c4805SLuis R. Rodriguez u32 *analogBank1Data; 814203c4805SLuis R. Rodriguez u32 *analogBank2Data; 815203c4805SLuis R. Rodriguez u32 *analogBank3Data; 816203c4805SLuis R. Rodriguez u32 *analogBank6Data; 817203c4805SLuis R. Rodriguez u32 *analogBank6TPCData; 818203c4805SLuis R. Rodriguez u32 *analogBank7Data; 819203c4805SLuis R. Rodriguez u32 *bank6Temp; 820203c4805SLuis R. Rodriguez 821e239d859SFelix Fietkau int coverage_class; 822203c4805SLuis R. Rodriguez u32 slottime; 823203c4805SLuis R. Rodriguez u32 globaltxtimeout; 824203c4805SLuis R. Rodriguez 825203c4805SLuis R. Rodriguez /* ANI */ 826203c4805SLuis R. Rodriguez u32 proc_phyerr; 827203c4805SLuis R. Rodriguez u32 aniperiod; 828203c4805SLuis R. Rodriguez int totalSizeDesired[5]; 829203c4805SLuis R. Rodriguez int coarse_high[5]; 830203c4805SLuis R. Rodriguez int coarse_low[5]; 831203c4805SLuis R. Rodriguez int firpwr[5]; 832203c4805SLuis R. Rodriguez enum ath9k_ani_cmd ani_function; 833203c4805SLuis R. Rodriguez 834dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 835766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw btcoex_hw; 836dbccdd1dSSujith Manoharan #endif 837af03abecSLuis R. Rodriguez 838203c4805SLuis R. Rodriguez u32 intr_txqs; 839203c4805SLuis R. Rodriguez u8 txchainmask; 840203c4805SLuis R. Rodriguez u8 rxchainmask; 841203c4805SLuis R. Rodriguez 842c5d0855aSFelix Fietkau struct ath_hw_radar_conf radar_conf; 843c5d0855aSFelix Fietkau 844203c4805SLuis R. Rodriguez u32 originalGain[22]; 845203c4805SLuis R. Rodriguez int initPDADC; 846203c4805SLuis R. Rodriguez int PDADCdelta; 8476de66dd9SFelix Fietkau int led_pin; 848691680b8SFelix Fietkau u32 gpio_mask; 849691680b8SFelix Fietkau u32 gpio_val; 850203c4805SLuis R. Rodriguez 851203c4805SLuis R. Rodriguez struct ar5416IniArray iniModes; 852203c4805SLuis R. Rodriguez struct ar5416IniArray iniCommon; 853203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank0; 854203c4805SLuis R. Rodriguez struct ar5416IniArray iniBB_RfGain; 855203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank1; 856203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank2; 857203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank3; 858203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6; 859203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank6TPC; 860203c4805SLuis R. Rodriguez struct ar5416IniArray iniBank7; 861203c4805SLuis R. Rodriguez struct ar5416IniArray iniAddac; 862203c4805SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdes; 863*3b604b6cSMohammed Shafi Shajakhan #ifdef CONFIG_PM_SLEEP 864*3b604b6cSMohammed Shafi Shajakhan struct ar5416IniArray iniPcieSerdesWow; 865*3b604b6cSMohammed Shafi Shajakhan #endif 86613ce3e99SLuis R. Rodriguez struct ar5416IniArray iniPcieSerdesLowPower; 867c7d36f9fSFelix Fietkau struct ar5416IniArray iniModesFastClock; 868c7d36f9fSFelix Fietkau struct ar5416IniArray iniAdditional; 869203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesRxGain; 8708bc45c6bSGabor Juhos struct ar5416IniArray ini_modes_rx_gain_bounds; 871203c4805SLuis R. Rodriguez struct ar5416IniArray iniModesTxGain; 872193cd458SSujith struct ar5416IniArray iniCckfirNormal; 873193cd458SSujith struct ar5416IniArray iniCckfirJapan2484; 874ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_japan2484; 87570807e99SSujith struct ar5416IniArray iniModes_9271_ANI_reg; 876ce407afcSSenthil Balasubramanian struct ar5416IniArray ini_radio_post_sys2ant; 877ff155a45SVasanthakumar Thiagarajan 87813ce3e99SLuis R. Rodriguez struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT]; 87913ce3e99SLuis R. Rodriguez struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT]; 88013ce3e99SLuis R. Rodriguez struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT]; 88113ce3e99SLuis R. Rodriguez struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT]; 88213ce3e99SLuis R. Rodriguez 883ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_trigger; 884ff155a45SVasanthakumar Thiagarajan u32 intr_gen_timer_thresh; 885ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table hw_gen_timers; 886744d4025SVasanthakumar Thiagarajan 887744d4025SVasanthakumar Thiagarajan struct ar9003_txs *ts_ring; 888744d4025SVasanthakumar Thiagarajan u32 ts_paddr_start; 889744d4025SVasanthakumar Thiagarajan u32 ts_paddr_end; 890744d4025SVasanthakumar Thiagarajan u16 ts_tail; 891016c2177SRajkumar Manoharan u16 ts_size; 892aea702b7SLuis R. Rodriguez 893aea702b7SLuis R. Rodriguez u32 bb_watchdog_last_status; 894aea702b7SLuis R. Rodriguez u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */ 89551ac8cbbSRajkumar Manoharan u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */ 896717f6bedSFelix Fietkau 8971bf38661SFelix Fietkau unsigned int paprd_target_power; 8981bf38661SFelix Fietkau unsigned int paprd_training_power; 8997072bf62SVasanthakumar Thiagarajan unsigned int paprd_ratemask; 900f1a8abb0SFelix Fietkau unsigned int paprd_ratemask_ht40; 90145ef6a0bSVasanthakumar Thiagarajan bool paprd_table_write_done; 902717f6bedSFelix Fietkau u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES]; 903717f6bedSFelix Fietkau u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES]; 9049a658d2bSLuis R. Rodriguez /* 9059a658d2bSLuis R. Rodriguez * Store the permanent value of Reg 0x4004in WARegVal 9069a658d2bSLuis R. Rodriguez * so we dont have to R/M/W. We should not be reading 9079a658d2bSLuis R. Rodriguez * this register when in sleep states. 9089a658d2bSLuis R. Rodriguez */ 9099a658d2bSLuis R. Rodriguez u32 WARegVal; 9106ee63f55SSenthil Balasubramanian 9116ee63f55SSenthil Balasubramanian /* Enterprise mode cap */ 9126ee63f55SSenthil Balasubramanian u32 ent_mode; 913f2f5f2a1SVasanthakumar Thiagarajan 91401c78533SMohammed Shafi Shajakhan #ifdef CONFIG_PM_SLEEP 91501c78533SMohammed Shafi Shajakhan u32 wow_event_mask; 91601c78533SMohammed Shafi Shajakhan #endif 917f2f5f2a1SVasanthakumar Thiagarajan bool is_clk_25mhz; 9183762561aSGabor Juhos int (*get_mac_revision)(void); 9197d95847cSGabor Juhos int (*external_reset)(void); 920203c4805SLuis R. Rodriguez }; 921203c4805SLuis R. Rodriguez 9220cb9e06bSFelix Fietkau struct ath_bus_ops { 9230cb9e06bSFelix Fietkau enum ath_bus_type ath_bus_type; 9240cb9e06bSFelix Fietkau void (*read_cachesize)(struct ath_common *common, int *csz); 9250cb9e06bSFelix Fietkau bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data); 9260cb9e06bSFelix Fietkau void (*bt_coex_prep)(struct ath_common *common); 9270cb9e06bSFelix Fietkau void (*extn_synch_en)(struct ath_common *common); 928d4930086SStanislaw Gruszka void (*aspm_init)(struct ath_common *common); 9290cb9e06bSFelix Fietkau }; 9300cb9e06bSFelix Fietkau 9319e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah) 9329e4bffd2SLuis R. Rodriguez { 9339e4bffd2SLuis R. Rodriguez return &ah->common; 9349e4bffd2SLuis R. Rodriguez } 9359e4bffd2SLuis R. Rodriguez 9369e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah) 9379e4bffd2SLuis R. Rodriguez { 9389e4bffd2SLuis R. Rodriguez return &(ath9k_hw_common(ah)->regulatory); 9399e4bffd2SLuis R. Rodriguez } 9409e4bffd2SLuis R. Rodriguez 941d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah) 942d70357d5SLuis R. Rodriguez { 943d70357d5SLuis R. Rodriguez return &ah->private_ops; 944d70357d5SLuis R. Rodriguez } 945d70357d5SLuis R. Rodriguez 946d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah) 947d70357d5SLuis R. Rodriguez { 948d70357d5SLuis R. Rodriguez return &ah->ops; 949d70357d5SLuis R. Rodriguez } 950d70357d5SLuis R. Rodriguez 951895ad7ebSVasanthakumar Thiagarajan static inline u8 get_streams(int mask) 952895ad7ebSVasanthakumar Thiagarajan { 953895ad7ebSVasanthakumar Thiagarajan return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2)); 954895ad7ebSVasanthakumar Thiagarajan } 955895ad7ebSVasanthakumar Thiagarajan 956f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */ 957285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah); 958f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah); 959203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan, 960caed6579SSujith Manoharan struct ath9k_hw_cal_data *caldata, bool fastcc); 961a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah); 9628fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan); 963203c4805SLuis R. Rodriguez 964203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */ 965203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio); 966203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio); 967203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio, 968203c4805SLuis R. Rodriguez u32 ah_signal_type); 969203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val); 970203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna); 971203c4805SLuis R. Rodriguez 972203c4805SLuis R. Rodriguez /* General Operation */ 9737c5adc8dSFelix Fietkau void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan, 9747c5adc8dSFelix Fietkau int hw_delay); 975203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout); 976a9b6b256SFelix Fietkau void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array, 977a9b6b256SFelix Fietkau int column, unsigned int *writecnt); 978203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n); 9794f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah, 980545750d3SFelix Fietkau u8 phy, int kbps, 981203c4805SLuis R. Rodriguez u32 frameLen, u16 rateix, bool shortPreamble); 982203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah, 983203c4805SLuis R. Rodriguez struct ath9k_channel *chan, 984203c4805SLuis R. Rodriguez struct chan_centers *centers); 985203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah); 986203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits); 987203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah); 988203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah); 989de40f316SFelix Fietkau void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test); 990203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah); 991203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1); 992f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah); 993dd347f2fSFelix Fietkau u32 ath9k_hw_gettsf32(struct ath_hw *ah); 994203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah); 995203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64); 996203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah); 99754e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting); 9980005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah); 999b84628ebSSenthil Balasubramanian u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah); 100025c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah); 1001203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period); 1002203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah, 1003203c4805SLuis R. Rodriguez const struct ath9k_beacon_state *bs); 1004c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah); 1005a91d75aeSLuis R. Rodriguez 10069ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode); 1007a91d75aeSLuis R. Rodriguez 1008462e58f2SBen Greear #ifdef CONFIG_ATH9K_DEBUGFS 1009462e58f2SBen Greear void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause); 1010462e58f2SBen Greear #else 1011990e08a0SBen Greear static inline void ath9k_debug_sync_cause(struct ath_common *common, 1012990e08a0SBen Greear u32 sync_cause) {} 1013462e58f2SBen Greear #endif 1014462e58f2SBen Greear 1015ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */ 1016ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah, 1017ff155a45SVasanthakumar Thiagarajan void (*trigger)(void *), 1018ff155a45SVasanthakumar Thiagarajan void (*overflow)(void *), 1019ff155a45SVasanthakumar Thiagarajan void *arg, 1020ff155a45SVasanthakumar Thiagarajan u8 timer_index); 1021cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah, 1022cd9bf689SLuis R. Rodriguez struct ath_gen_timer *timer, 1023cd9bf689SLuis R. Rodriguez u32 timer_next, 1024cd9bf689SLuis R. Rodriguez u32 timer_period); 1025cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer); 1026cd9bf689SLuis R. Rodriguez 1027ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer); 1028ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw); 1029ff155a45SVasanthakumar Thiagarajan 1030f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len); 10312da4f01aSLuis R. Rodriguez 10328fe65368SLuis R. Rodriguez /* PHY */ 10338fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled, 10348fe65368SLuis R. Rodriguez u32 *coef_mantissa, u32 *coef_exponent); 103564ea57d0SGabor Juhos void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan, 103664ea57d0SGabor Juhos bool test); 10378fe65368SLuis R. Rodriguez 1038ebd5a14aSLuis R. Rodriguez /* 1039ebd5a14aSLuis R. Rodriguez * Code Specific to AR5008, AR9001 or AR9002, 1040ebd5a14aSLuis R. Rodriguez * we stuff these here to avoid callbacks for AR9003. 1041ebd5a14aSLuis R. Rodriguez */ 1042ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah); 104378ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah); 1044d8f492b7SLuis R. Rodriguez 1045641d9921SFelix Fietkau /* 1046aea702b7SLuis R. Rodriguez * Code specific to AR9003, we stuff these here to avoid callbacks 1047641d9921SFelix Fietkau * for older families 1048641d9921SFelix Fietkau */ 1049aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah); 1050aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah); 1051aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah); 105251ac8cbbSRajkumar Manoharan void ar9003_hw_disable_phy_restart(struct ath_hw *ah); 1053717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val); 1054717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah, 105520bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, 1056717f6bedSFelix Fietkau int chain); 105720bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah, 105820bd2a09SFelix Fietkau struct ath9k_hw_cal_data *caldata, int chain); 1059717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain); 1060717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah); 1061717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah); 1062641d9921SFelix Fietkau 1063641d9921SFelix Fietkau /* Hardware family op attach helpers */ 10648fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah); 10658525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah); 10668525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah); 10678fe65368SLuis R. Rodriguez 1068795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah); 1069795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah); 1070795f5e2cSLuis R. Rodriguez 1071b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah); 1072b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah); 1073b3950e6aSLuis R. Rodriguez 1074c2ba3342SRajkumar Manoharan void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan); 10756790ae7aSFelix Fietkau 10768eb4980cSFelix Fietkau void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning); 107795792178SFelix Fietkau void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan); 1078ac0bb767SLuis R. Rodriguez 10798a309305SFelix Fietkau #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT 1080dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1081dbccdd1dSSujith Manoharan { 1082dbccdd1dSSujith Manoharan return ah->btcoex_hw.enabled; 1083dbccdd1dSSujith Manoharan } 10845955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah) 10855955b2b0SSujith Manoharan { 1086e1ecad78SRajkumar Manoharan return ah->common.btcoex_enabled && 1087e1ecad78SRajkumar Manoharan (ah->caps.hw_caps & ATH9K_HW_CAP_MCI); 10885955b2b0SSujith Manoharan 10895955b2b0SSujith Manoharan } 1090dbccdd1dSSujith Manoharan void ath9k_hw_btcoex_enable(struct ath_hw *ah); 10918a309305SFelix Fietkau static inline enum ath_btcoex_scheme 10928a309305SFelix Fietkau ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 10938a309305SFelix Fietkau { 10948a309305SFelix Fietkau return ah->btcoex_hw.scheme; 10958a309305SFelix Fietkau } 10968a309305SFelix Fietkau #else 1097dbccdd1dSSujith Manoharan static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah) 1098dbccdd1dSSujith Manoharan { 1099dbccdd1dSSujith Manoharan return false; 1100dbccdd1dSSujith Manoharan } 11015955b2b0SSujith Manoharan static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah) 11025955b2b0SSujith Manoharan { 11035955b2b0SSujith Manoharan return false; 11045955b2b0SSujith Manoharan } 1105dbccdd1dSSujith Manoharan static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah) 1106dbccdd1dSSujith Manoharan { 1107dbccdd1dSSujith Manoharan } 1108dbccdd1dSSujith Manoharan static inline enum ath_btcoex_scheme 1109dbccdd1dSSujith Manoharan ath9k_hw_get_btcoex_scheme(struct ath_hw *ah) 1110dbccdd1dSSujith Manoharan { 1111dbccdd1dSSujith Manoharan return ATH_BTCOEX_CFG_NONE; 1112dbccdd1dSSujith Manoharan } 111364ab38dfSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */ 11148a309305SFelix Fietkau 111573377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK 22 111673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40 111773377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44 111873377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44 111973377256SLuis R. Rodriguez 1120203c4805SLuis R. Rodriguez #endif 1121