xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 21cc630f47d8589a42d563e89be4c631edbe8716)
1203c4805SLuis R. Rodriguez /*
2b3950e6aSLuis R. Rodriguez  * Copyright (c) 2008-2010 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33c46917bbSLuis R. Rodriguez #include "../debug.h"
34203c4805SLuis R. Rodriguez 
35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
367976b426SLuis R. Rodriguez 
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
435ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
46db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
477976b426SLuis R. Rodriguez 
48203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
497976b426SLuis R. Rodriguez 
50203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
51203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
52203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
53203c4805SLuis R. Rodriguez 
54fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
55fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
57fe12946eSVasanthakumar Thiagarajan 
58e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
59e3d01bfcSLuis R. Rodriguez 
60cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
61cfe8cba9SLuis R. Rodriguez 
6204658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
63990b70abSLuis R. Rodriguez 
64203c4805SLuis R. Rodriguez /* Register read/write primitives */
659e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
669e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
679e4bffd2SLuis R. Rodriguez 
689e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
699e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
70203c4805SLuis R. Rodriguez 
7120b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
7220b3efd9SSujith 	do {								\
7320b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
7420b3efd9SSujith 			ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
7520b3efd9SSujith 	} while (0)
7620b3efd9SSujith 
7720b3efd9SSujith #define DISABLE_REGWRITE_BUFFER(_ah)					\
7820b3efd9SSujith 	do {								\
7920b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
8020b3efd9SSujith 			ath9k_hw_common(_ah)->ops->disable_write_buffer((_ah)); \
8120b3efd9SSujith 	} while (0)
8220b3efd9SSujith 
8320b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
8420b3efd9SSujith 	do {								\
8520b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
8620b3efd9SSujith 			ath9k_hw_common(_ah)->ops->write_flush((_ah));	\
8720b3efd9SSujith 	} while (0)
8820b3efd9SSujith 
89203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
90203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
91203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
92203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
93203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
94203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
95203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
961547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
971547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
98203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
99203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
100203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
101203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
102203c4805SLuis R. Rodriguez 
103203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
104203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
105203c4805SLuis R. Rodriguez 			udelay(1);		\
106203c4805SLuis R. Rodriguez 	} while (0)
107203c4805SLuis R. Rodriguez 
108203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
109203c4805SLuis R. Rodriguez 		int r;							\
110203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
111203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
112203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
113203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
114203c4805SLuis R. Rodriguez 		}							\
115203c4805SLuis R. Rodriguez 	} while (0)
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
120203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1211773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
124203c4805SLuis R. Rodriguez 
125203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
126203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
12963a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
130203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
131203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
134203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
135203c4805SLuis R. Rodriguez 
136203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
137203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
138203c4805SLuis R. Rodriguez 
139203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
140203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
141f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
142203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
143203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
144d8caa839SSujith #define POWER_UP_TIME               10000
145203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
146203c4805SLuis R. Rodriguez 
147203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
148203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
149203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
150203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
151203c4805SLuis R. Rodriguez 
152203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
153203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
154203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
155203c4805SLuis R. Rodriguez 
156203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
157203c4805SLuis R. Rodriguez 
158ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
159ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
160ceb26445SVasanthakumar Thiagarajan 
161717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES    32
162717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ              24
163717f6bedSFelix Fietkau 
16413ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
16513ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
16613ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
16713ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
16813ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
16913ce3e99SLuis R. Rodriguez };
17013ce3e99SLuis R. Rodriguez 
171203c4805SLuis R. Rodriguez enum wireless_mode {
172203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
173b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
174b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
175b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
176b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
177b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
178b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
179b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
180b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
181203c4805SLuis R. Rodriguez };
182203c4805SLuis R. Rodriguez 
183203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
184203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
185203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
186203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
187203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
188203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
189203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
190203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
191203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
192203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
193203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
194203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
195203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
196203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
197203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
198203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
199203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
200203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
2011adf02ffSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_EDMA			= BIT(17),
2026c84ce08SVasanthakumar Thiagarajan 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(18),
203ce01805aSLuis R. Rodriguez 	ATH9K_HW_CAP_LDPC			= BIT(19),
204e5553724SVasanthakumar Thiagarajan 	ATH9K_HW_CAP_FASTCLOCK			= BIT(20),
2056473d24dSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_SGI_20			= BIT(21),
2064935250aSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(22),
207754dc536SVasanthakumar Thiagarajan 	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(23),
208203c4805SLuis R. Rodriguez };
209203c4805SLuis R. Rodriguez 
210203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
211203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
212203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
213203c4805SLuis R. Rodriguez 	u16 total_queues;
214203c4805SLuis R. Rodriguez 	u16 keycache_size;
215203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
216203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
217203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
218203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
219203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
220203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
221203c4805SLuis R. Rodriguez 	u16 reg_cap;
222203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
223203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
224203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
225ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
226ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
227ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
228162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2295088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
230203c4805SLuis R. Rodriguez };
231203c4805SLuis R. Rodriguez 
232203c4805SLuis R. Rodriguez struct ath9k_ops_config {
233203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
234203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
235203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
236203c4805SLuis R. Rodriguez 	int ack_6mb;
23741f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
238203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
2396a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
240203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
241203c4805SLuis R. Rodriguez 	u32 pcie_waen;
242203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
243203c4805SLuis R. Rodriguez 	u8 ht_enable;
244203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
245203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
246203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
247203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
248203c4805SLuis R. Rodriguez 	u32 enable_ani;
249203c4805SLuis R. Rodriguez 	int serialize_regmode;
2500ce024cbSSujith 	bool rx_intr_mitigation;
25155e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
252203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
253203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
254203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
255203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
256203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
257203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
258203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
259203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
260203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
261203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
262203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
263203c4805SLuis R. Rodriguez 	int spurmode;
264203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
265f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
266e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
267203c4805SLuis R. Rodriguez };
268203c4805SLuis R. Rodriguez 
269203c4805SLuis R. Rodriguez enum ath9k_int {
270203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
271203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
272b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
273b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
279203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
280aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
284203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
285203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
286203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
287203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
289203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
290203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
291203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
292203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
293203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
294ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
295203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
296203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
297203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
298203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
299203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
300203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
301203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
302203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
303203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
304203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
305203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
306203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
307203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
308203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
309203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
310203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
311203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
312203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
313203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
314203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
315203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
316203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
317203c4805SLuis R. Rodriguez };
318203c4805SLuis R. Rodriguez 
319203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
320203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
321203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
322203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
323203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
324203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
325203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
326203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
327203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
328203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
329203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
330203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
331203c4805SLuis R. Rodriguez 
332203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
333203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
334203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
335203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
336203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
337203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
338203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
339203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
340203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
341203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
342203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
343203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
344203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
345203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
346203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
347203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
348203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
349203c4805SLuis R. Rodriguez 
35020bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
351203c4805SLuis R. Rodriguez 	u16 channel;
352203c4805SLuis R. Rodriguez 	u32 channelFlags;
353203c4805SLuis R. Rodriguez 	int32_t CalValid;
354203c4805SLuis R. Rodriguez 	int8_t iCoff;
355203c4805SLuis R. Rodriguez 	int8_t qCoff;
356203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
357717f6bedSFelix Fietkau 	bool paprd_done;
3584254bc1cSFelix Fietkau 	bool nfcal_pending;
35970cf1533SFelix Fietkau 	bool nfcal_interference;
360717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
361717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
36220bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
36320bd2a09SFelix Fietkau };
36420bd2a09SFelix Fietkau 
36520bd2a09SFelix Fietkau struct ath9k_channel {
36620bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
36720bd2a09SFelix Fietkau 	u16 channel;
36820bd2a09SFelix Fietkau 	u32 channelFlags;
36920bd2a09SFelix Fietkau 	u32 chanmode;
370203c4805SLuis R. Rodriguez };
371203c4805SLuis R. Rodriguez 
372203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
373203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
374203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
375203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
376203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
377203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
378203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
379203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
380203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3816b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
382203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3836b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
384203c4805SLuis R. Rodriguez 
385203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
386203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
387203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
388203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
389203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
390203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
391203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
392203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
393203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
394203c4805SLuis R. Rodriguez 
395203c4805SLuis R. Rodriguez enum ath9k_power_mode {
396203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
397203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
398203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
399203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
400203c4805SLuis R. Rodriguez };
401203c4805SLuis R. Rodriguez 
402203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
403203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
404203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
405203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
406203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
407203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
408203c4805SLuis R. Rodriguez };
409203c4805SLuis R. Rodriguez 
410203c4805SLuis R. Rodriguez enum ser_reg_mode {
411203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
412203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
413203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
414203c4805SLuis R. Rodriguez };
415203c4805SLuis R. Rodriguez 
416ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
417ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
418ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
419ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
420ad7b8060SVasanthakumar Thiagarajan };
421ad7b8060SVasanthakumar Thiagarajan 
422203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
423203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
424203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
425203c4805SLuis R. Rodriguez 	u32 bs_intval;
426203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
427203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
428203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
429203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
430203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
431203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
432203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
433203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
434203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
435203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
436203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
437203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
438203c4805SLuis R. Rodriguez };
439203c4805SLuis R. Rodriguez 
440203c4805SLuis R. Rodriguez struct chan_centers {
441203c4805SLuis R. Rodriguez 	u16 synth_center;
442203c4805SLuis R. Rodriguez 	u16 ctl_center;
443203c4805SLuis R. Rodriguez 	u16 ext_center;
444203c4805SLuis R. Rodriguez };
445203c4805SLuis R. Rodriguez 
446203c4805SLuis R. Rodriguez enum {
447203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
448203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
449203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
450203c4805SLuis R. Rodriguez };
451203c4805SLuis R. Rodriguez 
452203c4805SLuis R. Rodriguez struct ath9k_hw_version {
453203c4805SLuis R. Rodriguez 	u32 magic;
454203c4805SLuis R. Rodriguez 	u16 devid;
455203c4805SLuis R. Rodriguez 	u16 subvendorid;
456203c4805SLuis R. Rodriguez 	u32 macVersion;
457203c4805SLuis R. Rodriguez 	u16 macRev;
458203c4805SLuis R. Rodriguez 	u16 phyRev;
459203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
460203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
461aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
462203c4805SLuis R. Rodriguez };
463203c4805SLuis R. Rodriguez 
464ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
465ff155a45SVasanthakumar Thiagarajan 
466ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
467ff155a45SVasanthakumar Thiagarajan 
468ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
469ff155a45SVasanthakumar Thiagarajan 
470ff155a45SVasanthakumar Thiagarajan /*
47177c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
472ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
473ff155a45SVasanthakumar Thiagarajan  */
474c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
475ff155a45SVasanthakumar Thiagarajan 
476ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
477ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
478ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
479ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
480ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
481ff155a45SVasanthakumar Thiagarajan };
482ff155a45SVasanthakumar Thiagarajan 
483ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
484ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
485ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
486ff155a45SVasanthakumar Thiagarajan 	void *arg;
487ff155a45SVasanthakumar Thiagarajan 	u8 index;
488ff155a45SVasanthakumar Thiagarajan };
489ff155a45SVasanthakumar Thiagarajan 
490ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
491ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
492ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
493ff155a45SVasanthakumar Thiagarajan 	union {
494ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
495ff155a45SVasanthakumar Thiagarajan 		u16 val;
496ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
497ff155a45SVasanthakumar Thiagarajan };
498ff155a45SVasanthakumar Thiagarajan 
499*21cc630fSVasanthakumar Thiagarajan struct ath_hw_antcomb_conf {
500*21cc630fSVasanthakumar Thiagarajan 	u8 main_lna_conf;
501*21cc630fSVasanthakumar Thiagarajan 	u8 alt_lna_conf;
502*21cc630fSVasanthakumar Thiagarajan 	u8 fast_div_bias;
503*21cc630fSVasanthakumar Thiagarajan };
504*21cc630fSVasanthakumar Thiagarajan 
505d70357d5SLuis R. Rodriguez /**
506d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
507d70357d5SLuis R. Rodriguez  *
508d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
509d70357d5SLuis R. Rodriguez  * by the hardware core.
510d70357d5SLuis R. Rodriguez  *
511795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
512795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
513795f5e2cSLuis R. Rodriguez  *
514d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
515991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
516d70357d5SLuis R. Rodriguez  * @macversion_supported: If this specific mac revision is supported
5178fe65368SLuis R. Rodriguez  *
5188fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5198fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5208fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5218fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5228fe65368SLuis R. Rodriguez  * @set_rf_regs:
52364773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
52464773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
525795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
526795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
527ac0bb767SLuis R. Rodriguez  *
528ac0bb767SLuis R. Rodriguez  * @ani_reset: reset ANI parameters to default values
529ac0bb767SLuis R. Rodriguez  * @ani_lower_immunity: lower the noise immunity level. The level controls
530ac0bb767SLuis R. Rodriguez  *	the power-based packet detection on hardware. If a power jump is
531ac0bb767SLuis R. Rodriguez  *	detected the adapter takes it as an indication that a packet has
532ac0bb767SLuis R. Rodriguez  *	arrived. The level ranges from 0-5. Each level corresponds to a
533ac0bb767SLuis R. Rodriguez  *	few dB more of noise immunity. If you have a strong time-varying
534ac0bb767SLuis R. Rodriguez  *	interference that is causing false detections (OFDM timing errors or
535ac0bb767SLuis R. Rodriguez  *	CCK timing errors) the level can be increased.
536e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
537e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
538d70357d5SLuis R. Rodriguez  */
539d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
540795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
541d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
542795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
543795f5e2cSLuis R. Rodriguez 
544d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
545991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
546d70357d5SLuis R. Rodriguez 	bool (*macversion_supported)(u32 macversion);
547795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
548795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
549795f5e2cSLuis R. Rodriguez 	bool (*iscal_supported)(struct ath_hw *ah,
550795f5e2cSLuis R. Rodriguez 				enum ath9k_cal_types calType);
5518fe65368SLuis R. Rodriguez 
5528fe65368SLuis R. Rodriguez 	/* PHY ops */
5538fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5548fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5558fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5568fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5578fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5588fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5598fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5608fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5618fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5628fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5638fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5648fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5658fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5668fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5678fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5688fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5698fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5708fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5718fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5728fe65368SLuis R. Rodriguez 	void (*enable_rfkill)(struct ath_hw *ah);
5738fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5748fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
57564773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
57664773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
577c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
578c16fcb49SFelix Fietkau 			    int param);
579641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
580ac0bb767SLuis R. Rodriguez 
581ac0bb767SLuis R. Rodriguez 	/* ANI */
58240346b66SLuis R. Rodriguez 	void (*ani_reset)(struct ath_hw *ah, bool is_scanning);
583ac0bb767SLuis R. Rodriguez 	void (*ani_lower_immunity)(struct ath_hw *ah);
584e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
585d70357d5SLuis R. Rodriguez };
586d70357d5SLuis R. Rodriguez 
587d70357d5SLuis R. Rodriguez /**
588d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
589d70357d5SLuis R. Rodriguez  *
590d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
591d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
592d70357d5SLuis R. Rodriguez  *
593d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
594795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
595ac0bb767SLuis R. Rodriguez  *
596ac0bb767SLuis R. Rodriguez  * @ani_proc_mib_event: process MIB events, this would happen upon specific ANI
597ac0bb767SLuis R. Rodriguez  *	thresholds being reached or having overflowed.
598ac0bb767SLuis R. Rodriguez  * @ani_monitor: called periodically by the core driver to collect
599ac0bb767SLuis R. Rodriguez  *	MIB stats and adjust ANI if specific thresholds have been reached.
600d70357d5SLuis R. Rodriguez  */
601d70357d5SLuis R. Rodriguez struct ath_hw_ops {
602d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
603d70357d5SLuis R. Rodriguez 				     int restore,
604d70357d5SLuis R. Rodriguez 				     int power_off);
605cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
60687d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
60787d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
608795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
609795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
610795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
611795f5e2cSLuis R. Rodriguez 			  bool longcal);
61255e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
613cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
614cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
615cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
616cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
617cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
618cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
619cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
620cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
621cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
622cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
623cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
624cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
625cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
626cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
627cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
628cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
629cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
630cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
631cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
632cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
633cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
634cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
635cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
636cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
637cc610ac0SVasanthakumar Thiagarajan 				     u32 burstDuration);
638cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
639cc610ac0SVasanthakumar Thiagarajan 				       u32 vmf);
640ac0bb767SLuis R. Rodriguez 
641ac0bb767SLuis R. Rodriguez 	void (*ani_proc_mib_event)(struct ath_hw *ah);
642ac0bb767SLuis R. Rodriguez 	void (*ani_monitor)(struct ath_hw *ah, struct ath9k_channel *chan);
643d70357d5SLuis R. Rodriguez };
644d70357d5SLuis R. Rodriguez 
645f2552e28SFelix Fietkau struct ath_nf_limits {
646f2552e28SFelix Fietkau 	s16 max;
647f2552e28SFelix Fietkau 	s16 min;
648f2552e28SFelix Fietkau 	s16 nominal;
649f2552e28SFelix Fietkau };
650f2552e28SFelix Fietkau 
651203c4805SLuis R. Rodriguez struct ath_hw {
652b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
65327c51f1aSLuis R. Rodriguez 	struct ath_common common;
654203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
655203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
656203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
657203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
658203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
659203c4805SLuis R. Rodriguez 
660203c4805SLuis R. Rodriguez 	union {
661203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
662203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
663475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
66415c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
665203c4805SLuis R. Rodriguez 	} eeprom;
666203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
667203c4805SLuis R. Rodriguez 
668203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
669203c4805SLuis R. Rodriguez 	bool is_pciexpress;
6702eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
671203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
672f2552e28SFelix Fietkau 
673bbacee13SFelix Fietkau 	u32 nf_regs[6];
674f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
675f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
676203c4805SLuis R. Rodriguez 	u16 rfsilent;
677203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
678203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
679203c4805SLuis R. Rodriguez 	u32 ah_flags;
680203c4805SLuis R. Rodriguez 
681d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
682d7e7d229SLuis R. Rodriguez 
683203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
684203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
685203c4805SLuis R. Rodriguez 
68620bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
687a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
688203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
689203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
690203c4805SLuis R. Rodriguez 
691203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
6923069168cSPavel Roskin 	enum ath9k_int imask;
69374bad5cbSPavel Roskin 	u32 imrs2_reg;
694203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
695203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
696203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
697203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
698203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
699203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
700203c4805SLuis R. Rodriguez 	u32 atim_window;
701203c4805SLuis R. Rodriguez 
702203c4805SLuis R. Rodriguez 	/* Calibration */
703cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
704cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
705cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
706cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
707cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
708df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
709cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
710cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
711cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
712203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
713203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
714203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
715203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
716203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
717203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
718203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
719203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
720203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
721203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
722203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
723203c4805SLuis R. Rodriguez 	union {
724203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
725203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
726203c4805SLuis R. Rodriguez 	} meas0;
727203c4805SLuis R. Rodriguez 	union {
728203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
729203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
730203c4805SLuis R. Rodriguez 	} meas1;
731203c4805SLuis R. Rodriguez 	union {
732203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
733203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
734203c4805SLuis R. Rodriguez 	} meas2;
735203c4805SLuis R. Rodriguez 	union {
736203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
737203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
738203c4805SLuis R. Rodriguez 	} meas3;
739203c4805SLuis R. Rodriguez 	u16 cal_samples;
740203c4805SLuis R. Rodriguez 
741203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
742203c4805SLuis R. Rodriguez 	u32 misc_mode;
743203c4805SLuis R. Rodriguez 	enum {
744203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
745203c4805SLuis R. Rodriguez 		USE_32KHZ,
746203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
747203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
748203c4805SLuis R. Rodriguez 
749d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
750d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
751d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
752d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
753d70357d5SLuis R. Rodriguez 
754e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
755203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
756203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
757203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
758203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
759203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
760203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
761203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
762203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
763203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
764203c4805SLuis R. Rodriguez 
765597a94b3SFelix Fietkau 	u8 txpower_limit;
766203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
767e239d859SFelix Fietkau 	int coverage_class;
768203c4805SLuis R. Rodriguez 	u32 beacon_interval;
769203c4805SLuis R. Rodriguez 	u32 slottime;
770203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
771203c4805SLuis R. Rodriguez 
772203c4805SLuis R. Rodriguez 	/* ANI */
773203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
774203c4805SLuis R. Rodriguez 	u32 aniperiod;
775203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
776203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
777203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
778203c4805SLuis R. Rodriguez 	int coarse_high[5];
779203c4805SLuis R. Rodriguez 	int coarse_low[5];
780203c4805SLuis R. Rodriguez 	int firpwr[5];
781203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
782203c4805SLuis R. Rodriguez 
783af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
784766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
785af03abecSLuis R. Rodriguez 
786203c4805SLuis R. Rodriguez 	u32 intr_txqs;
787203c4805SLuis R. Rodriguez 	u8 txchainmask;
788203c4805SLuis R. Rodriguez 	u8 rxchainmask;
789203c4805SLuis R. Rodriguez 
790203c4805SLuis R. Rodriguez 	u32 originalGain[22];
791203c4805SLuis R. Rodriguez 	int initPDADC;
792203c4805SLuis R. Rodriguez 	int PDADCdelta;
79308fc5c1bSVivek Natarajan 	u8 led_pin;
794203c4805SLuis R. Rodriguez 
795203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
796203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
797203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
798203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
799203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
800203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
801203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
802203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
803203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
804203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
805203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
806203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
80713ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
808203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
809203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
810203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8118564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
812193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
813193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
81470807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
81570807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
81670807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
81770807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
81870807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
819ff155a45SVasanthakumar Thiagarajan 
82013ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
82113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
82213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
82313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
82413ce3e99SLuis R. Rodriguez 
825ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
826ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
827ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
828744d4025SVasanthakumar Thiagarajan 
829744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
830744d4025SVasanthakumar Thiagarajan 	void *ts_start;
831744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
832744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
833744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
834744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
835aea702b7SLuis R. Rodriguez 
836aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
837aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
838717f6bedSFelix Fietkau 
839717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
840717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8419a658d2bSLuis R. Rodriguez 	/*
8429a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8439a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8449a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8459a658d2bSLuis R. Rodriguez 	 */
8469a658d2bSLuis R. Rodriguez 	u32 WARegVal;
847203c4805SLuis R. Rodriguez };
848203c4805SLuis R. Rodriguez 
8499e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8509e4bffd2SLuis R. Rodriguez {
8519e4bffd2SLuis R. Rodriguez 	return &ah->common;
8529e4bffd2SLuis R. Rodriguez }
8539e4bffd2SLuis R. Rodriguez 
8549e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8559e4bffd2SLuis R. Rodriguez {
8569e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8579e4bffd2SLuis R. Rodriguez }
8589e4bffd2SLuis R. Rodriguez 
859d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
860d70357d5SLuis R. Rodriguez {
861d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
862d70357d5SLuis R. Rodriguez }
863d70357d5SLuis R. Rodriguez 
864d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
865d70357d5SLuis R. Rodriguez {
866d70357d5SLuis R. Rodriguez 	return &ah->ops;
867d70357d5SLuis R. Rodriguez }
868d70357d5SLuis R. Rodriguez 
86954bd5006SFelix Fietkau static inline int sign_extend(int val, const int nbits)
87054bd5006SFelix Fietkau {
87154bd5006SFelix Fietkau 	int order = BIT(nbits-1);
87254bd5006SFelix Fietkau 	return (val ^ order) - order;
87354bd5006SFelix Fietkau }
87454bd5006SFelix Fietkau 
875f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
876203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
877285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
878f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
879203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
88020bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
881a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8828fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
883203c4805SLuis R. Rodriguez 
884203c4805SLuis R. Rodriguez /* Key Cache Management */
885203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
886203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
887203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
888203c4805SLuis R. Rodriguez 				 const u8 *mac);
889203c4805SLuis R. Rodriguez 
890203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
891203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
892203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
893203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
894203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
895203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
896203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
897203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
898*21cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
899*21cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
900*21cc630fSVasanthakumar Thiagarajan void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
901*21cc630fSVasanthakumar Thiagarajan 				   struct ath_hw_antcomb_conf *antconf);
902203c4805SLuis R. Rodriguez 
903203c4805SLuis R. Rodriguez /* General Operation */
904203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
905203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
906203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
9074f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
908545750d3SFelix Fietkau 			   u8 phy, int kbps,
909203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
910203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
911203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
912203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
913203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
914203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
915203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
916203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
9178fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
918203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
919203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
920f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
921f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
922203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
923203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
924203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
92554e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9260005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
92725c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
928203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
929203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
930203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
931c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
932a91d75aeSLuis R. Rodriguez 
9339ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
934a91d75aeSLuis R. Rodriguez 
935ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
936ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
937ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
938ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
939ff155a45SVasanthakumar Thiagarajan 					  void *arg,
940ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
941cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
942cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
943cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
944cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
945cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
946cd9bf689SLuis R. Rodriguez 
947ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
948ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
9491773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
950ff155a45SVasanthakumar Thiagarajan 
951f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9522da4f01aSLuis R. Rodriguez 
95305020d23SSujith /* HTC */
95405020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
95505020d23SSujith 
9568fe65368SLuis R. Rodriguez /* PHY */
9578fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9588fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9598fe65368SLuis R. Rodriguez 
960ebd5a14aSLuis R. Rodriguez /*
961ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
962ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
963ebd5a14aSLuis R. Rodriguez  */
964d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
965ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
96678ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
967e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah);
9686c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
969d8f492b7SLuis R. Rodriguez 
970641d9921SFelix Fietkau /*
971aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
972641d9921SFelix Fietkau  * for older families
973641d9921SFelix Fietkau  */
974aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
975aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
976aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
977717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
978717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
97920bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
980717f6bedSFelix Fietkau 					int chain);
98120bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
98220bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
983717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
984717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
985717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
986717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
987641d9921SFelix Fietkau 
988641d9921SFelix Fietkau /* Hardware family op attach helpers */
9898fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
9908525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
9918525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
9928fe65368SLuis R. Rodriguez 
993795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
994795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
995795f5e2cSLuis R. Rodriguez 
996b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
997b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
998b3950e6aSLuis R. Rodriguez 
999ac0bb767SLuis R. Rodriguez /*
1000ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
1001ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
1002ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
1003e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
1004e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1005ac0bb767SLuis R. Rodriguez  */
1006e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
1007ac0bb767SLuis R. Rodriguez void ath9k_hw_attach_ani_ops_old(struct ath_hw *ah);
1008e36b27afSLuis R. Rodriguez void ath9k_hw_attach_ani_ops_new(struct ath_hw *ah);
1009ac0bb767SLuis R. Rodriguez 
10107b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
10117b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
10127b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10137b6840abSVasanthakumar Thiagarajan 
101473377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
101573377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
101673377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
101773377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
101873377256SLuis R. Rodriguez 
1019203c4805SLuis R. Rodriguez #endif
1020