xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/hw.h (revision 20bd2a0952d01ba82a99b3f22d46e3832c255529)
1203c4805SLuis R. Rodriguez /*
2b3950e6aSLuis R. Rodriguez  * Copyright (c) 2008-2010 Atheros Communications Inc.
3203c4805SLuis R. Rodriguez  *
4203c4805SLuis R. Rodriguez  * Permission to use, copy, modify, and/or distribute this software for any
5203c4805SLuis R. Rodriguez  * purpose with or without fee is hereby granted, provided that the above
6203c4805SLuis R. Rodriguez  * copyright notice and this permission notice appear in all copies.
7203c4805SLuis R. Rodriguez  *
8203c4805SLuis R. Rodriguez  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9203c4805SLuis R. Rodriguez  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10203c4805SLuis R. Rodriguez  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11203c4805SLuis R. Rodriguez  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12203c4805SLuis R. Rodriguez  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13203c4805SLuis R. Rodriguez  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14203c4805SLuis R. Rodriguez  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15203c4805SLuis R. Rodriguez  */
16203c4805SLuis R. Rodriguez 
17203c4805SLuis R. Rodriguez #ifndef HW_H
18203c4805SLuis R. Rodriguez #define HW_H
19203c4805SLuis R. Rodriguez 
20203c4805SLuis R. Rodriguez #include <linux/if_ether.h>
21203c4805SLuis R. Rodriguez #include <linux/delay.h>
22203c4805SLuis R. Rodriguez #include <linux/io.h>
23203c4805SLuis R. Rodriguez 
24203c4805SLuis R. Rodriguez #include "mac.h"
25203c4805SLuis R. Rodriguez #include "ani.h"
26203c4805SLuis R. Rodriguez #include "eeprom.h"
27203c4805SLuis R. Rodriguez #include "calib.h"
28203c4805SLuis R. Rodriguez #include "reg.h"
29203c4805SLuis R. Rodriguez #include "phy.h"
30af03abecSLuis R. Rodriguez #include "btcoex.h"
31203c4805SLuis R. Rodriguez 
32203c4805SLuis R. Rodriguez #include "../regd.h"
33c46917bbSLuis R. Rodriguez #include "../debug.h"
34203c4805SLuis R. Rodriguez 
35203c4805SLuis R. Rodriguez #define ATHEROS_VENDOR_ID	0x168c
367976b426SLuis R. Rodriguez 
37203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCI	0x0023
38203c4805SLuis R. Rodriguez #define AR5416_DEVID_PCIE	0x0024
39203c4805SLuis R. Rodriguez #define AR9160_DEVID_PCI	0x0027
40203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCI	0x0029
41203c4805SLuis R. Rodriguez #define AR9280_DEVID_PCIE	0x002a
42203c4805SLuis R. Rodriguez #define AR9285_DEVID_PCIE	0x002b
435ffaf8a3SLuis R. Rodriguez #define AR2427_DEVID_PCIE	0x002c
44db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCI	0x002d
45db3cc53aSSenthil Balasubramanian #define AR9287_DEVID_PCIE	0x002e
46db3cc53aSSenthil Balasubramanian #define AR9300_DEVID_PCIE	0x0030
477976b426SLuis R. Rodriguez 
48203c4805SLuis R. Rodriguez #define AR5416_AR9100_DEVID	0x000b
497976b426SLuis R. Rodriguez 
50203c4805SLuis R. Rodriguez #define	AR_SUBVENDOR_ID_NOG	0x0e11
51203c4805SLuis R. Rodriguez #define AR_SUBVENDOR_ID_NEW_A	0x7065
52203c4805SLuis R. Rodriguez #define AR5416_MAGIC		0x19641014
53203c4805SLuis R. Rodriguez 
54fe12946eSVasanthakumar Thiagarajan #define AR9280_COEX2WIRE_SUBSYSID	0x309b
55fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
56fe12946eSVasanthakumar Thiagarajan #define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab
57fe12946eSVasanthakumar Thiagarajan 
58e3d01bfcSLuis R. Rodriguez #define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)
59e3d01bfcSLuis R. Rodriguez 
60cfe8cba9SLuis R. Rodriguez #define	ATH_DEFAULT_NOISE_FLOOR -95
61cfe8cba9SLuis R. Rodriguez 
6204658fbaSJohn W. Linville #define ATH9K_RSSI_BAD			-128
63990b70abSLuis R. Rodriguez 
64203c4805SLuis R. Rodriguez /* Register read/write primitives */
659e4bffd2SLuis R. Rodriguez #define REG_WRITE(_ah, _reg, _val) \
669e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
679e4bffd2SLuis R. Rodriguez 
689e4bffd2SLuis R. Rodriguez #define REG_READ(_ah, _reg) \
699e4bffd2SLuis R. Rodriguez 	ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
70203c4805SLuis R. Rodriguez 
7120b3efd9SSujith #define ENABLE_REGWRITE_BUFFER(_ah)					\
7220b3efd9SSujith 	do {								\
7320b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
7420b3efd9SSujith 			ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
7520b3efd9SSujith 	} while (0)
7620b3efd9SSujith 
7720b3efd9SSujith #define DISABLE_REGWRITE_BUFFER(_ah)					\
7820b3efd9SSujith 	do {								\
7920b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
8020b3efd9SSujith 			ath9k_hw_common(_ah)->ops->disable_write_buffer((_ah)); \
8120b3efd9SSujith 	} while (0)
8220b3efd9SSujith 
8320b3efd9SSujith #define REGWRITE_BUFFER_FLUSH(_ah)					\
8420b3efd9SSujith 	do {								\
8520b3efd9SSujith 		if (AR_SREV_9271(_ah))					\
8620b3efd9SSujith 			ath9k_hw_common(_ah)->ops->write_flush((_ah));	\
8720b3efd9SSujith 	} while (0)
8820b3efd9SSujith 
89203c4805SLuis R. Rodriguez #define SM(_v, _f)  (((_v) << _f##_S) & _f)
90203c4805SLuis R. Rodriguez #define MS(_v, _f)  (((_v) & _f) >> _f##_S)
91203c4805SLuis R. Rodriguez #define REG_RMW(_a, _r, _set, _clr)    \
92203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
93203c4805SLuis R. Rodriguez #define REG_RMW_FIELD(_a, _r, _f, _v) \
94203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, \
95203c4805SLuis R. Rodriguez 	(REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
961547da37SLuis R. Rodriguez #define REG_READ_FIELD(_a, _r, _f) \
971547da37SLuis R. Rodriguez 	(((REG_READ(_a, _r) & _f) >> _f##_S))
98203c4805SLuis R. Rodriguez #define REG_SET_BIT(_a, _r, _f) \
99203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
100203c4805SLuis R. Rodriguez #define REG_CLR_BIT(_a, _r, _f) \
101203c4805SLuis R. Rodriguez 	REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
102203c4805SLuis R. Rodriguez 
103203c4805SLuis R. Rodriguez #define DO_DELAY(x) do {			\
104203c4805SLuis R. Rodriguez 		if ((++(x) % 64) == 0)          \
105203c4805SLuis R. Rodriguez 			udelay(1);		\
106203c4805SLuis R. Rodriguez 	} while (0)
107203c4805SLuis R. Rodriguez 
108203c4805SLuis R. Rodriguez #define REG_WRITE_ARRAY(iniarray, column, regWr) do {                   \
109203c4805SLuis R. Rodriguez 		int r;							\
110203c4805SLuis R. Rodriguez 		for (r = 0; r < ((iniarray)->ia_rows); r++) {		\
111203c4805SLuis R. Rodriguez 			REG_WRITE(ah, INI_RA((iniarray), (r), 0),	\
112203c4805SLuis R. Rodriguez 				  INI_RA((iniarray), r, (column)));	\
113203c4805SLuis R. Rodriguez 			DO_DELAY(regWr);				\
114203c4805SLuis R. Rodriguez 		}							\
115203c4805SLuis R. Rodriguez 	} while (0)
116203c4805SLuis R. Rodriguez 
117203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
118203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
120203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
1211773912bSVasanthakumar Thiagarajan #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
122203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
123203c4805SLuis R. Rodriguez #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
124203c4805SLuis R. Rodriguez 
125203c4805SLuis R. Rodriguez #define AR_GPIOD_MASK               0x00001FFF
126203c4805SLuis R. Rodriguez #define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
127203c4805SLuis R. Rodriguez 
128203c4805SLuis R. Rodriguez #define BASE_ACTIVATE_DELAY         100
12963a75b91SSenthil Balasubramanian #define RTC_PLL_SETTLE_DELAY        100
130203c4805SLuis R. Rodriguez #define COEF_SCALE_S                24
131203c4805SLuis R. Rodriguez #define HT40_CHANNEL_CENTER_SHIFT   10
132203c4805SLuis R. Rodriguez 
133203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA0_CHAINMASK    0x1
134203c4805SLuis R. Rodriguez #define ATH9K_ANTENNA1_CHAINMASK    0x2
135203c4805SLuis R. Rodriguez 
136203c4805SLuis R. Rodriguez #define ATH9K_NUM_DMA_DEBUG_REGS    8
137203c4805SLuis R. Rodriguez #define ATH9K_NUM_QUEUES            10
138203c4805SLuis R. Rodriguez 
139203c4805SLuis R. Rodriguez #define MAX_RATE_POWER              63
140203c4805SLuis R. Rodriguez #define AH_WAIT_TIMEOUT             100000 /* (us) */
141f9b604f6SGabor Juhos #define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
142203c4805SLuis R. Rodriguez #define AH_TIME_QUANTUM             10
143203c4805SLuis R. Rodriguez #define AR_KEYTABLE_SIZE            128
144d8caa839SSujith #define POWER_UP_TIME               10000
145203c4805SLuis R. Rodriguez #define SPUR_RSSI_THRESH            40
146203c4805SLuis R. Rodriguez 
147203c4805SLuis R. Rodriguez #define CAB_TIMEOUT_VAL             10
148203c4805SLuis R. Rodriguez #define BEACON_TIMEOUT_VAL          10
149203c4805SLuis R. Rodriguez #define MIN_BEACON_TIMEOUT_VAL      1
150203c4805SLuis R. Rodriguez #define SLEEP_SLOP                  3
151203c4805SLuis R. Rodriguez 
152203c4805SLuis R. Rodriguez #define INIT_CONFIG_STATUS          0x00000000
153203c4805SLuis R. Rodriguez #define INIT_RSSI_THR               0x00000700
154203c4805SLuis R. Rodriguez #define INIT_BCON_CNTRL_REG         0x00000000
155203c4805SLuis R. Rodriguez 
156203c4805SLuis R. Rodriguez #define TU_TO_USEC(_tu)             ((_tu) << 10)
157203c4805SLuis R. Rodriguez 
158ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_HP_QDEPTH	16
159ceb26445SVasanthakumar Thiagarajan #define ATH9K_HW_RX_LP_QDEPTH	128
160ceb26445SVasanthakumar Thiagarajan 
161717f6bedSFelix Fietkau #define PAPRD_GAIN_TABLE_ENTRIES    32
162717f6bedSFelix Fietkau #define PAPRD_TABLE_SZ              24
163717f6bedSFelix Fietkau 
16413ce3e99SLuis R. Rodriguez enum ath_ini_subsys {
16513ce3e99SLuis R. Rodriguez 	ATH_INI_PRE = 0,
16613ce3e99SLuis R. Rodriguez 	ATH_INI_CORE,
16713ce3e99SLuis R. Rodriguez 	ATH_INI_POST,
16813ce3e99SLuis R. Rodriguez 	ATH_INI_NUM_SPLIT,
16913ce3e99SLuis R. Rodriguez };
17013ce3e99SLuis R. Rodriguez 
171203c4805SLuis R. Rodriguez enum wireless_mode {
172203c4805SLuis R. Rodriguez 	ATH9K_MODE_11A = 0,
173b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11G,
174b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT20,
175b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT20,
176b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40PLUS,
177b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NA_HT40MINUS,
178b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40PLUS,
179b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_11NG_HT40MINUS,
180b9b6e15aSLuis R. Rodriguez 	ATH9K_MODE_MAX,
181203c4805SLuis R. Rodriguez };
182203c4805SLuis R. Rodriguez 
183203c4805SLuis R. Rodriguez enum ath9k_hw_caps {
184203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_AESCCM                 = BIT(0),
185203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_CKIP                   = BIT(1),
186203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MIC_TKIP                   = BIT(2),
187203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_AESCCM              = BIT(3),
188203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_CKIP                = BIT(4),
189203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CIPHER_TKIP                = BIT(5),
190203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_VEOL                       = BIT(6),
191203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_BSSIDMASK                  = BIT(7),
192203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_MCAST_KEYSEARCH            = BIT(8),
193203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_HT                         = BIT(9),
194203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_GTT                        = BIT(10),
195203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_FASTCC                     = BIT(11),
196203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_RFSILENT                   = BIT(12),
197203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_CST                        = BIT(13),
198203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_ENHANCEDPM                 = BIT(14),
199203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(15),
200203c4805SLuis R. Rodriguez 	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(16),
2011adf02ffSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_EDMA			= BIT(17),
2026c84ce08SVasanthakumar Thiagarajan 	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(18),
203ce01805aSLuis R. Rodriguez 	ATH9K_HW_CAP_LDPC			= BIT(19),
204e5553724SVasanthakumar Thiagarajan 	ATH9K_HW_CAP_FASTCLOCK			= BIT(20),
2056473d24dSVasanthakumar Thiagarajan 	ATH9K_HW_CAP_SGI_20			= BIT(21),
2064935250aSFelix Fietkau 	ATH9K_HW_CAP_PAPRD			= BIT(22),
207203c4805SLuis R. Rodriguez };
208203c4805SLuis R. Rodriguez 
209203c4805SLuis R. Rodriguez struct ath9k_hw_capabilities {
210203c4805SLuis R. Rodriguez 	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
211203c4805SLuis R. Rodriguez 	DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
212203c4805SLuis R. Rodriguez 	u16 total_queues;
213203c4805SLuis R. Rodriguez 	u16 keycache_size;
214203c4805SLuis R. Rodriguez 	u16 low_5ghz_chan, high_5ghz_chan;
215203c4805SLuis R. Rodriguez 	u16 low_2ghz_chan, high_2ghz_chan;
216203c4805SLuis R. Rodriguez 	u16 rts_aggr_limit;
217203c4805SLuis R. Rodriguez 	u8 tx_chainmask;
218203c4805SLuis R. Rodriguez 	u8 rx_chainmask;
219203c4805SLuis R. Rodriguez 	u16 tx_triglevel_max;
220203c4805SLuis R. Rodriguez 	u16 reg_cap;
221203c4805SLuis R. Rodriguez 	u8 num_gpio_pins;
222203c4805SLuis R. Rodriguez 	u8 num_antcfg_2ghz;
223203c4805SLuis R. Rodriguez 	u8 num_antcfg_5ghz;
224ceb26445SVasanthakumar Thiagarajan 	u8 rx_hp_qdepth;
225ceb26445SVasanthakumar Thiagarajan 	u8 rx_lp_qdepth;
226ceb26445SVasanthakumar Thiagarajan 	u8 rx_status_len;
227162c3be3SVasanthakumar Thiagarajan 	u8 tx_desc_len;
2285088c2f1SVasanthakumar Thiagarajan 	u8 txs_len;
229203c4805SLuis R. Rodriguez };
230203c4805SLuis R. Rodriguez 
231203c4805SLuis R. Rodriguez struct ath9k_ops_config {
232203c4805SLuis R. Rodriguez 	int dma_beacon_response_time;
233203c4805SLuis R. Rodriguez 	int sw_beacon_response_time;
234203c4805SLuis R. Rodriguez 	int additional_swba_backoff;
235203c4805SLuis R. Rodriguez 	int ack_6mb;
23641f3e54dSFelix Fietkau 	u32 cwm_ignore_extcca;
237203c4805SLuis R. Rodriguez 	u8 pcie_powersave_enable;
2386a0ec30aSLuis R. Rodriguez 	bool pcieSerDesWrite;
239203c4805SLuis R. Rodriguez 	u8 pcie_clock_req;
240203c4805SLuis R. Rodriguez 	u32 pcie_waen;
241203c4805SLuis R. Rodriguez 	u8 analog_shiftreg;
242203c4805SLuis R. Rodriguez 	u8 ht_enable;
243203c4805SLuis R. Rodriguez 	u32 ofdm_trig_low;
244203c4805SLuis R. Rodriguez 	u32 ofdm_trig_high;
245203c4805SLuis R. Rodriguez 	u32 cck_trig_high;
246203c4805SLuis R. Rodriguez 	u32 cck_trig_low;
247203c4805SLuis R. Rodriguez 	u32 enable_ani;
248203c4805SLuis R. Rodriguez 	int serialize_regmode;
2490ce024cbSSujith 	bool rx_intr_mitigation;
25055e82df4SVasanthakumar Thiagarajan 	bool tx_intr_mitigation;
251203c4805SLuis R. Rodriguez #define SPUR_DISABLE        	0
252203c4805SLuis R. Rodriguez #define SPUR_ENABLE_IOCTL   	1
253203c4805SLuis R. Rodriguez #define SPUR_ENABLE_EEPROM  	2
254203c4805SLuis R. Rodriguez #define AR_EEPROM_MODAL_SPURS   5
255203c4805SLuis R. Rodriguez #define AR_SPUR_5413_1      	1640
256203c4805SLuis R. Rodriguez #define AR_SPUR_5413_2      	1200
257203c4805SLuis R. Rodriguez #define AR_NO_SPUR      	0x8000
258203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_2GHZ   	2300
259203c4805SLuis R. Rodriguez #define AR_BASE_FREQ_5GHZ   	4900
260203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT40 19
261203c4805SLuis R. Rodriguez #define AR_SPUR_FEEQ_BOUND_HT20 10
262203c4805SLuis R. Rodriguez 	int spurmode;
263203c4805SLuis R. Rodriguez 	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
264f4709fdfSLuis R. Rodriguez 	u8 max_txtrig_level;
265e36b27afSLuis R. Rodriguez 	u16 ani_poll_interval; /* ANI poll interval in ms */
266203c4805SLuis R. Rodriguez };
267203c4805SLuis R. Rodriguez 
268203c4805SLuis R. Rodriguez enum ath9k_int {
269203c4805SLuis R. Rodriguez 	ATH9K_INT_RX = 0x00000001,
270203c4805SLuis R. Rodriguez 	ATH9K_INT_RXDESC = 0x00000002,
271b5c80475SFelix Fietkau 	ATH9K_INT_RXHP = 0x00000001,
272b5c80475SFelix Fietkau 	ATH9K_INT_RXLP = 0x00000002,
273203c4805SLuis R. Rodriguez 	ATH9K_INT_RXNOFRM = 0x00000008,
274203c4805SLuis R. Rodriguez 	ATH9K_INT_RXEOL = 0x00000010,
275203c4805SLuis R. Rodriguez 	ATH9K_INT_RXORN = 0x00000020,
276203c4805SLuis R. Rodriguez 	ATH9K_INT_TX = 0x00000040,
277203c4805SLuis R. Rodriguez 	ATH9K_INT_TXDESC = 0x00000080,
278203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM_TIMER = 0x00000100,
279aea702b7SLuis R. Rodriguez 	ATH9K_INT_BB_WATCHDOG = 0x00000400,
280203c4805SLuis R. Rodriguez 	ATH9K_INT_TXURN = 0x00000800,
281203c4805SLuis R. Rodriguez 	ATH9K_INT_MIB = 0x00001000,
282203c4805SLuis R. Rodriguez 	ATH9K_INT_RXPHY = 0x00004000,
283203c4805SLuis R. Rodriguez 	ATH9K_INT_RXKCM = 0x00008000,
284203c4805SLuis R. Rodriguez 	ATH9K_INT_SWBA = 0x00010000,
285203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISS = 0x00040000,
286203c4805SLuis R. Rodriguez 	ATH9K_INT_BNR = 0x00100000,
287203c4805SLuis R. Rodriguez 	ATH9K_INT_TIM = 0x00200000,
288203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIM = 0x00400000,
289203c4805SLuis R. Rodriguez 	ATH9K_INT_DTIMSYNC = 0x00800000,
290203c4805SLuis R. Rodriguez 	ATH9K_INT_GPIO = 0x01000000,
291203c4805SLuis R. Rodriguez 	ATH9K_INT_CABEND = 0x02000000,
292203c4805SLuis R. Rodriguez 	ATH9K_INT_TSFOOR = 0x04000000,
293ff155a45SVasanthakumar Thiagarajan 	ATH9K_INT_GENTIMER = 0x08000000,
294203c4805SLuis R. Rodriguez 	ATH9K_INT_CST = 0x10000000,
295203c4805SLuis R. Rodriguez 	ATH9K_INT_GTT = 0x20000000,
296203c4805SLuis R. Rodriguez 	ATH9K_INT_FATAL = 0x40000000,
297203c4805SLuis R. Rodriguez 	ATH9K_INT_GLOBAL = 0x80000000,
298203c4805SLuis R. Rodriguez 	ATH9K_INT_BMISC = ATH9K_INT_TIM |
299203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIM |
300203c4805SLuis R. Rodriguez 		ATH9K_INT_DTIMSYNC |
301203c4805SLuis R. Rodriguez 		ATH9K_INT_TSFOOR |
302203c4805SLuis R. Rodriguez 		ATH9K_INT_CABEND,
303203c4805SLuis R. Rodriguez 	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
304203c4805SLuis R. Rodriguez 		ATH9K_INT_RXDESC |
305203c4805SLuis R. Rodriguez 		ATH9K_INT_RXEOL |
306203c4805SLuis R. Rodriguez 		ATH9K_INT_RXORN |
307203c4805SLuis R. Rodriguez 		ATH9K_INT_TXURN |
308203c4805SLuis R. Rodriguez 		ATH9K_INT_TXDESC |
309203c4805SLuis R. Rodriguez 		ATH9K_INT_MIB |
310203c4805SLuis R. Rodriguez 		ATH9K_INT_RXPHY |
311203c4805SLuis R. Rodriguez 		ATH9K_INT_RXKCM |
312203c4805SLuis R. Rodriguez 		ATH9K_INT_SWBA |
313203c4805SLuis R. Rodriguez 		ATH9K_INT_BMISS |
314203c4805SLuis R. Rodriguez 		ATH9K_INT_GPIO,
315203c4805SLuis R. Rodriguez 	ATH9K_INT_NOCARD = 0xffffffff
316203c4805SLuis R. Rodriguez };
317203c4805SLuis R. Rodriguez 
318203c4805SLuis R. Rodriguez #define CHANNEL_CW_INT    0x00002
319203c4805SLuis R. Rodriguez #define CHANNEL_CCK       0x00020
320203c4805SLuis R. Rodriguez #define CHANNEL_OFDM      0x00040
321203c4805SLuis R. Rodriguez #define CHANNEL_2GHZ      0x00080
322203c4805SLuis R. Rodriguez #define CHANNEL_5GHZ      0x00100
323203c4805SLuis R. Rodriguez #define CHANNEL_PASSIVE   0x00200
324203c4805SLuis R. Rodriguez #define CHANNEL_DYN       0x00400
325203c4805SLuis R. Rodriguez #define CHANNEL_HALF      0x04000
326203c4805SLuis R. Rodriguez #define CHANNEL_QUARTER   0x08000
327203c4805SLuis R. Rodriguez #define CHANNEL_HT20      0x10000
328203c4805SLuis R. Rodriguez #define CHANNEL_HT40PLUS  0x20000
329203c4805SLuis R. Rodriguez #define CHANNEL_HT40MINUS 0x40000
330203c4805SLuis R. Rodriguez 
331203c4805SLuis R. Rodriguez #define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
332203c4805SLuis R. Rodriguez #define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
333203c4805SLuis R. Rodriguez #define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
334203c4805SLuis R. Rodriguez #define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
335203c4805SLuis R. Rodriguez #define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
336203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
337203c4805SLuis R. Rodriguez #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
338203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
339203c4805SLuis R. Rodriguez #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
340203c4805SLuis R. Rodriguez #define CHANNEL_ALL				\
341203c4805SLuis R. Rodriguez 	(CHANNEL_OFDM|				\
342203c4805SLuis R. Rodriguez 	 CHANNEL_CCK|				\
343203c4805SLuis R. Rodriguez 	 CHANNEL_2GHZ |				\
344203c4805SLuis R. Rodriguez 	 CHANNEL_5GHZ |				\
345203c4805SLuis R. Rodriguez 	 CHANNEL_HT20 |				\
346203c4805SLuis R. Rodriguez 	 CHANNEL_HT40PLUS |			\
347203c4805SLuis R. Rodriguez 	 CHANNEL_HT40MINUS)
348203c4805SLuis R. Rodriguez 
349*20bd2a09SFelix Fietkau struct ath9k_hw_cal_data {
350203c4805SLuis R. Rodriguez 	u16 channel;
351203c4805SLuis R. Rodriguez 	u32 channelFlags;
352203c4805SLuis R. Rodriguez 	int32_t CalValid;
353203c4805SLuis R. Rodriguez 	int8_t iCoff;
354203c4805SLuis R. Rodriguez 	int8_t qCoff;
355203c4805SLuis R. Rodriguez 	int16_t rawNoiseFloor;
356717f6bedSFelix Fietkau 	bool paprd_done;
357717f6bedSFelix Fietkau 	u16 small_signal_gain[AR9300_MAX_CHAINS];
358717f6bedSFelix Fietkau 	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
359*20bd2a09SFelix Fietkau 	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
360*20bd2a09SFelix Fietkau };
361*20bd2a09SFelix Fietkau 
362*20bd2a09SFelix Fietkau struct ath9k_channel {
363*20bd2a09SFelix Fietkau 	struct ieee80211_channel *chan;
364*20bd2a09SFelix Fietkau 	u16 channel;
365*20bd2a09SFelix Fietkau 	u32 channelFlags;
366*20bd2a09SFelix Fietkau 	u32 chanmode;
367203c4805SLuis R. Rodriguez };
368203c4805SLuis R. Rodriguez 
369203c4805SLuis R. Rodriguez #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
370203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
371203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
372203c4805SLuis R. Rodriguez        (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
373203c4805SLuis R. Rodriguez #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
374203c4805SLuis R. Rodriguez #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
375203c4805SLuis R. Rodriguez #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
376203c4805SLuis R. Rodriguez #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
377203c4805SLuis R. Rodriguez #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
3786b42e8d0SFelix Fietkau #define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
379203c4805SLuis R. Rodriguez 	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
3806b42e8d0SFelix Fietkau 	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
381203c4805SLuis R. Rodriguez 
382203c4805SLuis R. Rodriguez /* These macros check chanmode and not channelFlags */
383203c4805SLuis R. Rodriguez #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
384203c4805SLuis R. Rodriguez #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
385203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT20))
386203c4805SLuis R. Rodriguez #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
387203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
388203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
389203c4805SLuis R. Rodriguez 			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
390203c4805SLuis R. Rodriguez #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
391203c4805SLuis R. Rodriguez 
392203c4805SLuis R. Rodriguez enum ath9k_power_mode {
393203c4805SLuis R. Rodriguez 	ATH9K_PM_AWAKE = 0,
394203c4805SLuis R. Rodriguez 	ATH9K_PM_FULL_SLEEP,
395203c4805SLuis R. Rodriguez 	ATH9K_PM_NETWORK_SLEEP,
396203c4805SLuis R. Rodriguez 	ATH9K_PM_UNDEFINED
397203c4805SLuis R. Rodriguez };
398203c4805SLuis R. Rodriguez 
399203c4805SLuis R. Rodriguez enum ath9k_tp_scale {
400203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MAX = 0,
401203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_50,
402203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_25,
403203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_12,
404203c4805SLuis R. Rodriguez 	ATH9K_TP_SCALE_MIN
405203c4805SLuis R. Rodriguez };
406203c4805SLuis R. Rodriguez 
407203c4805SLuis R. Rodriguez enum ser_reg_mode {
408203c4805SLuis R. Rodriguez 	SER_REG_MODE_OFF = 0,
409203c4805SLuis R. Rodriguez 	SER_REG_MODE_ON = 1,
410203c4805SLuis R. Rodriguez 	SER_REG_MODE_AUTO = 2,
411203c4805SLuis R. Rodriguez };
412203c4805SLuis R. Rodriguez 
413ad7b8060SVasanthakumar Thiagarajan enum ath9k_rx_qtype {
414ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_HP,
415ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_LP,
416ad7b8060SVasanthakumar Thiagarajan 	ATH9K_RX_QUEUE_MAX,
417ad7b8060SVasanthakumar Thiagarajan };
418ad7b8060SVasanthakumar Thiagarajan 
419203c4805SLuis R. Rodriguez struct ath9k_beacon_state {
420203c4805SLuis R. Rodriguez 	u32 bs_nexttbtt;
421203c4805SLuis R. Rodriguez 	u32 bs_nextdtim;
422203c4805SLuis R. Rodriguez 	u32 bs_intval;
423203c4805SLuis R. Rodriguez #define ATH9K_BEACON_PERIOD       0x0000ffff
424203c4805SLuis R. Rodriguez #define ATH9K_BEACON_ENA          0x00800000
425203c4805SLuis R. Rodriguez #define ATH9K_BEACON_RESET_TSF    0x01000000
426203c4805SLuis R. Rodriguez #define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
427203c4805SLuis R. Rodriguez 	u32 bs_dtimperiod;
428203c4805SLuis R. Rodriguez 	u16 bs_cfpperiod;
429203c4805SLuis R. Rodriguez 	u16 bs_cfpmaxduration;
430203c4805SLuis R. Rodriguez 	u32 bs_cfpnext;
431203c4805SLuis R. Rodriguez 	u16 bs_timoffset;
432203c4805SLuis R. Rodriguez 	u16 bs_bmissthreshold;
433203c4805SLuis R. Rodriguez 	u32 bs_sleepduration;
434203c4805SLuis R. Rodriguez 	u32 bs_tsfoor_threshold;
435203c4805SLuis R. Rodriguez };
436203c4805SLuis R. Rodriguez 
437203c4805SLuis R. Rodriguez struct chan_centers {
438203c4805SLuis R. Rodriguez 	u16 synth_center;
439203c4805SLuis R. Rodriguez 	u16 ctl_center;
440203c4805SLuis R. Rodriguez 	u16 ext_center;
441203c4805SLuis R. Rodriguez };
442203c4805SLuis R. Rodriguez 
443203c4805SLuis R. Rodriguez enum {
444203c4805SLuis R. Rodriguez 	ATH9K_RESET_POWER_ON,
445203c4805SLuis R. Rodriguez 	ATH9K_RESET_WARM,
446203c4805SLuis R. Rodriguez 	ATH9K_RESET_COLD,
447203c4805SLuis R. Rodriguez };
448203c4805SLuis R. Rodriguez 
449203c4805SLuis R. Rodriguez struct ath9k_hw_version {
450203c4805SLuis R. Rodriguez 	u32 magic;
451203c4805SLuis R. Rodriguez 	u16 devid;
452203c4805SLuis R. Rodriguez 	u16 subvendorid;
453203c4805SLuis R. Rodriguez 	u32 macVersion;
454203c4805SLuis R. Rodriguez 	u16 macRev;
455203c4805SLuis R. Rodriguez 	u16 phyRev;
456203c4805SLuis R. Rodriguez 	u16 analog5GhzRev;
457203c4805SLuis R. Rodriguez 	u16 analog2GhzRev;
458aeac355dSVasanthakumar Thiagarajan 	u16 subsysid;
459203c4805SLuis R. Rodriguez };
460203c4805SLuis R. Rodriguez 
461ff155a45SVasanthakumar Thiagarajan /* Generic TSF timer definitions */
462ff155a45SVasanthakumar Thiagarajan 
463ff155a45SVasanthakumar Thiagarajan #define ATH_MAX_GEN_TIMER	16
464ff155a45SVasanthakumar Thiagarajan 
465ff155a45SVasanthakumar Thiagarajan #define AR_GENTMR_BIT(_index)	(1 << (_index))
466ff155a45SVasanthakumar Thiagarajan 
467ff155a45SVasanthakumar Thiagarajan /*
46877c2061dSWalter Goldens  * Using de Bruijin sequence to look up 1's index in a 32 bit number
469ff155a45SVasanthakumar Thiagarajan  * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
470ff155a45SVasanthakumar Thiagarajan  */
471c90017ddSVasanthakumar Thiagarajan #define debruijn32 0x077CB531U
472ff155a45SVasanthakumar Thiagarajan 
473ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_configuration {
474ff155a45SVasanthakumar Thiagarajan 	u32 next_addr;
475ff155a45SVasanthakumar Thiagarajan 	u32 period_addr;
476ff155a45SVasanthakumar Thiagarajan 	u32 mode_addr;
477ff155a45SVasanthakumar Thiagarajan 	u32 mode_mask;
478ff155a45SVasanthakumar Thiagarajan };
479ff155a45SVasanthakumar Thiagarajan 
480ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer {
481ff155a45SVasanthakumar Thiagarajan 	void (*trigger)(void *arg);
482ff155a45SVasanthakumar Thiagarajan 	void (*overflow)(void *arg);
483ff155a45SVasanthakumar Thiagarajan 	void *arg;
484ff155a45SVasanthakumar Thiagarajan 	u8 index;
485ff155a45SVasanthakumar Thiagarajan };
486ff155a45SVasanthakumar Thiagarajan 
487ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer_table {
488ff155a45SVasanthakumar Thiagarajan 	u32 gen_timer_index[32];
489ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
490ff155a45SVasanthakumar Thiagarajan 	union {
491ff155a45SVasanthakumar Thiagarajan 		unsigned long timer_bits;
492ff155a45SVasanthakumar Thiagarajan 		u16 val;
493ff155a45SVasanthakumar Thiagarajan 	} timer_mask;
494ff155a45SVasanthakumar Thiagarajan };
495ff155a45SVasanthakumar Thiagarajan 
496d70357d5SLuis R. Rodriguez /**
497d70357d5SLuis R. Rodriguez  * struct ath_hw_private_ops - callbacks used internally by hardware code
498d70357d5SLuis R. Rodriguez  *
499d70357d5SLuis R. Rodriguez  * This structure contains private callbacks designed to only be used internally
500d70357d5SLuis R. Rodriguez  * by the hardware core.
501d70357d5SLuis R. Rodriguez  *
502795f5e2cSLuis R. Rodriguez  * @init_cal_settings: setup types of calibrations supported
503795f5e2cSLuis R. Rodriguez  * @init_cal: starts actual calibration
504795f5e2cSLuis R. Rodriguez  *
505d70357d5SLuis R. Rodriguez  * @init_mode_regs: Initializes mode registers
506991312d8SLuis R. Rodriguez  * @init_mode_gain_regs: Initialize TX/RX gain registers
507d70357d5SLuis R. Rodriguez  * @macversion_supported: If this specific mac revision is supported
5088fe65368SLuis R. Rodriguez  *
5098fe65368SLuis R. Rodriguez  * @rf_set_freq: change frequency
5108fe65368SLuis R. Rodriguez  * @spur_mitigate_freq: spur mitigation
5118fe65368SLuis R. Rodriguez  * @rf_alloc_ext_banks:
5128fe65368SLuis R. Rodriguez  * @rf_free_ext_banks:
5138fe65368SLuis R. Rodriguez  * @set_rf_regs:
51464773964SLuis R. Rodriguez  * @compute_pll_control: compute the PLL control value to use for
51564773964SLuis R. Rodriguez  *	AR_RTC_PLL_CONTROL for a given channel
516795f5e2cSLuis R. Rodriguez  * @setup_calibration: set up calibration
517795f5e2cSLuis R. Rodriguez  * @iscal_supported: used to query if a type of calibration is supported
518ac0bb767SLuis R. Rodriguez  *
519ac0bb767SLuis R. Rodriguez  * @ani_reset: reset ANI parameters to default values
520ac0bb767SLuis R. Rodriguez  * @ani_lower_immunity: lower the noise immunity level. The level controls
521ac0bb767SLuis R. Rodriguez  *	the power-based packet detection on hardware. If a power jump is
522ac0bb767SLuis R. Rodriguez  *	detected the adapter takes it as an indication that a packet has
523ac0bb767SLuis R. Rodriguez  *	arrived. The level ranges from 0-5. Each level corresponds to a
524ac0bb767SLuis R. Rodriguez  *	few dB more of noise immunity. If you have a strong time-varying
525ac0bb767SLuis R. Rodriguez  *	interference that is causing false detections (OFDM timing errors or
526ac0bb767SLuis R. Rodriguez  *	CCK timing errors) the level can be increased.
527e36b27afSLuis R. Rodriguez  * @ani_cache_ini_regs: cache the values for ANI from the initial
528e36b27afSLuis R. Rodriguez  *	register settings through the register initialization.
529d70357d5SLuis R. Rodriguez  */
530d70357d5SLuis R. Rodriguez struct ath_hw_private_ops {
531795f5e2cSLuis R. Rodriguez 	/* Calibration ops */
532d70357d5SLuis R. Rodriguez 	void (*init_cal_settings)(struct ath_hw *ah);
533795f5e2cSLuis R. Rodriguez 	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
534795f5e2cSLuis R. Rodriguez 
535d70357d5SLuis R. Rodriguez 	void (*init_mode_regs)(struct ath_hw *ah);
536991312d8SLuis R. Rodriguez 	void (*init_mode_gain_regs)(struct ath_hw *ah);
537d70357d5SLuis R. Rodriguez 	bool (*macversion_supported)(u32 macversion);
538795f5e2cSLuis R. Rodriguez 	void (*setup_calibration)(struct ath_hw *ah,
539795f5e2cSLuis R. Rodriguez 				  struct ath9k_cal_list *currCal);
540795f5e2cSLuis R. Rodriguez 	bool (*iscal_supported)(struct ath_hw *ah,
541795f5e2cSLuis R. Rodriguez 				enum ath9k_cal_types calType);
5428fe65368SLuis R. Rodriguez 
5438fe65368SLuis R. Rodriguez 	/* PHY ops */
5448fe65368SLuis R. Rodriguez 	int (*rf_set_freq)(struct ath_hw *ah,
5458fe65368SLuis R. Rodriguez 			   struct ath9k_channel *chan);
5468fe65368SLuis R. Rodriguez 	void (*spur_mitigate_freq)(struct ath_hw *ah,
5478fe65368SLuis R. Rodriguez 				   struct ath9k_channel *chan);
5488fe65368SLuis R. Rodriguez 	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
5498fe65368SLuis R. Rodriguez 	void (*rf_free_ext_banks)(struct ath_hw *ah);
5508fe65368SLuis R. Rodriguez 	bool (*set_rf_regs)(struct ath_hw *ah,
5518fe65368SLuis R. Rodriguez 			    struct ath9k_channel *chan,
5528fe65368SLuis R. Rodriguez 			    u16 modesIndex);
5538fe65368SLuis R. Rodriguez 	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
5548fe65368SLuis R. Rodriguez 	void (*init_bb)(struct ath_hw *ah,
5558fe65368SLuis R. Rodriguez 			struct ath9k_channel *chan);
5568fe65368SLuis R. Rodriguez 	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
5578fe65368SLuis R. Rodriguez 	void (*olc_init)(struct ath_hw *ah);
5588fe65368SLuis R. Rodriguez 	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
5598fe65368SLuis R. Rodriguez 	void (*mark_phy_inactive)(struct ath_hw *ah);
5608fe65368SLuis R. Rodriguez 	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
5618fe65368SLuis R. Rodriguez 	bool (*rfbus_req)(struct ath_hw *ah);
5628fe65368SLuis R. Rodriguez 	void (*rfbus_done)(struct ath_hw *ah);
5638fe65368SLuis R. Rodriguez 	void (*enable_rfkill)(struct ath_hw *ah);
5648fe65368SLuis R. Rodriguez 	void (*restore_chainmask)(struct ath_hw *ah);
5658fe65368SLuis R. Rodriguez 	void (*set_diversity)(struct ath_hw *ah, bool value);
56664773964SLuis R. Rodriguez 	u32 (*compute_pll_control)(struct ath_hw *ah,
56764773964SLuis R. Rodriguez 				   struct ath9k_channel *chan);
568c16fcb49SFelix Fietkau 	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
569c16fcb49SFelix Fietkau 			    int param);
570641d9921SFelix Fietkau 	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
571ac0bb767SLuis R. Rodriguez 
572ac0bb767SLuis R. Rodriguez 	/* ANI */
57340346b66SLuis R. Rodriguez 	void (*ani_reset)(struct ath_hw *ah, bool is_scanning);
574ac0bb767SLuis R. Rodriguez 	void (*ani_lower_immunity)(struct ath_hw *ah);
575e36b27afSLuis R. Rodriguez 	void (*ani_cache_ini_regs)(struct ath_hw *ah);
576d70357d5SLuis R. Rodriguez };
577d70357d5SLuis R. Rodriguez 
578d70357d5SLuis R. Rodriguez /**
579d70357d5SLuis R. Rodriguez  * struct ath_hw_ops - callbacks used by hardware code and driver code
580d70357d5SLuis R. Rodriguez  *
581d70357d5SLuis R. Rodriguez  * This structure contains callbacks designed to to be used internally by
582d70357d5SLuis R. Rodriguez  * hardware code and also by the lower level driver.
583d70357d5SLuis R. Rodriguez  *
584d70357d5SLuis R. Rodriguez  * @config_pci_powersave:
585795f5e2cSLuis R. Rodriguez  * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
586ac0bb767SLuis R. Rodriguez  *
587ac0bb767SLuis R. Rodriguez  * @ani_proc_mib_event: process MIB events, this would happen upon specific ANI
588ac0bb767SLuis R. Rodriguez  *	thresholds being reached or having overflowed.
589ac0bb767SLuis R. Rodriguez  * @ani_monitor: called periodically by the core driver to collect
590ac0bb767SLuis R. Rodriguez  *	MIB stats and adjust ANI if specific thresholds have been reached.
591d70357d5SLuis R. Rodriguez  */
592d70357d5SLuis R. Rodriguez struct ath_hw_ops {
593d70357d5SLuis R. Rodriguez 	void (*config_pci_powersave)(struct ath_hw *ah,
594d70357d5SLuis R. Rodriguez 				     int restore,
595d70357d5SLuis R. Rodriguez 				     int power_off);
596cee1f625SVasanthakumar Thiagarajan 	void (*rx_enable)(struct ath_hw *ah);
59787d5efbbSVasanthakumar Thiagarajan 	void (*set_desc_link)(void *ds, u32 link);
59887d5efbbSVasanthakumar Thiagarajan 	void (*get_desc_link)(void *ds, u32 **link);
599795f5e2cSLuis R. Rodriguez 	bool (*calibrate)(struct ath_hw *ah,
600795f5e2cSLuis R. Rodriguez 			  struct ath9k_channel *chan,
601795f5e2cSLuis R. Rodriguez 			  u8 rxchainmask,
602795f5e2cSLuis R. Rodriguez 			  bool longcal);
60355e82df4SVasanthakumar Thiagarajan 	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
604cc610ac0SVasanthakumar Thiagarajan 	void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
605cc610ac0SVasanthakumar Thiagarajan 			    bool is_firstseg, bool is_is_lastseg,
606cc610ac0SVasanthakumar Thiagarajan 			    const void *ds0, dma_addr_t buf_addr,
607cc610ac0SVasanthakumar Thiagarajan 			    unsigned int qcu);
608cc610ac0SVasanthakumar Thiagarajan 	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
609cc610ac0SVasanthakumar Thiagarajan 			   struct ath_tx_status *ts);
610cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
611cc610ac0SVasanthakumar Thiagarajan 			      u32 pktLen, enum ath9k_pkt_type type,
612cc610ac0SVasanthakumar Thiagarajan 			      u32 txPower, u32 keyIx,
613cc610ac0SVasanthakumar Thiagarajan 			      enum ath9k_key_type keyType,
614cc610ac0SVasanthakumar Thiagarajan 			      u32 flags);
615cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
616cc610ac0SVasanthakumar Thiagarajan 				void *lastds,
617cc610ac0SVasanthakumar Thiagarajan 				u32 durUpdateEn, u32 rtsctsRate,
618cc610ac0SVasanthakumar Thiagarajan 				u32 rtsctsDuration,
619cc610ac0SVasanthakumar Thiagarajan 				struct ath9k_11n_rate_series series[],
620cc610ac0SVasanthakumar Thiagarajan 				u32 nseries, u32 flags);
621cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
622cc610ac0SVasanthakumar Thiagarajan 				  u32 aggrLen);
623cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
624cc610ac0SVasanthakumar Thiagarajan 				   u32 numDelims);
625cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
626cc610ac0SVasanthakumar Thiagarajan 	void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
627cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
628cc610ac0SVasanthakumar Thiagarajan 				     u32 burstDuration);
629cc610ac0SVasanthakumar Thiagarajan 	void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
630cc610ac0SVasanthakumar Thiagarajan 				       u32 vmf);
631ac0bb767SLuis R. Rodriguez 
632ac0bb767SLuis R. Rodriguez 	void (*ani_proc_mib_event)(struct ath_hw *ah);
633ac0bb767SLuis R. Rodriguez 	void (*ani_monitor)(struct ath_hw *ah, struct ath9k_channel *chan);
634d70357d5SLuis R. Rodriguez };
635d70357d5SLuis R. Rodriguez 
636f2552e28SFelix Fietkau struct ath_nf_limits {
637f2552e28SFelix Fietkau 	s16 max;
638f2552e28SFelix Fietkau 	s16 min;
639f2552e28SFelix Fietkau 	s16 nominal;
640f2552e28SFelix Fietkau };
641f2552e28SFelix Fietkau 
642203c4805SLuis R. Rodriguez struct ath_hw {
643b002a4a9SLuis R. Rodriguez 	struct ieee80211_hw *hw;
64427c51f1aSLuis R. Rodriguez 	struct ath_common common;
645203c4805SLuis R. Rodriguez 	struct ath9k_hw_version hw_version;
646203c4805SLuis R. Rodriguez 	struct ath9k_ops_config config;
647203c4805SLuis R. Rodriguez 	struct ath9k_hw_capabilities caps;
648203c4805SLuis R. Rodriguez 	struct ath9k_channel channels[38];
649203c4805SLuis R. Rodriguez 	struct ath9k_channel *curchan;
650203c4805SLuis R. Rodriguez 
651203c4805SLuis R. Rodriguez 	union {
652203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_def def;
653203c4805SLuis R. Rodriguez 		struct ar5416_eeprom_4k map4k;
654475f5989SLuis R. Rodriguez 		struct ar9287_eeprom map9287;
65515c9ee7aSSenthil Balasubramanian 		struct ar9300_eeprom ar9300_eep;
656203c4805SLuis R. Rodriguez 	} eeprom;
657203c4805SLuis R. Rodriguez 	const struct eeprom_ops *eep_ops;
658203c4805SLuis R. Rodriguez 
659203c4805SLuis R. Rodriguez 	bool sw_mgmt_crypto;
660203c4805SLuis R. Rodriguez 	bool is_pciexpress;
6612eb46d9bSPavel Roskin 	bool need_an_top2_fixup;
662203c4805SLuis R. Rodriguez 	u16 tx_trig_level;
663f2552e28SFelix Fietkau 
664bbacee13SFelix Fietkau 	u32 nf_regs[6];
665f2552e28SFelix Fietkau 	struct ath_nf_limits nf_2g;
666f2552e28SFelix Fietkau 	struct ath_nf_limits nf_5g;
667203c4805SLuis R. Rodriguez 	u16 rfsilent;
668203c4805SLuis R. Rodriguez 	u32 rfkill_gpio;
669203c4805SLuis R. Rodriguez 	u32 rfkill_polarity;
670203c4805SLuis R. Rodriguez 	u32 ah_flags;
671203c4805SLuis R. Rodriguez 
672d7e7d229SLuis R. Rodriguez 	bool htc_reset_init;
673d7e7d229SLuis R. Rodriguez 
674203c4805SLuis R. Rodriguez 	enum nl80211_iftype opmode;
675203c4805SLuis R. Rodriguez 	enum ath9k_power_mode power_mode;
676203c4805SLuis R. Rodriguez 
677*20bd2a09SFelix Fietkau 	struct ath9k_hw_cal_data *caldata;
678a13883b0SSujith 	struct ath9k_pacal_info pacal_info;
679203c4805SLuis R. Rodriguez 	struct ar5416Stats stats;
680203c4805SLuis R. Rodriguez 	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
681203c4805SLuis R. Rodriguez 
682203c4805SLuis R. Rodriguez 	int16_t curchan_rad_index;
6833069168cSPavel Roskin 	enum ath9k_int imask;
68474bad5cbSPavel Roskin 	u32 imrs2_reg;
685203c4805SLuis R. Rodriguez 	u32 txok_interrupt_mask;
686203c4805SLuis R. Rodriguez 	u32 txerr_interrupt_mask;
687203c4805SLuis R. Rodriguez 	u32 txdesc_interrupt_mask;
688203c4805SLuis R. Rodriguez 	u32 txeol_interrupt_mask;
689203c4805SLuis R. Rodriguez 	u32 txurn_interrupt_mask;
690203c4805SLuis R. Rodriguez 	bool chip_fullsleep;
691203c4805SLuis R. Rodriguez 	u32 atim_window;
692203c4805SLuis R. Rodriguez 
693203c4805SLuis R. Rodriguez 	/* Calibration */
694cbfe9468SSujith 	enum ath9k_cal_types supp_cals;
695cbfe9468SSujith 	struct ath9k_cal_list iq_caldata;
696cbfe9468SSujith 	struct ath9k_cal_list adcgain_caldata;
697cbfe9468SSujith 	struct ath9k_cal_list adcdc_calinitdata;
698cbfe9468SSujith 	struct ath9k_cal_list adcdc_caldata;
699df23acaaSLuis R. Rodriguez 	struct ath9k_cal_list tempCompCalData;
700cbfe9468SSujith 	struct ath9k_cal_list *cal_list;
701cbfe9468SSujith 	struct ath9k_cal_list *cal_list_last;
702cbfe9468SSujith 	struct ath9k_cal_list *cal_list_curr;
703203c4805SLuis R. Rodriguez #define totalPowerMeasI meas0.unsign
704203c4805SLuis R. Rodriguez #define totalPowerMeasQ meas1.unsign
705203c4805SLuis R. Rodriguez #define totalIqCorrMeas meas2.sign
706203c4805SLuis R. Rodriguez #define totalAdcIOddPhase  meas0.unsign
707203c4805SLuis R. Rodriguez #define totalAdcIEvenPhase meas1.unsign
708203c4805SLuis R. Rodriguez #define totalAdcQOddPhase  meas2.unsign
709203c4805SLuis R. Rodriguez #define totalAdcQEvenPhase meas3.unsign
710203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIOddPhase  meas0.sign
711203c4805SLuis R. Rodriguez #define totalAdcDcOffsetIEvenPhase meas1.sign
712203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQOddPhase  meas2.sign
713203c4805SLuis R. Rodriguez #define totalAdcDcOffsetQEvenPhase meas3.sign
714203c4805SLuis R. Rodriguez 	union {
715203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
716203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
717203c4805SLuis R. Rodriguez 	} meas0;
718203c4805SLuis R. Rodriguez 	union {
719203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
720203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
721203c4805SLuis R. Rodriguez 	} meas1;
722203c4805SLuis R. Rodriguez 	union {
723203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
724203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
725203c4805SLuis R. Rodriguez 	} meas2;
726203c4805SLuis R. Rodriguez 	union {
727203c4805SLuis R. Rodriguez 		u32 unsign[AR5416_MAX_CHAINS];
728203c4805SLuis R. Rodriguez 		int32_t sign[AR5416_MAX_CHAINS];
729203c4805SLuis R. Rodriguez 	} meas3;
730203c4805SLuis R. Rodriguez 	u16 cal_samples;
731203c4805SLuis R. Rodriguez 
732203c4805SLuis R. Rodriguez 	u32 sta_id1_defaults;
733203c4805SLuis R. Rodriguez 	u32 misc_mode;
734203c4805SLuis R. Rodriguez 	enum {
735203c4805SLuis R. Rodriguez 		AUTO_32KHZ,
736203c4805SLuis R. Rodriguez 		USE_32KHZ,
737203c4805SLuis R. Rodriguez 		DONT_USE_32KHZ,
738203c4805SLuis R. Rodriguez 	} enable_32kHz_clock;
739203c4805SLuis R. Rodriguez 
740d70357d5SLuis R. Rodriguez 	/* Private to hardware code */
741d70357d5SLuis R. Rodriguez 	struct ath_hw_private_ops private_ops;
742d70357d5SLuis R. Rodriguez 	/* Accessed by the lower level driver */
743d70357d5SLuis R. Rodriguez 	struct ath_hw_ops ops;
744d70357d5SLuis R. Rodriguez 
745e68a060bSLuis R. Rodriguez 	/* Used to program the radio on non single-chip devices */
746203c4805SLuis R. Rodriguez 	u32 *analogBank0Data;
747203c4805SLuis R. Rodriguez 	u32 *analogBank1Data;
748203c4805SLuis R. Rodriguez 	u32 *analogBank2Data;
749203c4805SLuis R. Rodriguez 	u32 *analogBank3Data;
750203c4805SLuis R. Rodriguez 	u32 *analogBank6Data;
751203c4805SLuis R. Rodriguez 	u32 *analogBank6TPCData;
752203c4805SLuis R. Rodriguez 	u32 *analogBank7Data;
753203c4805SLuis R. Rodriguez 	u32 *addac5416_21;
754203c4805SLuis R. Rodriguez 	u32 *bank6Temp;
755203c4805SLuis R. Rodriguez 
756597a94b3SFelix Fietkau 	u8 txpower_limit;
757203c4805SLuis R. Rodriguez 	int16_t txpower_indexoffset;
758e239d859SFelix Fietkau 	int coverage_class;
759203c4805SLuis R. Rodriguez 	u32 beacon_interval;
760203c4805SLuis R. Rodriguez 	u32 slottime;
761203c4805SLuis R. Rodriguez 	u32 globaltxtimeout;
762203c4805SLuis R. Rodriguez 
763203c4805SLuis R. Rodriguez 	/* ANI */
764203c4805SLuis R. Rodriguez 	u32 proc_phyerr;
765203c4805SLuis R. Rodriguez 	u32 aniperiod;
766203c4805SLuis R. Rodriguez 	struct ar5416AniState *curani;
767203c4805SLuis R. Rodriguez 	struct ar5416AniState ani[255];
768203c4805SLuis R. Rodriguez 	int totalSizeDesired[5];
769203c4805SLuis R. Rodriguez 	int coarse_high[5];
770203c4805SLuis R. Rodriguez 	int coarse_low[5];
771203c4805SLuis R. Rodriguez 	int firpwr[5];
772203c4805SLuis R. Rodriguez 	enum ath9k_ani_cmd ani_function;
773203c4805SLuis R. Rodriguez 
774af03abecSLuis R. Rodriguez 	/* Bluetooth coexistance */
775766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw btcoex_hw;
776af03abecSLuis R. Rodriguez 
777203c4805SLuis R. Rodriguez 	u32 intr_txqs;
778203c4805SLuis R. Rodriguez 	u8 txchainmask;
779203c4805SLuis R. Rodriguez 	u8 rxchainmask;
780203c4805SLuis R. Rodriguez 
781203c4805SLuis R. Rodriguez 	u32 originalGain[22];
782203c4805SLuis R. Rodriguez 	int initPDADC;
783203c4805SLuis R. Rodriguez 	int PDADCdelta;
78408fc5c1bSVivek Natarajan 	u8 led_pin;
785203c4805SLuis R. Rodriguez 
786203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModes;
787203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniCommon;
788203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank0;
789203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBB_RfGain;
790203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank1;
791203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank2;
792203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank3;
793203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6;
794203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank6TPC;
795203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniBank7;
796203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniAddac;
797203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdes;
79813ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniPcieSerdesLowPower;
799203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesAdditional;
800203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesRxGain;
801203c4805SLuis R. Rodriguez 	struct ar5416IniArray iniModesTxGain;
8028564328dSLuis R. Rodriguez 	struct ar5416IniArray iniModes_9271_1_0_only;
803193cd458SSujith 	struct ar5416IniArray iniCckfirNormal;
804193cd458SSujith 	struct ar5416IniArray iniCckfirJapan2484;
80570807e99SSujith 	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
80670807e99SSujith 	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
80770807e99SSujith 	struct ar5416IniArray iniModes_9271_ANI_reg;
80870807e99SSujith 	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
80970807e99SSujith 	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
810ff155a45SVasanthakumar Thiagarajan 
81113ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
81213ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
81313ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
81413ce3e99SLuis R. Rodriguez 	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
81513ce3e99SLuis R. Rodriguez 
816ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_trigger;
817ff155a45SVasanthakumar Thiagarajan 	u32 intr_gen_timer_thresh;
818ff155a45SVasanthakumar Thiagarajan 	struct ath_gen_timer_table hw_gen_timers;
819744d4025SVasanthakumar Thiagarajan 
820744d4025SVasanthakumar Thiagarajan 	struct ar9003_txs *ts_ring;
821744d4025SVasanthakumar Thiagarajan 	void *ts_start;
822744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_start;
823744d4025SVasanthakumar Thiagarajan 	u32 ts_paddr_end;
824744d4025SVasanthakumar Thiagarajan 	u16 ts_tail;
825744d4025SVasanthakumar Thiagarajan 	u8 ts_size;
826aea702b7SLuis R. Rodriguez 
827aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_last_status;
828aea702b7SLuis R. Rodriguez 	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
829717f6bedSFelix Fietkau 
830717f6bedSFelix Fietkau 	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
831717f6bedSFelix Fietkau 	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
8329a658d2bSLuis R. Rodriguez 	/*
8339a658d2bSLuis R. Rodriguez 	 * Store the permanent value of Reg 0x4004in WARegVal
8349a658d2bSLuis R. Rodriguez 	 * so we dont have to R/M/W. We should not be reading
8359a658d2bSLuis R. Rodriguez 	 * this register when in sleep states.
8369a658d2bSLuis R. Rodriguez 	 */
8379a658d2bSLuis R. Rodriguez 	u32 WARegVal;
838203c4805SLuis R. Rodriguez };
839203c4805SLuis R. Rodriguez 
8409e4bffd2SLuis R. Rodriguez static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
8419e4bffd2SLuis R. Rodriguez {
8429e4bffd2SLuis R. Rodriguez 	return &ah->common;
8439e4bffd2SLuis R. Rodriguez }
8449e4bffd2SLuis R. Rodriguez 
8459e4bffd2SLuis R. Rodriguez static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
8469e4bffd2SLuis R. Rodriguez {
8479e4bffd2SLuis R. Rodriguez 	return &(ath9k_hw_common(ah)->regulatory);
8489e4bffd2SLuis R. Rodriguez }
8499e4bffd2SLuis R. Rodriguez 
850d70357d5SLuis R. Rodriguez static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
851d70357d5SLuis R. Rodriguez {
852d70357d5SLuis R. Rodriguez 	return &ah->private_ops;
853d70357d5SLuis R. Rodriguez }
854d70357d5SLuis R. Rodriguez 
855d70357d5SLuis R. Rodriguez static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
856d70357d5SLuis R. Rodriguez {
857d70357d5SLuis R. Rodriguez 	return &ah->ops;
858d70357d5SLuis R. Rodriguez }
859d70357d5SLuis R. Rodriguez 
86054bd5006SFelix Fietkau static inline int sign_extend(int val, const int nbits)
86154bd5006SFelix Fietkau {
86254bd5006SFelix Fietkau 	int order = BIT(nbits-1);
86354bd5006SFelix Fietkau 	return (val ^ order) - order;
86454bd5006SFelix Fietkau }
86554bd5006SFelix Fietkau 
866f637cfd6SLuis R. Rodriguez /* Initialization, Detach, Reset */
867203c4805SLuis R. Rodriguez const char *ath9k_hw_probe(u16 vendorid, u16 devid);
868285f2ddaSSujith void ath9k_hw_deinit(struct ath_hw *ah);
869f637cfd6SLuis R. Rodriguez int ath9k_hw_init(struct ath_hw *ah);
870203c4805SLuis R. Rodriguez int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
871*20bd2a09SFelix Fietkau 		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
872a9a29ce6SGabor Juhos int ath9k_hw_fill_cap_info(struct ath_hw *ah);
8738fe65368SLuis R. Rodriguez u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
874203c4805SLuis R. Rodriguez 
875203c4805SLuis R. Rodriguez /* Key Cache Management */
876203c4805SLuis R. Rodriguez bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
877203c4805SLuis R. Rodriguez bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
878203c4805SLuis R. Rodriguez 				 const struct ath9k_keyval *k,
879203c4805SLuis R. Rodriguez 				 const u8 *mac);
880203c4805SLuis R. Rodriguez 
881203c4805SLuis R. Rodriguez /* GPIO / RFKILL / Antennae */
882203c4805SLuis R. Rodriguez void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
883203c4805SLuis R. Rodriguez u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
884203c4805SLuis R. Rodriguez void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
885203c4805SLuis R. Rodriguez 			 u32 ah_signal_type);
886203c4805SLuis R. Rodriguez void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
887203c4805SLuis R. Rodriguez u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
888203c4805SLuis R. Rodriguez void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
889203c4805SLuis R. Rodriguez 
890203c4805SLuis R. Rodriguez /* General Operation */
891203c4805SLuis R. Rodriguez bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
892203c4805SLuis R. Rodriguez u32 ath9k_hw_reverse_bits(u32 val, u32 n);
893203c4805SLuis R. Rodriguez bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
8944f0fc7c3SLuis R. Rodriguez u16 ath9k_hw_computetxtime(struct ath_hw *ah,
895545750d3SFelix Fietkau 			   u8 phy, int kbps,
896203c4805SLuis R. Rodriguez 			   u32 frameLen, u16 rateix, bool shortPreamble);
897203c4805SLuis R. Rodriguez void ath9k_hw_get_channel_centers(struct ath_hw *ah,
898203c4805SLuis R. Rodriguez 				  struct ath9k_channel *chan,
899203c4805SLuis R. Rodriguez 				  struct chan_centers *centers);
900203c4805SLuis R. Rodriguez u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
901203c4805SLuis R. Rodriguez void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
902203c4805SLuis R. Rodriguez bool ath9k_hw_phy_disable(struct ath_hw *ah);
903203c4805SLuis R. Rodriguez bool ath9k_hw_disable(struct ath_hw *ah);
9048fbff4b8SVasanthakumar Thiagarajan void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
905203c4805SLuis R. Rodriguez void ath9k_hw_setopmode(struct ath_hw *ah);
906203c4805SLuis R. Rodriguez void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
907f2b2143eSLuis R. Rodriguez void ath9k_hw_setbssidmask(struct ath_hw *ah);
908f2b2143eSLuis R. Rodriguez void ath9k_hw_write_associd(struct ath_hw *ah);
909203c4805SLuis R. Rodriguez u64 ath9k_hw_gettsf64(struct ath_hw *ah);
910203c4805SLuis R. Rodriguez void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
911203c4805SLuis R. Rodriguez void ath9k_hw_reset_tsf(struct ath_hw *ah);
91254e4cec6SSujith void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
9130005baf4SFelix Fietkau void ath9k_hw_init_global_settings(struct ath_hw *ah);
91425c56eecSLuis R. Rodriguez void ath9k_hw_set11nmac2040(struct ath_hw *ah);
915203c4805SLuis R. Rodriguez void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
916203c4805SLuis R. Rodriguez void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
917203c4805SLuis R. Rodriguez 				    const struct ath9k_beacon_state *bs);
918c9c99e5eSFelix Fietkau bool ath9k_hw_check_alive(struct ath_hw *ah);
919a91d75aeSLuis R. Rodriguez 
9209ecdef4bSLuis R. Rodriguez bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
921a91d75aeSLuis R. Rodriguez 
922ff155a45SVasanthakumar Thiagarajan /* Generic hw timer primitives */
923ff155a45SVasanthakumar Thiagarajan struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
924ff155a45SVasanthakumar Thiagarajan 					  void (*trigger)(void *),
925ff155a45SVasanthakumar Thiagarajan 					  void (*overflow)(void *),
926ff155a45SVasanthakumar Thiagarajan 					  void *arg,
927ff155a45SVasanthakumar Thiagarajan 					  u8 timer_index);
928cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_start(struct ath_hw *ah,
929cd9bf689SLuis R. Rodriguez 			      struct ath_gen_timer *timer,
930cd9bf689SLuis R. Rodriguez 			      u32 timer_next,
931cd9bf689SLuis R. Rodriguez 			      u32 timer_period);
932cd9bf689SLuis R. Rodriguez void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
933cd9bf689SLuis R. Rodriguez 
934ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
935ff155a45SVasanthakumar Thiagarajan void ath_gen_timer_isr(struct ath_hw *hw);
9361773912bSVasanthakumar Thiagarajan u32 ath9k_hw_gettsf32(struct ath_hw *ah);
937ff155a45SVasanthakumar Thiagarajan 
938f934c4d9SLuis R. Rodriguez void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
9392da4f01aSLuis R. Rodriguez 
94005020d23SSujith /* HTC */
94105020d23SSujith void ath9k_hw_htc_resetinit(struct ath_hw *ah);
94205020d23SSujith 
9438fe65368SLuis R. Rodriguez /* PHY */
9448fe65368SLuis R. Rodriguez void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
9458fe65368SLuis R. Rodriguez 				   u32 *coef_mantissa, u32 *coef_exponent);
9468fe65368SLuis R. Rodriguez 
947ebd5a14aSLuis R. Rodriguez /*
948ebd5a14aSLuis R. Rodriguez  * Code Specific to AR5008, AR9001 or AR9002,
949ebd5a14aSLuis R. Rodriguez  * we stuff these here to avoid callbacks for AR9003.
950ebd5a14aSLuis R. Rodriguez  */
951d8f492b7SLuis R. Rodriguez void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
952ebd5a14aSLuis R. Rodriguez int ar9002_hw_rf_claim(struct ath_hw *ah);
95378ec2677SLuis R. Rodriguez void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
954e9141f71SSujith void ar9002_hw_update_async_fifo(struct ath_hw *ah);
9556c94fdc9SLuis R. Rodriguez void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
956d8f492b7SLuis R. Rodriguez 
957641d9921SFelix Fietkau /*
958aea702b7SLuis R. Rodriguez  * Code specific to AR9003, we stuff these here to avoid callbacks
959641d9921SFelix Fietkau  * for older families
960641d9921SFelix Fietkau  */
961aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
962aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
963aea702b7SLuis R. Rodriguez void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
964717f6bedSFelix Fietkau void ar9003_paprd_enable(struct ath_hw *ah, bool val);
965717f6bedSFelix Fietkau void ar9003_paprd_populate_single_table(struct ath_hw *ah,
966*20bd2a09SFelix Fietkau 					struct ath9k_hw_cal_data *caldata,
967717f6bedSFelix Fietkau 					int chain);
968*20bd2a09SFelix Fietkau int ar9003_paprd_create_curve(struct ath_hw *ah,
969*20bd2a09SFelix Fietkau 			      struct ath9k_hw_cal_data *caldata, int chain);
970717f6bedSFelix Fietkau int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
971717f6bedSFelix Fietkau int ar9003_paprd_init_table(struct ath_hw *ah);
972717f6bedSFelix Fietkau bool ar9003_paprd_is_done(struct ath_hw *ah);
973717f6bedSFelix Fietkau void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
974641d9921SFelix Fietkau 
975641d9921SFelix Fietkau /* Hardware family op attach helpers */
9768fe65368SLuis R. Rodriguez void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
9778525f280SLuis R. Rodriguez void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
9788525f280SLuis R. Rodriguez void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
9798fe65368SLuis R. Rodriguez 
980795f5e2cSLuis R. Rodriguez void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
981795f5e2cSLuis R. Rodriguez void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
982795f5e2cSLuis R. Rodriguez 
983b3950e6aSLuis R. Rodriguez void ar9002_hw_attach_ops(struct ath_hw *ah);
984b3950e6aSLuis R. Rodriguez void ar9003_hw_attach_ops(struct ath_hw *ah);
985b3950e6aSLuis R. Rodriguez 
986ac0bb767SLuis R. Rodriguez /*
987ac0bb767SLuis R. Rodriguez  * ANI work can be shared between all families but a next
988ac0bb767SLuis R. Rodriguez  * generation implementation of ANI will be used only for AR9003 only
989ac0bb767SLuis R. Rodriguez  * for now as the other families still need to be tested with the same
990e36b27afSLuis R. Rodriguez  * next generation ANI. Feel free to start testing it though for the
991e36b27afSLuis R. Rodriguez  * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
992ac0bb767SLuis R. Rodriguez  */
993e36b27afSLuis R. Rodriguez extern int modparam_force_new_ani;
994ac0bb767SLuis R. Rodriguez void ath9k_hw_attach_ani_ops_old(struct ath_hw *ah);
995e36b27afSLuis R. Rodriguez void ath9k_hw_attach_ani_ops_new(struct ath_hw *ah);
996ac0bb767SLuis R. Rodriguez 
9977b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_CTRL	0x70
9987b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L0S	1
9997b6840abSVasanthakumar Thiagarajan #define ATH_PCIE_CAP_LINK_L1	2
10007b6840abSVasanthakumar Thiagarajan 
100173377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_CCK		22
100273377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
100373377256SLuis R. Rodriguez #define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
100473377256SLuis R. Rodriguez #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
100573377256SLuis R. Rodriguez 
1006203c4805SLuis R. Rodriguez #endif
1007