1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef EEPROM_H 18203c4805SLuis R. Rodriguez #define EEPROM_H 19203c4805SLuis R. Rodriguez 20d3236553SJohannes Berg #include <net/cfg80211.h> 21203c4805SLuis R. Rodriguez 22203c4805SLuis R. Rodriguez #define AH_USE_EEPROM 0x1 23203c4805SLuis R. Rodriguez 24203c4805SLuis R. Rodriguez #ifdef __BIG_ENDIAN 25203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC 0x5aa5 26203c4805SLuis R. Rodriguez #else 27203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC 0xa55a 28203c4805SLuis R. Rodriguez #endif 29203c4805SLuis R. Rodriguez 30203c4805SLuis R. Rodriguez #define CTRY_DEBUG 0x1ff 31203c4805SLuis R. Rodriguez #define CTRY_DEFAULT 0 32203c4805SLuis R. Rodriguez 33203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001 34203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_AES_DIS 0x0002 35203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004 36203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008 37203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0 38203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_MAXQCU_S 4 39203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200 40203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000 41203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12 42203c4805SLuis R. Rodriguez 43203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040 44203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080 45203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100 46203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200 47203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400 48203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800 49203c4805SLuis R. Rodriguez 50203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000 51203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000 52203c4805SLuis R. Rodriguez 53203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC_OFFSET 0x0 54203c4805SLuis R. Rodriguez #define AR5416_EEPROM_S 2 55203c4805SLuis R. Rodriguez #define AR5416_EEPROM_OFFSET 0x2000 56203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAX 0xae0 57203c4805SLuis R. Rodriguez 58203c4805SLuis R. Rodriguez #define AR5416_EEPROM_START_ADDR \ 59203c4805SLuis R. Rodriguez (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200 60203c4805SLuis R. Rodriguez 61203c4805SLuis R. Rodriguez #define SD_NO_CTL 0xE0 62203c4805SLuis R. Rodriguez #define NO_CTL 0xff 63203c4805SLuis R. Rodriguez #define CTL_MODE_M 7 64203c4805SLuis R. Rodriguez #define CTL_11A 0 65203c4805SLuis R. Rodriguez #define CTL_11B 1 66203c4805SLuis R. Rodriguez #define CTL_11G 2 67203c4805SLuis R. Rodriguez #define CTL_2GHT20 5 68203c4805SLuis R. Rodriguez #define CTL_5GHT20 6 69203c4805SLuis R. Rodriguez #define CTL_2GHT40 7 70203c4805SLuis R. Rodriguez #define CTL_5GHT40 8 71203c4805SLuis R. Rodriguez 72203c4805SLuis R. Rodriguez #define EXT_ADDITIVE (0x8000) 73203c4805SLuis R. Rodriguez #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE) 74203c4805SLuis R. Rodriguez #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE) 75203c4805SLuis R. Rodriguez #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE) 76203c4805SLuis R. Rodriguez 77203c4805SLuis R. Rodriguez #define SUB_NUM_CTL_MODES_AT_5G_40 2 78203c4805SLuis R. Rodriguez #define SUB_NUM_CTL_MODES_AT_2G_40 3 79203c4805SLuis R. Rodriguez 80203c4805SLuis R. Rodriguez #define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */ 81203c4805SLuis R. Rodriguez #define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */ 82203c4805SLuis R. Rodriguez 83203c4805SLuis R. Rodriguez /* 84203c4805SLuis R. Rodriguez * For AR9285 and later chipsets, the following bits are not being programmed 85203c4805SLuis R. Rodriguez * in EEPROM and so need to be enabled always. 86203c4805SLuis R. Rodriguez * 87203c4805SLuis R. Rodriguez * Bit 0: en_fcc_mid 88203c4805SLuis R. Rodriguez * Bit 1: en_jap_mid 89203c4805SLuis R. Rodriguez * Bit 2: en_fcc_dfs_ht40 90203c4805SLuis R. Rodriguez * Bit 3: en_jap_ht40 91203c4805SLuis R. Rodriguez * Bit 4: en_jap_dfs_ht40 92203c4805SLuis R. Rodriguez */ 93203c4805SLuis R. Rodriguez #define AR9285_RDEXT_DEFAULT 0x1F 94203c4805SLuis R. Rodriguez 95203c4805SLuis R. Rodriguez #define AR_EEPROM_MAC(i) (0x1d+(i)) 96203c4805SLuis R. Rodriguez #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s)) 97203c4805SLuis R. Rodriguez #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5)) 98203c4805SLuis R. Rodriguez #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM)) 99203c4805SLuis R. Rodriguez 100203c4805SLuis R. Rodriguez #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) 101203c4805SLuis R. Rodriguez #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \ 102203c4805SLuis R. Rodriguez ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) 103203c4805SLuis R. Rodriguez 104203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c 105203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2 106203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_POLARITY 0x0002 107203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_POLARITY_S 1 108203c4805SLuis R. Rodriguez 109203c4805SLuis R. Rodriguez #define EEP_RFSILENT_ENABLED 0x0001 110203c4805SLuis R. Rodriguez #define EEP_RFSILENT_ENABLED_S 0 111203c4805SLuis R. Rodriguez #define EEP_RFSILENT_POLARITY 0x0002 112203c4805SLuis R. Rodriguez #define EEP_RFSILENT_POLARITY_S 1 113203c4805SLuis R. Rodriguez #define EEP_RFSILENT_GPIO_SEL 0x001c 114203c4805SLuis R. Rodriguez #define EEP_RFSILENT_GPIO_SEL_S 2 115203c4805SLuis R. Rodriguez 116203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_11A 0x01 117203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_11G 0x02 118203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_5G_HT40 0x04 119203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_2G_HT40 0x08 120203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_5G_HT20 0x10 121203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_2G_HT20 0x20 122203c4805SLuis R. Rodriguez 123203c4805SLuis R. Rodriguez #define AR5416_EEP_NO_BACK_VER 0x1 124203c4805SLuis R. Rodriguez #define AR5416_EEP_VER 0xE 125203c4805SLuis R. Rodriguez #define AR5416_EEP_VER_MINOR_MASK 0x0FFF 126203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_2 0x2 127203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_3 0x3 128203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_7 0x7 129203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_9 0x9 130203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_16 0x10 131203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_17 0x11 132203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_19 0x13 133203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_20 0x14 134203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_22 0x16 135203c4805SLuis R. Rodriguez 136203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_CAL_PIERS 8 137203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_CAL_PIERS 4 138203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_20_TARGET_POWERS 8 139203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_40_TARGET_POWERS 8 140203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_CCK_TARGET_POWERS 3 141203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_20_TARGET_POWERS 4 142203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_40_TARGET_POWERS 4 143203c4805SLuis R. Rodriguez #define AR5416_NUM_CTLS 24 144203c4805SLuis R. Rodriguez #define AR5416_NUM_BAND_EDGES 8 145203c4805SLuis R. Rodriguez #define AR5416_NUM_PD_GAINS 4 146203c4805SLuis R. Rodriguez #define AR5416_PD_GAINS_IN_MASK 4 147203c4805SLuis R. Rodriguez #define AR5416_PD_GAIN_ICEPTS 5 148203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MODAL_SPURS 5 149203c4805SLuis R. Rodriguez #define AR5416_MAX_RATE_POWER 63 150203c4805SLuis R. Rodriguez #define AR5416_NUM_PDADC_VALUES 128 151203c4805SLuis R. Rodriguez #define AR5416_BCHAN_UNUSED 0xFF 152203c4805SLuis R. Rodriguez #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64 153203c4805SLuis R. Rodriguez #define AR5416_MAX_CHAINS 3 154203c4805SLuis R. Rodriguez #define AR5416_PWR_TABLE_OFFSET -5 155203c4805SLuis R. Rodriguez 156203c4805SLuis R. Rodriguez /* Rx gain type values */ 157203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0 158203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1 159203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_ORIG 2 160203c4805SLuis R. Rodriguez 161203c4805SLuis R. Rodriguez /* Tx gain type values */ 162203c4805SLuis R. Rodriguez #define AR5416_EEP_TXGAIN_ORIGINAL 0 163203c4805SLuis R. Rodriguez #define AR5416_EEP_TXGAIN_HIGH_POWER 1 164203c4805SLuis R. Rodriguez 165203c4805SLuis R. Rodriguez #define AR5416_EEP4K_START_LOC 64 166203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3 167203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3 168203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3 169203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3 170203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_CTLS 12 171203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_BAND_EDGES 4 172203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_PD_GAINS 2 173203c4805SLuis R. Rodriguez #define AR5416_EEP4K_PD_GAINS_IN_MASK 4 174203c4805SLuis R. Rodriguez #define AR5416_EEP4K_PD_GAIN_ICEPTS 5 175203c4805SLuis R. Rodriguez #define AR5416_EEP4K_MAX_CHAINS 1 176203c4805SLuis R. Rodriguez 177203c4805SLuis R. Rodriguez #define AR9280_TX_GAIN_TABLE_SIZE 22 178203c4805SLuis R. Rodriguez 179203c4805SLuis R. Rodriguez enum eeprom_param { 180203c4805SLuis R. Rodriguez EEP_NFTHRESH_5, 181203c4805SLuis R. Rodriguez EEP_NFTHRESH_2, 182203c4805SLuis R. Rodriguez EEP_MAC_MSW, 183203c4805SLuis R. Rodriguez EEP_MAC_MID, 184203c4805SLuis R. Rodriguez EEP_MAC_LSW, 185203c4805SLuis R. Rodriguez EEP_REG_0, 186203c4805SLuis R. Rodriguez EEP_REG_1, 187203c4805SLuis R. Rodriguez EEP_OP_CAP, 188203c4805SLuis R. Rodriguez EEP_OP_MODE, 189203c4805SLuis R. Rodriguez EEP_RF_SILENT, 190203c4805SLuis R. Rodriguez EEP_OB_5, 191203c4805SLuis R. Rodriguez EEP_DB_5, 192203c4805SLuis R. Rodriguez EEP_OB_2, 193203c4805SLuis R. Rodriguez EEP_DB_2, 194203c4805SLuis R. Rodriguez EEP_MINOR_REV, 195203c4805SLuis R. Rodriguez EEP_TX_MASK, 196203c4805SLuis R. Rodriguez EEP_RX_MASK, 197203c4805SLuis R. Rodriguez EEP_RXGAIN_TYPE, 198203c4805SLuis R. Rodriguez EEP_TXGAIN_TYPE, 199203c4805SLuis R. Rodriguez EEP_OL_PWRCTRL, 200203c4805SLuis R. Rodriguez EEP_RC_CHAIN_MASK, 201203c4805SLuis R. Rodriguez EEP_DAC_HPWR_5G, 202203c4805SLuis R. Rodriguez EEP_FRAC_N_5G 203203c4805SLuis R. Rodriguez }; 204203c4805SLuis R. Rodriguez 205203c4805SLuis R. Rodriguez enum ar5416_rates { 206203c4805SLuis R. Rodriguez rate6mb, rate9mb, rate12mb, rate18mb, 207203c4805SLuis R. Rodriguez rate24mb, rate36mb, rate48mb, rate54mb, 208203c4805SLuis R. Rodriguez rate1l, rate2l, rate2s, rate5_5l, 209203c4805SLuis R. Rodriguez rate5_5s, rate11l, rate11s, rateXr, 210203c4805SLuis R. Rodriguez rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3, 211203c4805SLuis R. Rodriguez rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7, 212203c4805SLuis R. Rodriguez rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3, 213203c4805SLuis R. Rodriguez rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7, 214203c4805SLuis R. Rodriguez rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm, 215203c4805SLuis R. Rodriguez Ar5416RateSize 216203c4805SLuis R. Rodriguez }; 217203c4805SLuis R. Rodriguez 218203c4805SLuis R. Rodriguez enum ath9k_hal_freq_band { 219203c4805SLuis R. Rodriguez ATH9K_HAL_FREQ_BAND_5GHZ = 0, 220203c4805SLuis R. Rodriguez ATH9K_HAL_FREQ_BAND_2GHZ = 1 221203c4805SLuis R. Rodriguez }; 222203c4805SLuis R. Rodriguez 223203c4805SLuis R. Rodriguez struct base_eep_header { 224203c4805SLuis R. Rodriguez u16 length; 225203c4805SLuis R. Rodriguez u16 checksum; 226203c4805SLuis R. Rodriguez u16 version; 227203c4805SLuis R. Rodriguez u8 opCapFlags; 228203c4805SLuis R. Rodriguez u8 eepMisc; 229203c4805SLuis R. Rodriguez u16 regDmn[2]; 230203c4805SLuis R. Rodriguez u8 macAddr[6]; 231203c4805SLuis R. Rodriguez u8 rxMask; 232203c4805SLuis R. Rodriguez u8 txMask; 233203c4805SLuis R. Rodriguez u16 rfSilent; 234203c4805SLuis R. Rodriguez u16 blueToothOptions; 235203c4805SLuis R. Rodriguez u16 deviceCap; 236203c4805SLuis R. Rodriguez u32 binBuildNumber; 237203c4805SLuis R. Rodriguez u8 deviceType; 238203c4805SLuis R. Rodriguez u8 pwdclkind; 239203c4805SLuis R. Rodriguez u8 futureBase_1[2]; 240203c4805SLuis R. Rodriguez u8 rxGainType; 241203c4805SLuis R. Rodriguez u8 dacHiPwrMode_5G; 242203c4805SLuis R. Rodriguez u8 openLoopPwrCntl; 243203c4805SLuis R. Rodriguez u8 dacLpMode; 244203c4805SLuis R. Rodriguez u8 txGainType; 245203c4805SLuis R. Rodriguez u8 rcChainMask; 246203c4805SLuis R. Rodriguez u8 desiredScaleCCK; 247203c4805SLuis R. Rodriguez u8 power_table_offset; 248203c4805SLuis R. Rodriguez u8 frac_n_5g; 249203c4805SLuis R. Rodriguez u8 futureBase_3[21]; 250203c4805SLuis R. Rodriguez } __packed; 251203c4805SLuis R. Rodriguez 252203c4805SLuis R. Rodriguez struct base_eep_header_4k { 253203c4805SLuis R. Rodriguez u16 length; 254203c4805SLuis R. Rodriguez u16 checksum; 255203c4805SLuis R. Rodriguez u16 version; 256203c4805SLuis R. Rodriguez u8 opCapFlags; 257203c4805SLuis R. Rodriguez u8 eepMisc; 258203c4805SLuis R. Rodriguez u16 regDmn[2]; 259203c4805SLuis R. Rodriguez u8 macAddr[6]; 260203c4805SLuis R. Rodriguez u8 rxMask; 261203c4805SLuis R. Rodriguez u8 txMask; 262203c4805SLuis R. Rodriguez u16 rfSilent; 263203c4805SLuis R. Rodriguez u16 blueToothOptions; 264203c4805SLuis R. Rodriguez u16 deviceCap; 265203c4805SLuis R. Rodriguez u32 binBuildNumber; 266203c4805SLuis R. Rodriguez u8 deviceType; 267203c4805SLuis R. Rodriguez u8 txGainType; 268203c4805SLuis R. Rodriguez } __packed; 269203c4805SLuis R. Rodriguez 270203c4805SLuis R. Rodriguez 271203c4805SLuis R. Rodriguez struct spur_chan { 272203c4805SLuis R. Rodriguez u16 spurChan; 273203c4805SLuis R. Rodriguez u8 spurRangeLow; 274203c4805SLuis R. Rodriguez u8 spurRangeHigh; 275203c4805SLuis R. Rodriguez } __packed; 276203c4805SLuis R. Rodriguez 277203c4805SLuis R. Rodriguez struct modal_eep_header { 278203c4805SLuis R. Rodriguez u32 antCtrlChain[AR5416_MAX_CHAINS]; 279203c4805SLuis R. Rodriguez u32 antCtrlCommon; 280203c4805SLuis R. Rodriguez u8 antennaGainCh[AR5416_MAX_CHAINS]; 281203c4805SLuis R. Rodriguez u8 switchSettling; 282203c4805SLuis R. Rodriguez u8 txRxAttenCh[AR5416_MAX_CHAINS]; 283203c4805SLuis R. Rodriguez u8 rxTxMarginCh[AR5416_MAX_CHAINS]; 284203c4805SLuis R. Rodriguez u8 adcDesiredSize; 285203c4805SLuis R. Rodriguez u8 pgaDesiredSize; 286203c4805SLuis R. Rodriguez u8 xlnaGainCh[AR5416_MAX_CHAINS]; 287203c4805SLuis R. Rodriguez u8 txEndToXpaOff; 288203c4805SLuis R. Rodriguez u8 txEndToRxOn; 289203c4805SLuis R. Rodriguez u8 txFrameToXpaOn; 290203c4805SLuis R. Rodriguez u8 thresh62; 291203c4805SLuis R. Rodriguez u8 noiseFloorThreshCh[AR5416_MAX_CHAINS]; 292203c4805SLuis R. Rodriguez u8 xpdGain; 293203c4805SLuis R. Rodriguez u8 xpd; 294203c4805SLuis R. Rodriguez u8 iqCalICh[AR5416_MAX_CHAINS]; 295203c4805SLuis R. Rodriguez u8 iqCalQCh[AR5416_MAX_CHAINS]; 296203c4805SLuis R. Rodriguez u8 pdGainOverlap; 297203c4805SLuis R. Rodriguez u8 ob; 298203c4805SLuis R. Rodriguez u8 db; 299203c4805SLuis R. Rodriguez u8 xpaBiasLvl; 300203c4805SLuis R. Rodriguez u8 pwrDecreaseFor2Chain; 301203c4805SLuis R. Rodriguez u8 pwrDecreaseFor3Chain; 302203c4805SLuis R. Rodriguez u8 txFrameToDataStart; 303203c4805SLuis R. Rodriguez u8 txFrameToPaOn; 304203c4805SLuis R. Rodriguez u8 ht40PowerIncForPdadc; 305203c4805SLuis R. Rodriguez u8 bswAtten[AR5416_MAX_CHAINS]; 306203c4805SLuis R. Rodriguez u8 bswMargin[AR5416_MAX_CHAINS]; 307203c4805SLuis R. Rodriguez u8 swSettleHt40; 308203c4805SLuis R. Rodriguez u8 xatten2Db[AR5416_MAX_CHAINS]; 309203c4805SLuis R. Rodriguez u8 xatten2Margin[AR5416_MAX_CHAINS]; 310203c4805SLuis R. Rodriguez u8 ob_ch1; 311203c4805SLuis R. Rodriguez u8 db_ch1; 312203c4805SLuis R. Rodriguez u8 useAnt1:1, 313203c4805SLuis R. Rodriguez force_xpaon:1, 314203c4805SLuis R. Rodriguez local_bias:1, 315203c4805SLuis R. Rodriguez femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1; 316203c4805SLuis R. Rodriguez u8 miscBits; 317203c4805SLuis R. Rodriguez u16 xpaBiasLvlFreq[3]; 318203c4805SLuis R. Rodriguez u8 futureModal[6]; 319203c4805SLuis R. Rodriguez 320203c4805SLuis R. Rodriguez struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS]; 321203c4805SLuis R. Rodriguez } __packed; 322203c4805SLuis R. Rodriguez 323203c4805SLuis R. Rodriguez struct calDataPerFreqOpLoop { 324203c4805SLuis R. Rodriguez u8 pwrPdg[2][5]; 325203c4805SLuis R. Rodriguez u8 vpdPdg[2][5]; 326203c4805SLuis R. Rodriguez u8 pcdac[2][5]; 327203c4805SLuis R. Rodriguez u8 empty[2][5]; 328203c4805SLuis R. Rodriguez } __packed; 329203c4805SLuis R. Rodriguez 330203c4805SLuis R. Rodriguez struct modal_eep_4k_header { 331203c4805SLuis R. Rodriguez u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS]; 332203c4805SLuis R. Rodriguez u32 antCtrlCommon; 333203c4805SLuis R. Rodriguez u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS]; 334203c4805SLuis R. Rodriguez u8 switchSettling; 335203c4805SLuis R. Rodriguez u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS]; 336203c4805SLuis R. Rodriguez u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS]; 337203c4805SLuis R. Rodriguez u8 adcDesiredSize; 338203c4805SLuis R. Rodriguez u8 pgaDesiredSize; 339203c4805SLuis R. Rodriguez u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS]; 340203c4805SLuis R. Rodriguez u8 txEndToXpaOff; 341203c4805SLuis R. Rodriguez u8 txEndToRxOn; 342203c4805SLuis R. Rodriguez u8 txFrameToXpaOn; 343203c4805SLuis R. Rodriguez u8 thresh62; 344203c4805SLuis R. Rodriguez u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS]; 345203c4805SLuis R. Rodriguez u8 xpdGain; 346203c4805SLuis R. Rodriguez u8 xpd; 347203c4805SLuis R. Rodriguez u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS]; 348203c4805SLuis R. Rodriguez u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS]; 349203c4805SLuis R. Rodriguez u8 pdGainOverlap; 350203c4805SLuis R. Rodriguez u8 ob_01; 351203c4805SLuis R. Rodriguez u8 db1_01; 352203c4805SLuis R. Rodriguez u8 xpaBiasLvl; 353203c4805SLuis R. Rodriguez u8 txFrameToDataStart; 354203c4805SLuis R. Rodriguez u8 txFrameToPaOn; 355203c4805SLuis R. Rodriguez u8 ht40PowerIncForPdadc; 356203c4805SLuis R. Rodriguez u8 bswAtten[AR5416_EEP4K_MAX_CHAINS]; 357203c4805SLuis R. Rodriguez u8 bswMargin[AR5416_EEP4K_MAX_CHAINS]; 358203c4805SLuis R. Rodriguez u8 swSettleHt40; 359203c4805SLuis R. Rodriguez u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS]; 360203c4805SLuis R. Rodriguez u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS]; 361203c4805SLuis R. Rodriguez u8 db2_01; 362203c4805SLuis R. Rodriguez u8 version; 363203c4805SLuis R. Rodriguez u16 ob_234; 364203c4805SLuis R. Rodriguez u16 db1_234; 365203c4805SLuis R. Rodriguez u16 db2_234; 366203c4805SLuis R. Rodriguez u8 futureModal[4]; 367203c4805SLuis R. Rodriguez 368203c4805SLuis R. Rodriguez struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS]; 369203c4805SLuis R. Rodriguez } __packed; 370203c4805SLuis R. Rodriguez 371203c4805SLuis R. Rodriguez 372203c4805SLuis R. Rodriguez struct cal_data_per_freq { 373203c4805SLuis R. Rodriguez u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 374203c4805SLuis R. Rodriguez u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 375203c4805SLuis R. Rodriguez } __packed; 376203c4805SLuis R. Rodriguez 377203c4805SLuis R. Rodriguez struct cal_data_per_freq_4k { 378203c4805SLuis R. Rodriguez u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS]; 379203c4805SLuis R. Rodriguez u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS]; 380203c4805SLuis R. Rodriguez } __packed; 381203c4805SLuis R. Rodriguez 382203c4805SLuis R. Rodriguez struct cal_target_power_leg { 383203c4805SLuis R. Rodriguez u8 bChannel; 384203c4805SLuis R. Rodriguez u8 tPow2x[4]; 385203c4805SLuis R. Rodriguez } __packed; 386203c4805SLuis R. Rodriguez 387203c4805SLuis R. Rodriguez struct cal_target_power_ht { 388203c4805SLuis R. Rodriguez u8 bChannel; 389203c4805SLuis R. Rodriguez u8 tPow2x[8]; 390203c4805SLuis R. Rodriguez } __packed; 391203c4805SLuis R. Rodriguez 392203c4805SLuis R. Rodriguez 393203c4805SLuis R. Rodriguez #ifdef __BIG_ENDIAN_BITFIELD 394203c4805SLuis R. Rodriguez struct cal_ctl_edges { 395203c4805SLuis R. Rodriguez u8 bChannel; 396203c4805SLuis R. Rodriguez u8 flag:2, tPower:6; 397203c4805SLuis R. Rodriguez } __packed; 398203c4805SLuis R. Rodriguez #else 399203c4805SLuis R. Rodriguez struct cal_ctl_edges { 400203c4805SLuis R. Rodriguez u8 bChannel; 401203c4805SLuis R. Rodriguez u8 tPower:6, flag:2; 402203c4805SLuis R. Rodriguez } __packed; 403203c4805SLuis R. Rodriguez #endif 404203c4805SLuis R. Rodriguez 405203c4805SLuis R. Rodriguez struct cal_ctl_data { 406203c4805SLuis R. Rodriguez struct cal_ctl_edges 407203c4805SLuis R. Rodriguez ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES]; 408203c4805SLuis R. Rodriguez } __packed; 409203c4805SLuis R. Rodriguez 410203c4805SLuis R. Rodriguez struct cal_ctl_data_4k { 411203c4805SLuis R. Rodriguez struct cal_ctl_edges 412203c4805SLuis R. Rodriguez ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES]; 413203c4805SLuis R. Rodriguez } __packed; 414203c4805SLuis R. Rodriguez 415203c4805SLuis R. Rodriguez struct ar5416_eeprom_def { 416203c4805SLuis R. Rodriguez struct base_eep_header baseEepHeader; 417203c4805SLuis R. Rodriguez u8 custData[64]; 418203c4805SLuis R. Rodriguez struct modal_eep_header modalHeader[2]; 419203c4805SLuis R. Rodriguez u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS]; 420203c4805SLuis R. Rodriguez u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS]; 421203c4805SLuis R. Rodriguez struct cal_data_per_freq 422203c4805SLuis R. Rodriguez calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS]; 423203c4805SLuis R. Rodriguez struct cal_data_per_freq 424203c4805SLuis R. Rodriguez calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS]; 425203c4805SLuis R. Rodriguez struct cal_target_power_leg 426203c4805SLuis R. Rodriguez calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS]; 427203c4805SLuis R. Rodriguez struct cal_target_power_ht 428203c4805SLuis R. Rodriguez calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS]; 429203c4805SLuis R. Rodriguez struct cal_target_power_ht 430203c4805SLuis R. Rodriguez calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS]; 431203c4805SLuis R. Rodriguez struct cal_target_power_leg 432203c4805SLuis R. Rodriguez calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS]; 433203c4805SLuis R. Rodriguez struct cal_target_power_leg 434203c4805SLuis R. Rodriguez calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS]; 435203c4805SLuis R. Rodriguez struct cal_target_power_ht 436203c4805SLuis R. Rodriguez calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS]; 437203c4805SLuis R. Rodriguez struct cal_target_power_ht 438203c4805SLuis R. Rodriguez calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS]; 439203c4805SLuis R. Rodriguez u8 ctlIndex[AR5416_NUM_CTLS]; 440203c4805SLuis R. Rodriguez struct cal_ctl_data ctlData[AR5416_NUM_CTLS]; 441203c4805SLuis R. Rodriguez u8 padding; 442203c4805SLuis R. Rodriguez } __packed; 443203c4805SLuis R. Rodriguez 444203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k { 445203c4805SLuis R. Rodriguez struct base_eep_header_4k baseEepHeader; 446203c4805SLuis R. Rodriguez u8 custData[20]; 447203c4805SLuis R. Rodriguez struct modal_eep_4k_header modalHeader; 448203c4805SLuis R. Rodriguez u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS]; 449203c4805SLuis R. Rodriguez struct cal_data_per_freq_4k 450203c4805SLuis R. Rodriguez calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS]; 451203c4805SLuis R. Rodriguez struct cal_target_power_leg 452203c4805SLuis R. Rodriguez calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS]; 453203c4805SLuis R. Rodriguez struct cal_target_power_leg 454203c4805SLuis R. Rodriguez calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS]; 455203c4805SLuis R. Rodriguez struct cal_target_power_ht 456203c4805SLuis R. Rodriguez calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS]; 457203c4805SLuis R. Rodriguez struct cal_target_power_ht 458203c4805SLuis R. Rodriguez calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS]; 459203c4805SLuis R. Rodriguez u8 ctlIndex[AR5416_EEP4K_NUM_CTLS]; 460203c4805SLuis R. Rodriguez struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS]; 461203c4805SLuis R. Rodriguez u8 padding; 462203c4805SLuis R. Rodriguez } __packed; 463203c4805SLuis R. Rodriguez 464203c4805SLuis R. Rodriguez enum reg_ext_bitmap { 465203c4805SLuis R. Rodriguez REG_EXT_JAPAN_MIDBAND = 1, 466203c4805SLuis R. Rodriguez REG_EXT_FCC_DFS_HT40 = 2, 467203c4805SLuis R. Rodriguez REG_EXT_JAPAN_NONDFS_HT40 = 3, 468203c4805SLuis R. Rodriguez REG_EXT_JAPAN_DFS_HT40 = 4 469203c4805SLuis R. Rodriguez }; 470203c4805SLuis R. Rodriguez 471203c4805SLuis R. Rodriguez struct ath9k_country_entry { 472203c4805SLuis R. Rodriguez u16 countryCode; 473203c4805SLuis R. Rodriguez u16 regDmnEnum; 474203c4805SLuis R. Rodriguez u16 regDmn5G; 475203c4805SLuis R. Rodriguez u16 regDmn2G; 476203c4805SLuis R. Rodriguez u8 isMultidomain; 477203c4805SLuis R. Rodriguez u8 iso[3]; 478203c4805SLuis R. Rodriguez }; 479203c4805SLuis R. Rodriguez 480203c4805SLuis R. Rodriguez enum ath9k_eep_map { 481203c4805SLuis R. Rodriguez EEP_MAP_DEFAULT = 0x0, 482203c4805SLuis R. Rodriguez EEP_MAP_4KBITS, 483203c4805SLuis R. Rodriguez EEP_MAP_MAX 484203c4805SLuis R. Rodriguez }; 485203c4805SLuis R. Rodriguez 486203c4805SLuis R. Rodriguez struct eeprom_ops { 487203c4805SLuis R. Rodriguez int (*check_eeprom)(struct ath_hw *hw); 488203c4805SLuis R. Rodriguez u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param); 489203c4805SLuis R. Rodriguez bool (*fill_eeprom)(struct ath_hw *hw); 490203c4805SLuis R. Rodriguez int (*get_eeprom_ver)(struct ath_hw *hw); 491203c4805SLuis R. Rodriguez int (*get_eeprom_rev)(struct ath_hw *hw); 492203c4805SLuis R. Rodriguez u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band); 493203c4805SLuis R. Rodriguez u16 (*get_eeprom_antenna_cfg)(struct ath_hw *hw, 494203c4805SLuis R. Rodriguez struct ath9k_channel *chan); 495203c4805SLuis R. Rodriguez void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan); 496203c4805SLuis R. Rodriguez void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan); 497*8fbff4b8SVasanthakumar Thiagarajan void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan, 498203c4805SLuis R. Rodriguez u16 cfgCtl, u8 twiceAntennaReduction, 499203c4805SLuis R. Rodriguez u8 twiceMaxRegulatoryPower, u8 powerLimit); 500203c4805SLuis R. Rodriguez u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz); 501203c4805SLuis R. Rodriguez }; 502203c4805SLuis R. Rodriguez 503203c4805SLuis R. Rodriguez #define ar5416_get_ntxchains(_txchainmask) \ 504203c4805SLuis R. Rodriguez (((_txchainmask >> 2) & 1) + \ 505203c4805SLuis R. Rodriguez ((_txchainmask >> 1) & 1) + (_txchainmask & 1)) 506203c4805SLuis R. Rodriguez 507203c4805SLuis R. Rodriguez int ath9k_hw_eeprom_attach(struct ath_hw *ah); 508203c4805SLuis R. Rodriguez 509203c4805SLuis R. Rodriguez #endif /* EEPROM_H */ 510