1203c4805SLuis R. Rodriguez /* 2203c4805SLuis R. Rodriguez * Copyright (c) 2008-2009 Atheros Communications Inc. 3203c4805SLuis R. Rodriguez * 4203c4805SLuis R. Rodriguez * Permission to use, copy, modify, and/or distribute this software for any 5203c4805SLuis R. Rodriguez * purpose with or without fee is hereby granted, provided that the above 6203c4805SLuis R. Rodriguez * copyright notice and this permission notice appear in all copies. 7203c4805SLuis R. Rodriguez * 8203c4805SLuis R. Rodriguez * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 9203c4805SLuis R. Rodriguez * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 10203c4805SLuis R. Rodriguez * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 11203c4805SLuis R. Rodriguez * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 12203c4805SLuis R. Rodriguez * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 13203c4805SLuis R. Rodriguez * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 14203c4805SLuis R. Rodriguez * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 15203c4805SLuis R. Rodriguez */ 16203c4805SLuis R. Rodriguez 17203c4805SLuis R. Rodriguez #ifndef EEPROM_H 18203c4805SLuis R. Rodriguez #define EEPROM_H 19203c4805SLuis R. Rodriguez 20*5bb12791SLuis R. Rodriguez #include "../ath.h" 21d3236553SJohannes Berg #include <net/cfg80211.h> 22203c4805SLuis R. Rodriguez 23203c4805SLuis R. Rodriguez #define AH_USE_EEPROM 0x1 24203c4805SLuis R. Rodriguez 25203c4805SLuis R. Rodriguez #ifdef __BIG_ENDIAN 26203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC 0x5aa5 27203c4805SLuis R. Rodriguez #else 28203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC 0xa55a 29203c4805SLuis R. Rodriguez #endif 30203c4805SLuis R. Rodriguez 31203c4805SLuis R. Rodriguez #define CTRY_DEBUG 0x1ff 32203c4805SLuis R. Rodriguez #define CTRY_DEFAULT 0 33203c4805SLuis R. Rodriguez 34203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001 35203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_AES_DIS 0x0002 36203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004 37203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_BURST_DIS 0x0008 38203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_MAXQCU 0x01F0 39203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_MAXQCU_S 4 40203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200 41203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000 42203c4805SLuis R. Rodriguez #define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12 43203c4805SLuis R. Rodriguez 44203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040 45203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080 46203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100 47203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200 48203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400 49203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800 50203c4805SLuis R. Rodriguez 51203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000 52203c4805SLuis R. Rodriguez #define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000 53203c4805SLuis R. Rodriguez 54203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAGIC_OFFSET 0x0 55203c4805SLuis R. Rodriguez #define AR5416_EEPROM_S 2 56203c4805SLuis R. Rodriguez #define AR5416_EEPROM_OFFSET 0x2000 57203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MAX 0xae0 58203c4805SLuis R. Rodriguez 59203c4805SLuis R. Rodriguez #define AR5416_EEPROM_START_ADDR \ 60203c4805SLuis R. Rodriguez (AR_SREV_9100(ah)) ? 0x1fff1000 : 0x503f1200 61203c4805SLuis R. Rodriguez 62203c4805SLuis R. Rodriguez #define SD_NO_CTL 0xE0 63203c4805SLuis R. Rodriguez #define NO_CTL 0xff 64203c4805SLuis R. Rodriguez #define CTL_MODE_M 7 65203c4805SLuis R. Rodriguez #define CTL_11A 0 66203c4805SLuis R. Rodriguez #define CTL_11B 1 67203c4805SLuis R. Rodriguez #define CTL_11G 2 68203c4805SLuis R. Rodriguez #define CTL_2GHT20 5 69203c4805SLuis R. Rodriguez #define CTL_5GHT20 6 70203c4805SLuis R. Rodriguez #define CTL_2GHT40 7 71203c4805SLuis R. Rodriguez #define CTL_5GHT40 8 72203c4805SLuis R. Rodriguez 73203c4805SLuis R. Rodriguez #define EXT_ADDITIVE (0x8000) 74203c4805SLuis R. Rodriguez #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE) 75203c4805SLuis R. Rodriguez #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE) 76203c4805SLuis R. Rodriguez #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE) 77203c4805SLuis R. Rodriguez 78203c4805SLuis R. Rodriguez #define SUB_NUM_CTL_MODES_AT_5G_40 2 79203c4805SLuis R. Rodriguez #define SUB_NUM_CTL_MODES_AT_2G_40 3 80203c4805SLuis R. Rodriguez 81203c4805SLuis R. Rodriguez #define INCREASE_MAXPOW_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */ 82203c4805SLuis R. Rodriguez #define INCREASE_MAXPOW_BY_THREE_CHAIN 10 /* 10*log10(3)*2 */ 83203c4805SLuis R. Rodriguez 84203c4805SLuis R. Rodriguez /* 85203c4805SLuis R. Rodriguez * For AR9285 and later chipsets, the following bits are not being programmed 86203c4805SLuis R. Rodriguez * in EEPROM and so need to be enabled always. 87203c4805SLuis R. Rodriguez * 88203c4805SLuis R. Rodriguez * Bit 0: en_fcc_mid 89203c4805SLuis R. Rodriguez * Bit 1: en_jap_mid 90203c4805SLuis R. Rodriguez * Bit 2: en_fcc_dfs_ht40 91203c4805SLuis R. Rodriguez * Bit 3: en_jap_ht40 92203c4805SLuis R. Rodriguez * Bit 4: en_jap_dfs_ht40 93203c4805SLuis R. Rodriguez */ 94203c4805SLuis R. Rodriguez #define AR9285_RDEXT_DEFAULT 0x1F 95203c4805SLuis R. Rodriguez 96203c4805SLuis R. Rodriguez #define AR_EEPROM_MAC(i) (0x1d+(i)) 97203c4805SLuis R. Rodriguez #define ATH9K_POW_SM(_r, _s) (((_r) & 0x3f) << (_s)) 98203c4805SLuis R. Rodriguez #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5)) 99203c4805SLuis R. Rodriguez #define ath9k_hw_use_flash(_ah) (!(_ah->ah_flags & AH_USE_EEPROM)) 100203c4805SLuis R. Rodriguez 101203c4805SLuis R. Rodriguez #define AR5416_VER_MASK (eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) 102203c4805SLuis R. Rodriguez #define OLC_FOR_AR9280_20_LATER (AR_SREV_9280_20_OR_LATER(ah) && \ 103203c4805SLuis R. Rodriguez ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) 104ac88b6ecSVivek Natarajan #define OLC_FOR_AR9287_10_LATER (AR_SREV_9287_10_OR_LATER(ah) && \ 105ac88b6ecSVivek Natarajan ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) 106203c4805SLuis R. Rodriguez 107203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c 108203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_GPIO_SEL_S 2 109203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_POLARITY 0x0002 110203c4805SLuis R. Rodriguez #define AR_EEPROM_RFSILENT_POLARITY_S 1 111203c4805SLuis R. Rodriguez 112203c4805SLuis R. Rodriguez #define EEP_RFSILENT_ENABLED 0x0001 113203c4805SLuis R. Rodriguez #define EEP_RFSILENT_ENABLED_S 0 114203c4805SLuis R. Rodriguez #define EEP_RFSILENT_POLARITY 0x0002 115203c4805SLuis R. Rodriguez #define EEP_RFSILENT_POLARITY_S 1 116203c4805SLuis R. Rodriguez #define EEP_RFSILENT_GPIO_SEL 0x001c 117203c4805SLuis R. Rodriguez #define EEP_RFSILENT_GPIO_SEL_S 2 118203c4805SLuis R. Rodriguez 119203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_11A 0x01 120203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_11G 0x02 121203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_5G_HT40 0x04 122203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_2G_HT40 0x08 123203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_5G_HT20 0x10 124203c4805SLuis R. Rodriguez #define AR5416_OPFLAGS_N_2G_HT20 0x20 125203c4805SLuis R. Rodriguez 126203c4805SLuis R. Rodriguez #define AR5416_EEP_NO_BACK_VER 0x1 127203c4805SLuis R. Rodriguez #define AR5416_EEP_VER 0xE 128203c4805SLuis R. Rodriguez #define AR5416_EEP_VER_MINOR_MASK 0x0FFF 129203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_2 0x2 130203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_3 0x3 131203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_7 0x7 132203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_9 0x9 133203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_16 0x10 134203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_17 0x11 135203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_19 0x13 136203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_20 0x14 137203c4805SLuis R. Rodriguez #define AR5416_EEP_MINOR_VER_22 0x16 138203c4805SLuis R. Rodriguez 139203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_CAL_PIERS 8 140203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_CAL_PIERS 4 141203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_20_TARGET_POWERS 8 142203c4805SLuis R. Rodriguez #define AR5416_NUM_5G_40_TARGET_POWERS 8 143203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_CCK_TARGET_POWERS 3 144203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_20_TARGET_POWERS 4 145203c4805SLuis R. Rodriguez #define AR5416_NUM_2G_40_TARGET_POWERS 4 146203c4805SLuis R. Rodriguez #define AR5416_NUM_CTLS 24 147203c4805SLuis R. Rodriguez #define AR5416_NUM_BAND_EDGES 8 148203c4805SLuis R. Rodriguez #define AR5416_NUM_PD_GAINS 4 149203c4805SLuis R. Rodriguez #define AR5416_PD_GAINS_IN_MASK 4 150203c4805SLuis R. Rodriguez #define AR5416_PD_GAIN_ICEPTS 5 151203c4805SLuis R. Rodriguez #define AR5416_EEPROM_MODAL_SPURS 5 152203c4805SLuis R. Rodriguez #define AR5416_MAX_RATE_POWER 63 153203c4805SLuis R. Rodriguez #define AR5416_NUM_PDADC_VALUES 128 154203c4805SLuis R. Rodriguez #define AR5416_BCHAN_UNUSED 0xFF 155203c4805SLuis R. Rodriguez #define AR5416_MAX_PWR_RANGE_IN_HALF_DB 64 156203c4805SLuis R. Rodriguez #define AR5416_MAX_CHAINS 3 157203c4805SLuis R. Rodriguez #define AR5416_PWR_TABLE_OFFSET -5 158203c4805SLuis R. Rodriguez 159203c4805SLuis R. Rodriguez /* Rx gain type values */ 160203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_23DB_BACKOFF 0 161203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_13DB_BACKOFF 1 162203c4805SLuis R. Rodriguez #define AR5416_EEP_RXGAIN_ORIG 2 163203c4805SLuis R. Rodriguez 164203c4805SLuis R. Rodriguez /* Tx gain type values */ 165203c4805SLuis R. Rodriguez #define AR5416_EEP_TXGAIN_ORIGINAL 0 166203c4805SLuis R. Rodriguez #define AR5416_EEP_TXGAIN_HIGH_POWER 1 167203c4805SLuis R. Rodriguez 168203c4805SLuis R. Rodriguez #define AR5416_EEP4K_START_LOC 64 169203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_CAL_PIERS 3 170203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS 3 171203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_20_TARGET_POWERS 3 172203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_2G_40_TARGET_POWERS 3 173203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_CTLS 12 174203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_BAND_EDGES 4 175203c4805SLuis R. Rodriguez #define AR5416_EEP4K_NUM_PD_GAINS 2 176203c4805SLuis R. Rodriguez #define AR5416_EEP4K_PD_GAINS_IN_MASK 4 177203c4805SLuis R. Rodriguez #define AR5416_EEP4K_PD_GAIN_ICEPTS 5 178203c4805SLuis R. Rodriguez #define AR5416_EEP4K_MAX_CHAINS 1 179203c4805SLuis R. Rodriguez 180203c4805SLuis R. Rodriguez #define AR9280_TX_GAIN_TABLE_SIZE 22 181203c4805SLuis R. Rodriguez 182ac88b6ecSVivek Natarajan #define AR9287_EEP_VER 0xE 183ac88b6ecSVivek Natarajan #define AR9287_EEP_VER_MINOR_MASK 0xFFF 184ac88b6ecSVivek Natarajan #define AR9287_EEP_MINOR_VER_1 0x1 185ac88b6ecSVivek Natarajan #define AR9287_EEP_MINOR_VER_2 0x2 186ac88b6ecSVivek Natarajan #define AR9287_EEP_MINOR_VER_3 0x3 187ac88b6ecSVivek Natarajan #define AR9287_EEP_MINOR_VER AR9287_EEP_MINOR_VER_3 188ac88b6ecSVivek Natarajan #define AR9287_EEP_MINOR_VER_b AR9287_EEP_MINOR_VER 189ac88b6ecSVivek Natarajan #define AR9287_EEP_NO_BACK_VER AR9287_EEP_MINOR_VER_1 190ac88b6ecSVivek Natarajan 191ac88b6ecSVivek Natarajan #define AR9287_EEP_START_LOC 128 192ac88b6ecSVivek Natarajan #define AR9287_NUM_2G_CAL_PIERS 3 193ac88b6ecSVivek Natarajan #define AR9287_NUM_2G_CCK_TARGET_POWERS 3 194ac88b6ecSVivek Natarajan #define AR9287_NUM_2G_20_TARGET_POWERS 3 195ac88b6ecSVivek Natarajan #define AR9287_NUM_2G_40_TARGET_POWERS 3 196ac88b6ecSVivek Natarajan #define AR9287_NUM_CTLS 12 197ac88b6ecSVivek Natarajan #define AR9287_NUM_BAND_EDGES 4 198ac88b6ecSVivek Natarajan #define AR9287_NUM_PD_GAINS 4 199ac88b6ecSVivek Natarajan #define AR9287_PD_GAINS_IN_MASK 4 200ac88b6ecSVivek Natarajan #define AR9287_PD_GAIN_ICEPTS 1 201ac88b6ecSVivek Natarajan #define AR9287_EEPROM_MODAL_SPURS 5 202ac88b6ecSVivek Natarajan #define AR9287_MAX_RATE_POWER 63 203ac88b6ecSVivek Natarajan #define AR9287_NUM_PDADC_VALUES 128 204ac88b6ecSVivek Natarajan #define AR9287_NUM_RATES 16 205ac88b6ecSVivek Natarajan #define AR9287_BCHAN_UNUSED 0xFF 206ac88b6ecSVivek Natarajan #define AR9287_MAX_PWR_RANGE_IN_HALF_DB 64 207ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_11A 0x01 208ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_11G 0x02 209ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_2G_HT40 0x08 210ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_2G_HT20 0x20 211ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_5G_HT40 0x04 212ac88b6ecSVivek Natarajan #define AR9287_OPFLAGS_5G_HT20 0x10 213ac88b6ecSVivek Natarajan #define AR9287_EEPMISC_BIG_ENDIAN 0x01 214ac88b6ecSVivek Natarajan #define AR9287_EEPMISC_WOW 0x02 215ac88b6ecSVivek Natarajan #define AR9287_MAX_CHAINS 2 216ac88b6ecSVivek Natarajan #define AR9287_ANT_16S 32 217ac88b6ecSVivek Natarajan #define AR9287_custdatasize 20 218ac88b6ecSVivek Natarajan 219ac88b6ecSVivek Natarajan #define AR9287_NUM_ANT_CHAIN_FIELDS 6 220ac88b6ecSVivek Natarajan #define AR9287_NUM_ANT_COMMON_FIELDS 4 221ac88b6ecSVivek Natarajan #define AR9287_SIZE_ANT_CHAIN_FIELD 2 222ac88b6ecSVivek Natarajan #define AR9287_SIZE_ANT_COMMON_FIELD 4 223ac88b6ecSVivek Natarajan #define AR9287_ANT_CHAIN_MASK 0x3 224ac88b6ecSVivek Natarajan #define AR9287_ANT_COMMON_MASK 0xf 225ac88b6ecSVivek Natarajan #define AR9287_CHAIN_0_IDX 0 226ac88b6ecSVivek Natarajan #define AR9287_CHAIN_1_IDX 1 227ac88b6ecSVivek Natarajan #define AR9287_DATA_SZ 32 228ac88b6ecSVivek Natarajan 229ac88b6ecSVivek Natarajan #define AR9287_PWR_TABLE_OFFSET_DB -5 230ac88b6ecSVivek Natarajan 231ac88b6ecSVivek Natarajan #define AR9287_CHECKSUM_LOCATION (AR9287_EEP_START_LOC + 1) 232ac88b6ecSVivek Natarajan 233203c4805SLuis R. Rodriguez enum eeprom_param { 234203c4805SLuis R. Rodriguez EEP_NFTHRESH_5, 235203c4805SLuis R. Rodriguez EEP_NFTHRESH_2, 236203c4805SLuis R. Rodriguez EEP_MAC_MSW, 237203c4805SLuis R. Rodriguez EEP_MAC_MID, 238203c4805SLuis R. Rodriguez EEP_MAC_LSW, 239203c4805SLuis R. Rodriguez EEP_REG_0, 240203c4805SLuis R. Rodriguez EEP_REG_1, 241203c4805SLuis R. Rodriguez EEP_OP_CAP, 242203c4805SLuis R. Rodriguez EEP_OP_MODE, 243203c4805SLuis R. Rodriguez EEP_RF_SILENT, 244203c4805SLuis R. Rodriguez EEP_OB_5, 245203c4805SLuis R. Rodriguez EEP_DB_5, 246203c4805SLuis R. Rodriguez EEP_OB_2, 247203c4805SLuis R. Rodriguez EEP_DB_2, 248203c4805SLuis R. Rodriguez EEP_MINOR_REV, 249203c4805SLuis R. Rodriguez EEP_TX_MASK, 250203c4805SLuis R. Rodriguez EEP_RX_MASK, 251203c4805SLuis R. Rodriguez EEP_RXGAIN_TYPE, 252203c4805SLuis R. Rodriguez EEP_TXGAIN_TYPE, 253203c4805SLuis R. Rodriguez EEP_OL_PWRCTRL, 254203c4805SLuis R. Rodriguez EEP_RC_CHAIN_MASK, 255203c4805SLuis R. Rodriguez EEP_DAC_HPWR_5G, 256ac88b6ecSVivek Natarajan EEP_FRAC_N_5G, 257ac88b6ecSVivek Natarajan EEP_DEV_TYPE, 258ac88b6ecSVivek Natarajan EEP_TEMPSENSE_SLOPE, 259ac88b6ecSVivek Natarajan EEP_TEMPSENSE_SLOPE_PAL_ON, 260ac88b6ecSVivek Natarajan EEP_PWR_TABLE_OFFSET 261203c4805SLuis R. Rodriguez }; 262203c4805SLuis R. Rodriguez 263203c4805SLuis R. Rodriguez enum ar5416_rates { 264203c4805SLuis R. Rodriguez rate6mb, rate9mb, rate12mb, rate18mb, 265203c4805SLuis R. Rodriguez rate24mb, rate36mb, rate48mb, rate54mb, 266203c4805SLuis R. Rodriguez rate1l, rate2l, rate2s, rate5_5l, 267203c4805SLuis R. Rodriguez rate5_5s, rate11l, rate11s, rateXr, 268203c4805SLuis R. Rodriguez rateHt20_0, rateHt20_1, rateHt20_2, rateHt20_3, 269203c4805SLuis R. Rodriguez rateHt20_4, rateHt20_5, rateHt20_6, rateHt20_7, 270203c4805SLuis R. Rodriguez rateHt40_0, rateHt40_1, rateHt40_2, rateHt40_3, 271203c4805SLuis R. Rodriguez rateHt40_4, rateHt40_5, rateHt40_6, rateHt40_7, 272203c4805SLuis R. Rodriguez rateDupCck, rateDupOfdm, rateExtCck, rateExtOfdm, 273203c4805SLuis R. Rodriguez Ar5416RateSize 274203c4805SLuis R. Rodriguez }; 275203c4805SLuis R. Rodriguez 276203c4805SLuis R. Rodriguez enum ath9k_hal_freq_band { 277203c4805SLuis R. Rodriguez ATH9K_HAL_FREQ_BAND_5GHZ = 0, 278203c4805SLuis R. Rodriguez ATH9K_HAL_FREQ_BAND_2GHZ = 1 279203c4805SLuis R. Rodriguez }; 280203c4805SLuis R. Rodriguez 281203c4805SLuis R. Rodriguez struct base_eep_header { 282203c4805SLuis R. Rodriguez u16 length; 283203c4805SLuis R. Rodriguez u16 checksum; 284203c4805SLuis R. Rodriguez u16 version; 285203c4805SLuis R. Rodriguez u8 opCapFlags; 286203c4805SLuis R. Rodriguez u8 eepMisc; 287203c4805SLuis R. Rodriguez u16 regDmn[2]; 288203c4805SLuis R. Rodriguez u8 macAddr[6]; 289203c4805SLuis R. Rodriguez u8 rxMask; 290203c4805SLuis R. Rodriguez u8 txMask; 291203c4805SLuis R. Rodriguez u16 rfSilent; 292203c4805SLuis R. Rodriguez u16 blueToothOptions; 293203c4805SLuis R. Rodriguez u16 deviceCap; 294203c4805SLuis R. Rodriguez u32 binBuildNumber; 295203c4805SLuis R. Rodriguez u8 deviceType; 296203c4805SLuis R. Rodriguez u8 pwdclkind; 297203c4805SLuis R. Rodriguez u8 futureBase_1[2]; 298203c4805SLuis R. Rodriguez u8 rxGainType; 299203c4805SLuis R. Rodriguez u8 dacHiPwrMode_5G; 300203c4805SLuis R. Rodriguez u8 openLoopPwrCntl; 301203c4805SLuis R. Rodriguez u8 dacLpMode; 302203c4805SLuis R. Rodriguez u8 txGainType; 303203c4805SLuis R. Rodriguez u8 rcChainMask; 304203c4805SLuis R. Rodriguez u8 desiredScaleCCK; 305203c4805SLuis R. Rodriguez u8 power_table_offset; 306203c4805SLuis R. Rodriguez u8 frac_n_5g; 307203c4805SLuis R. Rodriguez u8 futureBase_3[21]; 308203c4805SLuis R. Rodriguez } __packed; 309203c4805SLuis R. Rodriguez 310203c4805SLuis R. Rodriguez struct base_eep_header_4k { 311203c4805SLuis R. Rodriguez u16 length; 312203c4805SLuis R. Rodriguez u16 checksum; 313203c4805SLuis R. Rodriguez u16 version; 314203c4805SLuis R. Rodriguez u8 opCapFlags; 315203c4805SLuis R. Rodriguez u8 eepMisc; 316203c4805SLuis R. Rodriguez u16 regDmn[2]; 317203c4805SLuis R. Rodriguez u8 macAddr[6]; 318203c4805SLuis R. Rodriguez u8 rxMask; 319203c4805SLuis R. Rodriguez u8 txMask; 320203c4805SLuis R. Rodriguez u16 rfSilent; 321203c4805SLuis R. Rodriguez u16 blueToothOptions; 322203c4805SLuis R. Rodriguez u16 deviceCap; 323203c4805SLuis R. Rodriguez u32 binBuildNumber; 324203c4805SLuis R. Rodriguez u8 deviceType; 325203c4805SLuis R. Rodriguez u8 txGainType; 326203c4805SLuis R. Rodriguez } __packed; 327203c4805SLuis R. Rodriguez 328203c4805SLuis R. Rodriguez 329203c4805SLuis R. Rodriguez struct spur_chan { 330203c4805SLuis R. Rodriguez u16 spurChan; 331203c4805SLuis R. Rodriguez u8 spurRangeLow; 332203c4805SLuis R. Rodriguez u8 spurRangeHigh; 333203c4805SLuis R. Rodriguez } __packed; 334203c4805SLuis R. Rodriguez 335203c4805SLuis R. Rodriguez struct modal_eep_header { 336203c4805SLuis R. Rodriguez u32 antCtrlChain[AR5416_MAX_CHAINS]; 337203c4805SLuis R. Rodriguez u32 antCtrlCommon; 338203c4805SLuis R. Rodriguez u8 antennaGainCh[AR5416_MAX_CHAINS]; 339203c4805SLuis R. Rodriguez u8 switchSettling; 340203c4805SLuis R. Rodriguez u8 txRxAttenCh[AR5416_MAX_CHAINS]; 341203c4805SLuis R. Rodriguez u8 rxTxMarginCh[AR5416_MAX_CHAINS]; 342203c4805SLuis R. Rodriguez u8 adcDesiredSize; 343203c4805SLuis R. Rodriguez u8 pgaDesiredSize; 344203c4805SLuis R. Rodriguez u8 xlnaGainCh[AR5416_MAX_CHAINS]; 345203c4805SLuis R. Rodriguez u8 txEndToXpaOff; 346203c4805SLuis R. Rodriguez u8 txEndToRxOn; 347203c4805SLuis R. Rodriguez u8 txFrameToXpaOn; 348203c4805SLuis R. Rodriguez u8 thresh62; 349203c4805SLuis R. Rodriguez u8 noiseFloorThreshCh[AR5416_MAX_CHAINS]; 350203c4805SLuis R. Rodriguez u8 xpdGain; 351203c4805SLuis R. Rodriguez u8 xpd; 352203c4805SLuis R. Rodriguez u8 iqCalICh[AR5416_MAX_CHAINS]; 353203c4805SLuis R. Rodriguez u8 iqCalQCh[AR5416_MAX_CHAINS]; 354203c4805SLuis R. Rodriguez u8 pdGainOverlap; 355203c4805SLuis R. Rodriguez u8 ob; 356203c4805SLuis R. Rodriguez u8 db; 357203c4805SLuis R. Rodriguez u8 xpaBiasLvl; 358203c4805SLuis R. Rodriguez u8 pwrDecreaseFor2Chain; 359203c4805SLuis R. Rodriguez u8 pwrDecreaseFor3Chain; 360203c4805SLuis R. Rodriguez u8 txFrameToDataStart; 361203c4805SLuis R. Rodriguez u8 txFrameToPaOn; 362203c4805SLuis R. Rodriguez u8 ht40PowerIncForPdadc; 363203c4805SLuis R. Rodriguez u8 bswAtten[AR5416_MAX_CHAINS]; 364203c4805SLuis R. Rodriguez u8 bswMargin[AR5416_MAX_CHAINS]; 365203c4805SLuis R. Rodriguez u8 swSettleHt40; 366203c4805SLuis R. Rodriguez u8 xatten2Db[AR5416_MAX_CHAINS]; 367203c4805SLuis R. Rodriguez u8 xatten2Margin[AR5416_MAX_CHAINS]; 368203c4805SLuis R. Rodriguez u8 ob_ch1; 369203c4805SLuis R. Rodriguez u8 db_ch1; 370203c4805SLuis R. Rodriguez u8 useAnt1:1, 371203c4805SLuis R. Rodriguez force_xpaon:1, 372203c4805SLuis R. Rodriguez local_bias:1, 373203c4805SLuis R. Rodriguez femBandSelectUsed:1, xlnabufin:1, xlnaisel:2, xlnabufmode:1; 374203c4805SLuis R. Rodriguez u8 miscBits; 375203c4805SLuis R. Rodriguez u16 xpaBiasLvlFreq[3]; 376203c4805SLuis R. Rodriguez u8 futureModal[6]; 377203c4805SLuis R. Rodriguez 378203c4805SLuis R. Rodriguez struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS]; 379203c4805SLuis R. Rodriguez } __packed; 380203c4805SLuis R. Rodriguez 381203c4805SLuis R. Rodriguez struct calDataPerFreqOpLoop { 382203c4805SLuis R. Rodriguez u8 pwrPdg[2][5]; 383203c4805SLuis R. Rodriguez u8 vpdPdg[2][5]; 384203c4805SLuis R. Rodriguez u8 pcdac[2][5]; 385203c4805SLuis R. Rodriguez u8 empty[2][5]; 386203c4805SLuis R. Rodriguez } __packed; 387203c4805SLuis R. Rodriguez 388203c4805SLuis R. Rodriguez struct modal_eep_4k_header { 389203c4805SLuis R. Rodriguez u32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS]; 390203c4805SLuis R. Rodriguez u32 antCtrlCommon; 391203c4805SLuis R. Rodriguez u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS]; 392203c4805SLuis R. Rodriguez u8 switchSettling; 393203c4805SLuis R. Rodriguez u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS]; 394203c4805SLuis R. Rodriguez u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS]; 395203c4805SLuis R. Rodriguez u8 adcDesiredSize; 396203c4805SLuis R. Rodriguez u8 pgaDesiredSize; 397203c4805SLuis R. Rodriguez u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS]; 398203c4805SLuis R. Rodriguez u8 txEndToXpaOff; 399203c4805SLuis R. Rodriguez u8 txEndToRxOn; 400203c4805SLuis R. Rodriguez u8 txFrameToXpaOn; 401203c4805SLuis R. Rodriguez u8 thresh62; 402203c4805SLuis R. Rodriguez u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS]; 403203c4805SLuis R. Rodriguez u8 xpdGain; 404203c4805SLuis R. Rodriguez u8 xpd; 405203c4805SLuis R. Rodriguez u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS]; 406203c4805SLuis R. Rodriguez u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS]; 407203c4805SLuis R. Rodriguez u8 pdGainOverlap; 4087f63845fSSujith #ifdef __BIG_ENDIAN_BITFIELD 4097f63845fSSujith u8 ob_1:4, ob_0:4; 4107f63845fSSujith u8 db1_1:4, db1_0:4; 4117f63845fSSujith #else 4127f63845fSSujith u8 ob_0:4, ob_1:4; 4137f63845fSSujith u8 db1_0:4, db1_1:4; 4147f63845fSSujith #endif 415203c4805SLuis R. Rodriguez u8 xpaBiasLvl; 416203c4805SLuis R. Rodriguez u8 txFrameToDataStart; 417203c4805SLuis R. Rodriguez u8 txFrameToPaOn; 418203c4805SLuis R. Rodriguez u8 ht40PowerIncForPdadc; 419203c4805SLuis R. Rodriguez u8 bswAtten[AR5416_EEP4K_MAX_CHAINS]; 420203c4805SLuis R. Rodriguez u8 bswMargin[AR5416_EEP4K_MAX_CHAINS]; 421203c4805SLuis R. Rodriguez u8 swSettleHt40; 422203c4805SLuis R. Rodriguez u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS]; 423203c4805SLuis R. Rodriguez u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS]; 4247f63845fSSujith #ifdef __BIG_ENDIAN_BITFIELD 4257f63845fSSujith u8 db2_1:4, db2_0:4; 4267f63845fSSujith #else 4277f63845fSSujith u8 db2_0:4, db2_1:4; 4287f63845fSSujith #endif 429203c4805SLuis R. Rodriguez u8 version; 4307f63845fSSujith #ifdef __BIG_ENDIAN_BITFIELD 4317f63845fSSujith u8 ob_3:4, ob_2:4; 4327f63845fSSujith u8 antdiv_ctl1:4, ob_4:4; 4337f63845fSSujith u8 db1_3:4, db1_2:4; 4347f63845fSSujith u8 antdiv_ctl2:4, db1_4:4; 4357f63845fSSujith u8 db2_2:4, db2_3:4; 4367f63845fSSujith u8 reserved:4, db2_4:4; 4377f63845fSSujith #else 4387f63845fSSujith u8 ob_2:4, ob_3:4; 4397f63845fSSujith u8 ob_4:4, antdiv_ctl1:4; 4407f63845fSSujith u8 db1_2:4, db1_3:4; 4417f63845fSSujith u8 db1_4:4, antdiv_ctl2:4; 4427f63845fSSujith u8 db2_2:4, db2_3:4; 4437f63845fSSujith u8 db2_4:4, reserved:4; 4447f63845fSSujith #endif 445203c4805SLuis R. Rodriguez u8 futureModal[4]; 446203c4805SLuis R. Rodriguez struct spur_chan spurChans[AR5416_EEPROM_MODAL_SPURS]; 447203c4805SLuis R. Rodriguez } __packed; 448203c4805SLuis R. Rodriguez 449ac88b6ecSVivek Natarajan struct base_eep_ar9287_header { 450ac88b6ecSVivek Natarajan u16 length; 451ac88b6ecSVivek Natarajan u16 checksum; 452ac88b6ecSVivek Natarajan u16 version; 453ac88b6ecSVivek Natarajan u8 opCapFlags; 454ac88b6ecSVivek Natarajan u8 eepMisc; 455ac88b6ecSVivek Natarajan u16 regDmn[2]; 456ac88b6ecSVivek Natarajan u8 macAddr[6]; 457ac88b6ecSVivek Natarajan u8 rxMask; 458ac88b6ecSVivek Natarajan u8 txMask; 459ac88b6ecSVivek Natarajan u16 rfSilent; 460ac88b6ecSVivek Natarajan u16 blueToothOptions; 461ac88b6ecSVivek Natarajan u16 deviceCap; 462ac88b6ecSVivek Natarajan u32 binBuildNumber; 463ac88b6ecSVivek Natarajan u8 deviceType; 464ac88b6ecSVivek Natarajan u8 openLoopPwrCntl; 465ac88b6ecSVivek Natarajan int8_t pwrTableOffset; 466ac88b6ecSVivek Natarajan int8_t tempSensSlope; 467ac88b6ecSVivek Natarajan int8_t tempSensSlopePalOn; 468ac88b6ecSVivek Natarajan u8 futureBase[29]; 469ac88b6ecSVivek Natarajan } __packed; 470ac88b6ecSVivek Natarajan 471ac88b6ecSVivek Natarajan struct modal_eep_ar9287_header { 472ac88b6ecSVivek Natarajan u32 antCtrlChain[AR9287_MAX_CHAINS]; 473ac88b6ecSVivek Natarajan u32 antCtrlCommon; 474ac88b6ecSVivek Natarajan int8_t antennaGainCh[AR9287_MAX_CHAINS]; 475ac88b6ecSVivek Natarajan u8 switchSettling; 476ac88b6ecSVivek Natarajan u8 txRxAttenCh[AR9287_MAX_CHAINS]; 477ac88b6ecSVivek Natarajan u8 rxTxMarginCh[AR9287_MAX_CHAINS]; 478ac88b6ecSVivek Natarajan int8_t adcDesiredSize; 479ac88b6ecSVivek Natarajan u8 txEndToXpaOff; 480ac88b6ecSVivek Natarajan u8 txEndToRxOn; 481ac88b6ecSVivek Natarajan u8 txFrameToXpaOn; 482ac88b6ecSVivek Natarajan u8 thresh62; 483ac88b6ecSVivek Natarajan int8_t noiseFloorThreshCh[AR9287_MAX_CHAINS]; 484ac88b6ecSVivek Natarajan u8 xpdGain; 485ac88b6ecSVivek Natarajan u8 xpd; 486ac88b6ecSVivek Natarajan int8_t iqCalICh[AR9287_MAX_CHAINS]; 487ac88b6ecSVivek Natarajan int8_t iqCalQCh[AR9287_MAX_CHAINS]; 488ac88b6ecSVivek Natarajan u8 pdGainOverlap; 489ac88b6ecSVivek Natarajan u8 xpaBiasLvl; 490ac88b6ecSVivek Natarajan u8 txFrameToDataStart; 491ac88b6ecSVivek Natarajan u8 txFrameToPaOn; 492ac88b6ecSVivek Natarajan u8 ht40PowerIncForPdadc; 493ac88b6ecSVivek Natarajan u8 bswAtten[AR9287_MAX_CHAINS]; 494ac88b6ecSVivek Natarajan u8 bswMargin[AR9287_MAX_CHAINS]; 495ac88b6ecSVivek Natarajan u8 swSettleHt40; 496ac88b6ecSVivek Natarajan u8 version; 497ac88b6ecSVivek Natarajan u8 db1; 498ac88b6ecSVivek Natarajan u8 db2; 499ac88b6ecSVivek Natarajan u8 ob_cck; 500ac88b6ecSVivek Natarajan u8 ob_psk; 501ac88b6ecSVivek Natarajan u8 ob_qam; 502ac88b6ecSVivek Natarajan u8 ob_pal_off; 503ac88b6ecSVivek Natarajan u8 futureModal[30]; 504ac88b6ecSVivek Natarajan struct spur_chan spurChans[AR9287_EEPROM_MODAL_SPURS]; 505ac88b6ecSVivek Natarajan } __packed; 506ac88b6ecSVivek Natarajan 507203c4805SLuis R. Rodriguez struct cal_data_per_freq { 508203c4805SLuis R. Rodriguez u8 pwrPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 509203c4805SLuis R. Rodriguez u8 vpdPdg[AR5416_NUM_PD_GAINS][AR5416_PD_GAIN_ICEPTS]; 510203c4805SLuis R. Rodriguez } __packed; 511203c4805SLuis R. Rodriguez 512203c4805SLuis R. Rodriguez struct cal_data_per_freq_4k { 513203c4805SLuis R. Rodriguez u8 pwrPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS]; 514203c4805SLuis R. Rodriguez u8 vpdPdg[AR5416_EEP4K_NUM_PD_GAINS][AR5416_EEP4K_PD_GAIN_ICEPTS]; 515203c4805SLuis R. Rodriguez } __packed; 516203c4805SLuis R. Rodriguez 517203c4805SLuis R. Rodriguez struct cal_target_power_leg { 518203c4805SLuis R. Rodriguez u8 bChannel; 519203c4805SLuis R. Rodriguez u8 tPow2x[4]; 520203c4805SLuis R. Rodriguez } __packed; 521203c4805SLuis R. Rodriguez 522203c4805SLuis R. Rodriguez struct cal_target_power_ht { 523203c4805SLuis R. Rodriguez u8 bChannel; 524203c4805SLuis R. Rodriguez u8 tPow2x[8]; 525203c4805SLuis R. Rodriguez } __packed; 526203c4805SLuis R. Rodriguez 527203c4805SLuis R. Rodriguez 528203c4805SLuis R. Rodriguez #ifdef __BIG_ENDIAN_BITFIELD 529203c4805SLuis R. Rodriguez struct cal_ctl_edges { 530203c4805SLuis R. Rodriguez u8 bChannel; 531203c4805SLuis R. Rodriguez u8 flag:2, tPower:6; 532203c4805SLuis R. Rodriguez } __packed; 533203c4805SLuis R. Rodriguez #else 534203c4805SLuis R. Rodriguez struct cal_ctl_edges { 535203c4805SLuis R. Rodriguez u8 bChannel; 536203c4805SLuis R. Rodriguez u8 tPower:6, flag:2; 537203c4805SLuis R. Rodriguez } __packed; 538203c4805SLuis R. Rodriguez #endif 539203c4805SLuis R. Rodriguez 540ac88b6ecSVivek Natarajan struct cal_data_op_loop_ar9287 { 541ac88b6ecSVivek Natarajan u8 pwrPdg[2][5]; 542ac88b6ecSVivek Natarajan u8 vpdPdg[2][5]; 543ac88b6ecSVivek Natarajan u8 pcdac[2][5]; 544ac88b6ecSVivek Natarajan u8 empty[2][5]; 545ac88b6ecSVivek Natarajan } __packed; 546ac88b6ecSVivek Natarajan 547ac88b6ecSVivek Natarajan struct cal_data_per_freq_ar9287 { 548ac88b6ecSVivek Natarajan u8 pwrPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS]; 549ac88b6ecSVivek Natarajan u8 vpdPdg[AR9287_NUM_PD_GAINS][AR9287_PD_GAIN_ICEPTS]; 550ac88b6ecSVivek Natarajan } __packed; 551ac88b6ecSVivek Natarajan 552ac88b6ecSVivek Natarajan union cal_data_per_freq_ar9287_u { 553ac88b6ecSVivek Natarajan struct cal_data_op_loop_ar9287 calDataOpen; 554ac88b6ecSVivek Natarajan struct cal_data_per_freq_ar9287 calDataClose; 555ac88b6ecSVivek Natarajan } __packed; 556ac88b6ecSVivek Natarajan 557ac88b6ecSVivek Natarajan struct cal_ctl_data_ar9287 { 558ac88b6ecSVivek Natarajan struct cal_ctl_edges 559ac88b6ecSVivek Natarajan ctlEdges[AR9287_MAX_CHAINS][AR9287_NUM_BAND_EDGES]; 560ac88b6ecSVivek Natarajan } __packed; 561ac88b6ecSVivek Natarajan 562203c4805SLuis R. Rodriguez struct cal_ctl_data { 563203c4805SLuis R. Rodriguez struct cal_ctl_edges 564203c4805SLuis R. Rodriguez ctlEdges[AR5416_MAX_CHAINS][AR5416_NUM_BAND_EDGES]; 565203c4805SLuis R. Rodriguez } __packed; 566203c4805SLuis R. Rodriguez 567203c4805SLuis R. Rodriguez struct cal_ctl_data_4k { 568203c4805SLuis R. Rodriguez struct cal_ctl_edges 569203c4805SLuis R. Rodriguez ctlEdges[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_BAND_EDGES]; 570203c4805SLuis R. Rodriguez } __packed; 571203c4805SLuis R. Rodriguez 572203c4805SLuis R. Rodriguez struct ar5416_eeprom_def { 573203c4805SLuis R. Rodriguez struct base_eep_header baseEepHeader; 574203c4805SLuis R. Rodriguez u8 custData[64]; 575203c4805SLuis R. Rodriguez struct modal_eep_header modalHeader[2]; 576203c4805SLuis R. Rodriguez u8 calFreqPier5G[AR5416_NUM_5G_CAL_PIERS]; 577203c4805SLuis R. Rodriguez u8 calFreqPier2G[AR5416_NUM_2G_CAL_PIERS]; 578203c4805SLuis R. Rodriguez struct cal_data_per_freq 579203c4805SLuis R. Rodriguez calPierData5G[AR5416_MAX_CHAINS][AR5416_NUM_5G_CAL_PIERS]; 580203c4805SLuis R. Rodriguez struct cal_data_per_freq 581203c4805SLuis R. Rodriguez calPierData2G[AR5416_MAX_CHAINS][AR5416_NUM_2G_CAL_PIERS]; 582203c4805SLuis R. Rodriguez struct cal_target_power_leg 583203c4805SLuis R. Rodriguez calTargetPower5G[AR5416_NUM_5G_20_TARGET_POWERS]; 584203c4805SLuis R. Rodriguez struct cal_target_power_ht 585203c4805SLuis R. Rodriguez calTargetPower5GHT20[AR5416_NUM_5G_20_TARGET_POWERS]; 586203c4805SLuis R. Rodriguez struct cal_target_power_ht 587203c4805SLuis R. Rodriguez calTargetPower5GHT40[AR5416_NUM_5G_40_TARGET_POWERS]; 588203c4805SLuis R. Rodriguez struct cal_target_power_leg 589203c4805SLuis R. Rodriguez calTargetPowerCck[AR5416_NUM_2G_CCK_TARGET_POWERS]; 590203c4805SLuis R. Rodriguez struct cal_target_power_leg 591203c4805SLuis R. Rodriguez calTargetPower2G[AR5416_NUM_2G_20_TARGET_POWERS]; 592203c4805SLuis R. Rodriguez struct cal_target_power_ht 593203c4805SLuis R. Rodriguez calTargetPower2GHT20[AR5416_NUM_2G_20_TARGET_POWERS]; 594203c4805SLuis R. Rodriguez struct cal_target_power_ht 595203c4805SLuis R. Rodriguez calTargetPower2GHT40[AR5416_NUM_2G_40_TARGET_POWERS]; 596203c4805SLuis R. Rodriguez u8 ctlIndex[AR5416_NUM_CTLS]; 597203c4805SLuis R. Rodriguez struct cal_ctl_data ctlData[AR5416_NUM_CTLS]; 598203c4805SLuis R. Rodriguez u8 padding; 599203c4805SLuis R. Rodriguez } __packed; 600203c4805SLuis R. Rodriguez 601203c4805SLuis R. Rodriguez struct ar5416_eeprom_4k { 602203c4805SLuis R. Rodriguez struct base_eep_header_4k baseEepHeader; 603203c4805SLuis R. Rodriguez u8 custData[20]; 604203c4805SLuis R. Rodriguez struct modal_eep_4k_header modalHeader; 605203c4805SLuis R. Rodriguez u8 calFreqPier2G[AR5416_EEP4K_NUM_2G_CAL_PIERS]; 606203c4805SLuis R. Rodriguez struct cal_data_per_freq_4k 607203c4805SLuis R. Rodriguez calPierData2G[AR5416_EEP4K_MAX_CHAINS][AR5416_EEP4K_NUM_2G_CAL_PIERS]; 608203c4805SLuis R. Rodriguez struct cal_target_power_leg 609203c4805SLuis R. Rodriguez calTargetPowerCck[AR5416_EEP4K_NUM_2G_CCK_TARGET_POWERS]; 610203c4805SLuis R. Rodriguez struct cal_target_power_leg 611203c4805SLuis R. Rodriguez calTargetPower2G[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS]; 612203c4805SLuis R. Rodriguez struct cal_target_power_ht 613203c4805SLuis R. Rodriguez calTargetPower2GHT20[AR5416_EEP4K_NUM_2G_20_TARGET_POWERS]; 614203c4805SLuis R. Rodriguez struct cal_target_power_ht 615203c4805SLuis R. Rodriguez calTargetPower2GHT40[AR5416_EEP4K_NUM_2G_40_TARGET_POWERS]; 616203c4805SLuis R. Rodriguez u8 ctlIndex[AR5416_EEP4K_NUM_CTLS]; 617203c4805SLuis R. Rodriguez struct cal_ctl_data_4k ctlData[AR5416_EEP4K_NUM_CTLS]; 618203c4805SLuis R. Rodriguez u8 padding; 619203c4805SLuis R. Rodriguez } __packed; 620203c4805SLuis R. Rodriguez 621475f5989SLuis R. Rodriguez struct ar9287_eeprom { 622ac88b6ecSVivek Natarajan struct base_eep_ar9287_header baseEepHeader; 623ac88b6ecSVivek Natarajan u8 custData[AR9287_DATA_SZ]; 624ac88b6ecSVivek Natarajan struct modal_eep_ar9287_header modalHeader; 625ac88b6ecSVivek Natarajan u8 calFreqPier2G[AR9287_NUM_2G_CAL_PIERS]; 626ac88b6ecSVivek Natarajan union cal_data_per_freq_ar9287_u 627ac88b6ecSVivek Natarajan calPierData2G[AR9287_MAX_CHAINS][AR9287_NUM_2G_CAL_PIERS]; 628ac88b6ecSVivek Natarajan struct cal_target_power_leg 629ac88b6ecSVivek Natarajan calTargetPowerCck[AR9287_NUM_2G_CCK_TARGET_POWERS]; 630ac88b6ecSVivek Natarajan struct cal_target_power_leg 631ac88b6ecSVivek Natarajan calTargetPower2G[AR9287_NUM_2G_20_TARGET_POWERS]; 632ac88b6ecSVivek Natarajan struct cal_target_power_ht 633ac88b6ecSVivek Natarajan calTargetPower2GHT20[AR9287_NUM_2G_20_TARGET_POWERS]; 634ac88b6ecSVivek Natarajan struct cal_target_power_ht 635ac88b6ecSVivek Natarajan calTargetPower2GHT40[AR9287_NUM_2G_40_TARGET_POWERS]; 636ac88b6ecSVivek Natarajan u8 ctlIndex[AR9287_NUM_CTLS]; 637ac88b6ecSVivek Natarajan struct cal_ctl_data_ar9287 ctlData[AR9287_NUM_CTLS]; 638ac88b6ecSVivek Natarajan u8 padding; 639ac88b6ecSVivek Natarajan } __packed; 640ac88b6ecSVivek Natarajan 641203c4805SLuis R. Rodriguez enum reg_ext_bitmap { 642203c4805SLuis R. Rodriguez REG_EXT_JAPAN_MIDBAND = 1, 643203c4805SLuis R. Rodriguez REG_EXT_FCC_DFS_HT40 = 2, 644203c4805SLuis R. Rodriguez REG_EXT_JAPAN_NONDFS_HT40 = 3, 645203c4805SLuis R. Rodriguez REG_EXT_JAPAN_DFS_HT40 = 4 646203c4805SLuis R. Rodriguez }; 647203c4805SLuis R. Rodriguez 648203c4805SLuis R. Rodriguez struct ath9k_country_entry { 649203c4805SLuis R. Rodriguez u16 countryCode; 650203c4805SLuis R. Rodriguez u16 regDmnEnum; 651203c4805SLuis R. Rodriguez u16 regDmn5G; 652203c4805SLuis R. Rodriguez u16 regDmn2G; 653203c4805SLuis R. Rodriguez u8 isMultidomain; 654203c4805SLuis R. Rodriguez u8 iso[3]; 655203c4805SLuis R. Rodriguez }; 656203c4805SLuis R. Rodriguez 657203c4805SLuis R. Rodriguez enum ath9k_eep_map { 658203c4805SLuis R. Rodriguez EEP_MAP_DEFAULT = 0x0, 659203c4805SLuis R. Rodriguez EEP_MAP_4KBITS, 660ac88b6ecSVivek Natarajan EEP_MAP_AR9287, 661203c4805SLuis R. Rodriguez EEP_MAP_MAX 662203c4805SLuis R. Rodriguez }; 663203c4805SLuis R. Rodriguez 664203c4805SLuis R. Rodriguez struct eeprom_ops { 665203c4805SLuis R. Rodriguez int (*check_eeprom)(struct ath_hw *hw); 666203c4805SLuis R. Rodriguez u32 (*get_eeprom)(struct ath_hw *hw, enum eeprom_param param); 667203c4805SLuis R. Rodriguez bool (*fill_eeprom)(struct ath_hw *hw); 668203c4805SLuis R. Rodriguez int (*get_eeprom_ver)(struct ath_hw *hw); 669203c4805SLuis R. Rodriguez int (*get_eeprom_rev)(struct ath_hw *hw); 670203c4805SLuis R. Rodriguez u8 (*get_num_ant_config)(struct ath_hw *hw, enum ieee80211_band band); 671203c4805SLuis R. Rodriguez u16 (*get_eeprom_antenna_cfg)(struct ath_hw *hw, 672203c4805SLuis R. Rodriguez struct ath9k_channel *chan); 673203c4805SLuis R. Rodriguez void (*set_board_values)(struct ath_hw *hw, struct ath9k_channel *chan); 674203c4805SLuis R. Rodriguez void (*set_addac)(struct ath_hw *hw, struct ath9k_channel *chan); 6758fbff4b8SVasanthakumar Thiagarajan void (*set_txpower)(struct ath_hw *hw, struct ath9k_channel *chan, 676203c4805SLuis R. Rodriguez u16 cfgCtl, u8 twiceAntennaReduction, 677203c4805SLuis R. Rodriguez u8 twiceMaxRegulatoryPower, u8 powerLimit); 678203c4805SLuis R. Rodriguez u16 (*get_spur_channel)(struct ath_hw *ah, u16 i, bool is2GHz); 679203c4805SLuis R. Rodriguez }; 680203c4805SLuis R. Rodriguez 681b5aec950SSujith void ath9k_hw_analog_shift_rmw(struct ath_hw *ah, u32 reg, u32 mask, 682b5aec950SSujith u32 shift, u32 val); 683b5aec950SSujith int16_t ath9k_hw_interpolate(u16 target, u16 srcLeft, u16 srcRight, 684b5aec950SSujith int16_t targetLeft, 685b5aec950SSujith int16_t targetRight); 686b5aec950SSujith bool ath9k_hw_get_lower_upper_index(u8 target, u8 *pList, u16 listSize, 687b5aec950SSujith u16 *indexL, u16 *indexR); 688*5bb12791SLuis R. Rodriguez bool ath9k_hw_nvram_read(struct ath_common *common, u32 off, u16 *data); 689b5aec950SSujith void ath9k_hw_fill_vpd_table(u8 pwrMin, u8 pwrMax, u8 *pPwrList, 690b5aec950SSujith u8 *pVpdList, u16 numIntercepts, 691b5aec950SSujith u8 *pRetVpdList); 692b5aec950SSujith void ath9k_hw_get_legacy_target_powers(struct ath_hw *ah, 693b5aec950SSujith struct ath9k_channel *chan, 694b5aec950SSujith struct cal_target_power_leg *powInfo, 695b5aec950SSujith u16 numChannels, 696b5aec950SSujith struct cal_target_power_leg *pNewPower, 697b5aec950SSujith u16 numRates, bool isExtTarget); 698b5aec950SSujith void ath9k_hw_get_target_powers(struct ath_hw *ah, 699b5aec950SSujith struct ath9k_channel *chan, 700b5aec950SSujith struct cal_target_power_ht *powInfo, 701b5aec950SSujith u16 numChannels, 702b5aec950SSujith struct cal_target_power_ht *pNewPower, 703b5aec950SSujith u16 numRates, bool isHt40Target); 704b5aec950SSujith u16 ath9k_hw_get_max_edge_power(u16 freq, struct cal_ctl_edges *pRdEdgesPower, 705b5aec950SSujith bool is2GHz, int num_band_edges); 706b5aec950SSujith int ath9k_hw_eeprom_init(struct ath_hw *ah); 707b5aec950SSujith 708203c4805SLuis R. Rodriguez #define ar5416_get_ntxchains(_txchainmask) \ 709203c4805SLuis R. Rodriguez (((_txchainmask >> 2) & 1) + \ 710203c4805SLuis R. Rodriguez ((_txchainmask >> 1) & 1) + (_txchainmask & 1)) 711203c4805SLuis R. Rodriguez 712b5aec950SSujith extern const struct eeprom_ops eep_def_ops; 713b5aec950SSujith extern const struct eeprom_ops eep_4k_ops; 714b5aec950SSujith extern const struct eeprom_ops eep_AR9287_ops; 715203c4805SLuis R. Rodriguez 716203c4805SLuis R. Rodriguez #endif /* EEPROM_H */ 717