117d50d1dSVasanthakumar Thiagarajan /* 25b68138eSSujith Manoharan * Copyright (c) 2009-2011 Atheros Communications Inc. 317d50d1dSVasanthakumar Thiagarajan * 417d50d1dSVasanthakumar Thiagarajan * Permission to use, copy, modify, and/or distribute this software for any 517d50d1dSVasanthakumar Thiagarajan * purpose with or without fee is hereby granted, provided that the above 617d50d1dSVasanthakumar Thiagarajan * copyright notice and this permission notice appear in all copies. 717d50d1dSVasanthakumar Thiagarajan * 817d50d1dSVasanthakumar Thiagarajan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917d50d1dSVasanthakumar Thiagarajan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017d50d1dSVasanthakumar Thiagarajan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117d50d1dSVasanthakumar Thiagarajan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217d50d1dSVasanthakumar Thiagarajan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317d50d1dSVasanthakumar Thiagarajan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417d50d1dSVasanthakumar Thiagarajan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517d50d1dSVasanthakumar Thiagarajan */ 1617d50d1dSVasanthakumar Thiagarajan 17ee40fa06SPaul Gortmaker #include <linux/export.h> 18cfe8cba9SLuis R. Rodriguez #include "hw.h" 1917d50d1dSVasanthakumar Thiagarajan 208b4fc5baSLuis R. Rodriguez enum ath_bt_mode { 218b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */ 228b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */ 238b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */ 2432b1076dSMohammed Shafi Shajakhan ATH_BT_COEX_MODE_DISABLED, /* coexistence disabled */ 258b4fc5baSLuis R. Rodriguez }; 268b4fc5baSLuis R. Rodriguez 278b4fc5baSLuis R. Rodriguez struct ath_btcoex_config { 288b4fc5baSLuis R. Rodriguez u8 bt_time_extend; 298b4fc5baSLuis R. Rodriguez bool bt_txstate_extend; 308b4fc5baSLuis R. Rodriguez bool bt_txframe_extend; 318b4fc5baSLuis R. Rodriguez enum ath_bt_mode bt_mode; /* coexistence mode */ 328b4fc5baSLuis R. Rodriguez bool bt_quiet_collision; 338b4fc5baSLuis R. Rodriguez bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/ 348b4fc5baSLuis R. Rodriguez u8 bt_priority_time; 358b4fc5baSLuis R. Rodriguez u8 bt_first_slot_time; 368b4fc5baSLuis R. Rodriguez bool bt_hold_rx_clear; 378b4fc5baSLuis R. Rodriguez }; 381773912bSVasanthakumar Thiagarajan 3954f10b05SRajkumar Manoharan static const u32 ar9003_wlan_weights[ATH_BTCOEX_STOMP_MAX] 4054f10b05SRajkumar Manoharan [AR9300_NUM_WLAN_WEIGHTS] = { 4154f10b05SRajkumar Manoharan { 0xfffffff0, 0xfffffff0, 0xfffffff0, 0xfffffff0 }, /* STOMP_ALL */ 4254f10b05SRajkumar Manoharan { 0x88888880, 0x88888880, 0x88888880, 0x88888880 }, /* STOMP_LOW */ 4354f10b05SRajkumar Manoharan { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* STOMP_NONE */ 4454f10b05SRajkumar Manoharan }; 451773912bSVasanthakumar Thiagarajan 468227bf45SRajkumar Manoharan static const u32 ar9462_wlan_weights[ATH_BTCOEX_STOMP_MAX] 478227bf45SRajkumar Manoharan [AR9300_NUM_WLAN_WEIGHTS] = { 488227bf45SRajkumar Manoharan { 0x01017d01, 0x41414101, 0x41414101, 0x41414141 }, /* STOMP_ALL */ 498227bf45SRajkumar Manoharan { 0x01017d01, 0x3b3b3b01, 0x3b3b3b01, 0x3b3b3b3b }, /* STOMP_LOW */ 508227bf45SRajkumar Manoharan { 0x01017d01, 0x01010101, 0x01010101, 0x01010101 }, /* STOMP_NONE */ 518227bf45SRajkumar Manoharan { 0x01017d01, 0x013b0101, 0x3b3b0101, 0x3b3b013b }, /* STOMP_LOW_FTP */ 528227bf45SRajkumar Manoharan }; 538227bf45SRajkumar Manoharan 54766ec4a9SLuis R. Rodriguez void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum) 55af03abecSLuis R. Rodriguez { 56766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 578b4fc5baSLuis R. Rodriguez const struct ath_btcoex_config ath_bt_config = { 588b4fc5baSLuis R. Rodriguez .bt_time_extend = 0, 598b4fc5baSLuis R. Rodriguez .bt_txstate_extend = true, 608b4fc5baSLuis R. Rodriguez .bt_txframe_extend = true, 618b4fc5baSLuis R. Rodriguez .bt_mode = ATH_BT_COEX_MODE_SLOTTED, 628b4fc5baSLuis R. Rodriguez .bt_quiet_collision = true, 638b4fc5baSLuis R. Rodriguez .bt_rxclear_polarity = true, 648b4fc5baSLuis R. Rodriguez .bt_priority_time = 2, 658b4fc5baSLuis R. Rodriguez .bt_first_slot_time = 5, 668b4fc5baSLuis R. Rodriguez .bt_hold_rx_clear = true, 678b4fc5baSLuis R. Rodriguez }; 6802c5172cSRajkumar Manoharan u32 i, idx; 69a6ef530fSVivek Natarajan bool rxclear_polarity = ath_bt_config.bt_rxclear_polarity; 70a6ef530fSVivek Natarajan 71a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) 72a6ef530fSVivek Natarajan rxclear_polarity = !ath_bt_config.bt_rxclear_polarity; 731773912bSVasanthakumar Thiagarajan 74766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode = 75766ec4a9SLuis R. Rodriguez (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) | 761773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) | 771773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) | 781773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) | 791773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_mode, AR_BT_MODE) | 801773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) | 81a6ef530fSVivek Natarajan SM(rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) | 821773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) | 831773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) | 841773912bSVasanthakumar Thiagarajan SM(qnum, AR_BT_QCU_THRESH); 851773912bSVasanthakumar Thiagarajan 86766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode2 = 871773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) | 881773912bSVasanthakumar Thiagarajan SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) | 891773912bSVasanthakumar Thiagarajan AR_BT_DISABLE_BT_ANT; 901773912bSVasanthakumar Thiagarajan 9102c5172cSRajkumar Manoharan for (i = 0; i < 32; i++) { 9202c5172cSRajkumar Manoharan idx = (debruijn32 << i) >> 27; 9302c5172cSRajkumar Manoharan ah->hw_gen_timers.gen_timer_index[idx] = i; 9402c5172cSRajkumar Manoharan } 951773912bSVasanthakumar Thiagarajan } 967322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw); 971773912bSVasanthakumar Thiagarajan 9875d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah) 9917d50d1dSVasanthakumar Thiagarajan { 100766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 101f14462c6SVasanthakumar Thiagarajan 10217d50d1dSVasanthakumar Thiagarajan /* connect bt_active to baseband */ 10317d50d1dSVasanthakumar Thiagarajan REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL, 10417d50d1dSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF | 10517d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF)); 10617d50d1dSVasanthakumar Thiagarajan 10717d50d1dSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 10817d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB); 10917d50d1dSVasanthakumar Thiagarajan 11017d50d1dSVasanthakumar Thiagarajan /* Set input mux for bt_active to gpio pin */ 11117d50d1dSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 11217d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 113766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 11417d50d1dSVasanthakumar Thiagarajan 11517d50d1dSVasanthakumar Thiagarajan /* Configure the desired gpio port for input */ 116766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 1177a2f0f58SLuis R. Rodriguez } 1187322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire); 1197a2f0f58SLuis R. Rodriguez 12075d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah) 1217a2f0f58SLuis R. Rodriguez { 122766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1237a2f0f58SLuis R. Rodriguez 1241773912bSVasanthakumar Thiagarajan /* btcoex 3-wire */ 1251773912bSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 1261773912bSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB | 1271773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB)); 1281773912bSVasanthakumar Thiagarajan 1291773912bSVasanthakumar Thiagarajan /* Set input mux for bt_prority_async and 1301773912bSVasanthakumar Thiagarajan * bt_active_async to GPIO pins */ 1311773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1321773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 133766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 1341773912bSVasanthakumar Thiagarajan 1351773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1361773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_PRIORITY, 137766ec4a9SLuis R. Rodriguez btcoex_hw->btpriority_gpio); 1381773912bSVasanthakumar Thiagarajan 1391773912bSVasanthakumar Thiagarajan /* Configure the desired GPIO ports for input */ 1401773912bSVasanthakumar Thiagarajan 141766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 142766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio); 1437a2f0f58SLuis R. Rodriguez } 1447322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire); 1451773912bSVasanthakumar Thiagarajan 146bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah) 14717d50d1dSVasanthakumar Thiagarajan { 148766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 149f14462c6SVasanthakumar Thiagarajan 15017d50d1dSVasanthakumar Thiagarajan /* Configure the desired GPIO port for TX_FRAME output */ 151766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 15217d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_TX_FRAME); 153bc74bf8fSLuis R. Rodriguez } 154bc74bf8fSLuis R. Rodriguez 1555e197292SLuis R. Rodriguez void ath9k_hw_btcoex_set_weight(struct ath_hw *ah, 1565e197292SLuis R. Rodriguez u32 bt_weight, 1575e197292SLuis R. Rodriguez u32 wlan_weight) 1585e197292SLuis R. Rodriguez { 1595e197292SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1605e197292SLuis R. Rodriguez 1615e197292SLuis R. Rodriguez btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) | 1625e197292SLuis R. Rodriguez SM(wlan_weight, AR_BTCOEX_WL_WGHT); 1635e197292SLuis R. Rodriguez } 1647322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight); 1655e197292SLuis R. Rodriguez 166a6ef530fSVivek Natarajan 167bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah) 168bc74bf8fSLuis R. Rodriguez { 16954f10b05SRajkumar Manoharan struct ath_btcoex_hw *btcoex = &ah->btcoex_hw; 17021cb9879SVivek Natarajan u32 val; 17154f10b05SRajkumar Manoharan int i; 172bc74bf8fSLuis R. Rodriguez 1731773912bSVasanthakumar Thiagarajan /* 1741773912bSVasanthakumar Thiagarajan * Program coex mode and weight registers to 1751773912bSVasanthakumar Thiagarajan * enable coex 3-wire 1761773912bSVasanthakumar Thiagarajan */ 17754f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_MODE, btcoex->bt_coex_mode); 17854f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex->bt_coex_mode2); 1791773912bSVasanthakumar Thiagarajan 180a6ef530fSVivek Natarajan 181a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 18254f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, btcoex->wlan_weight[0]); 18354f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, btcoex->wlan_weight[1]); 18454f10b05SRajkumar Manoharan for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++) 18554f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i), 18654f10b05SRajkumar Manoharan btcoex->bt_weight[i]); 187a6ef530fSVivek Natarajan } else 18854f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex->bt_coex_weights); 189a6ef530fSVivek Natarajan 190a6ef530fSVivek Natarajan 191a6ef530fSVivek Natarajan 19221cb9879SVivek Natarajan if (AR_SREV_9271(ah)) { 19321cb9879SVivek Natarajan val = REG_READ(ah, 0x50040); 19421cb9879SVivek Natarajan val &= 0xFFFFFEFF; 19521cb9879SVivek Natarajan REG_WRITE(ah, 0x50040, val); 19621cb9879SVivek Natarajan } 19721cb9879SVivek Natarajan 198bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1); 199bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); 2001773912bSVasanthakumar Thiagarajan 20154f10b05SRajkumar Manoharan ath9k_hw_cfg_output(ah, btcoex->wlanactive_gpio, 2021773912bSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL); 2031773912bSVasanthakumar Thiagarajan } 2041773912bSVasanthakumar Thiagarajan 2058227bf45SRajkumar Manoharan static void ath9k_hw_btcoex_enable_mci(struct ath_hw *ah) 2068227bf45SRajkumar Manoharan { 2078227bf45SRajkumar Manoharan struct ath_btcoex_hw *btcoex = &ah->btcoex_hw; 2088227bf45SRajkumar Manoharan int i; 2098227bf45SRajkumar Manoharan 2108227bf45SRajkumar Manoharan for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++) 2118227bf45SRajkumar Manoharan REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i), 2128227bf45SRajkumar Manoharan btcoex->wlan_weight[i]); 2138227bf45SRajkumar Manoharan 2148227bf45SRajkumar Manoharan REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1); 2158227bf45SRajkumar Manoharan btcoex->enabled = true; 2168227bf45SRajkumar Manoharan } 2178227bf45SRajkumar Manoharan 218bc74bf8fSLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah) 219bc74bf8fSLuis R. Rodriguez { 220766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 221bc74bf8fSLuis R. Rodriguez 222766ec4a9SLuis R. Rodriguez switch (btcoex_hw->scheme) { 223bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_NONE: 224bc74bf8fSLuis R. Rodriguez break; 225bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_2WIRE: 226bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_2wire(ah); 227bc74bf8fSLuis R. Rodriguez break; 228bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_3WIRE: 229bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_3wire(ah); 230bc74bf8fSLuis R. Rodriguez break; 2318227bf45SRajkumar Manoharan case ATH_BTCOEX_CFG_MCI: 2328227bf45SRajkumar Manoharan ath9k_hw_btcoex_enable_mci(ah); 2338227bf45SRajkumar Manoharan return; 234bc74bf8fSLuis R. Rodriguez } 235bc74bf8fSLuis R. Rodriguez 2361773912bSVasanthakumar Thiagarajan REG_RMW(ah, AR_GPIO_PDPU, 237766ec4a9SLuis R. Rodriguez (0x2 << (btcoex_hw->btactive_gpio * 2)), 238766ec4a9SLuis R. Rodriguez (0x3 << (btcoex_hw->btactive_gpio * 2))); 23917d50d1dSVasanthakumar Thiagarajan 240766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = true; 24117d50d1dSVasanthakumar Thiagarajan } 2427322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_enable); 24317d50d1dSVasanthakumar Thiagarajan 24417d50d1dSVasanthakumar Thiagarajan void ath9k_hw_btcoex_disable(struct ath_hw *ah) 24517d50d1dSVasanthakumar Thiagarajan { 246766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 24754f10b05SRajkumar Manoharan int i; 24817d50d1dSVasanthakumar Thiagarajan 2498227bf45SRajkumar Manoharan btcoex_hw->enabled = false; 2508227bf45SRajkumar Manoharan if (btcoex_hw->scheme == ATH_BTCOEX_CFG_MCI) { 2518227bf45SRajkumar Manoharan ath9k_hw_btcoex_bt_stomp(ah, ATH_BTCOEX_STOMP_NONE); 2528227bf45SRajkumar Manoharan for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++) 2538227bf45SRajkumar Manoharan REG_WRITE(ah, AR_MCI_COEX_WL_WEIGHTS(i), 2548227bf45SRajkumar Manoharan btcoex_hw->wlan_weight[i]); 2558227bf45SRajkumar Manoharan } 256766ec4a9SLuis R. Rodriguez ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0); 257f14462c6SVasanthakumar Thiagarajan 258766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 25917d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 26017d50d1dSVasanthakumar Thiagarajan 261766ec4a9SLuis R. Rodriguez if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) { 2621773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE); 2631773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE2, 0); 264a6ef530fSVivek Natarajan 265a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 266a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, 0); 267a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, 0); 26854f10b05SRajkumar Manoharan for (i = 0; i < AR9300_NUM_BT_WEIGHTS; i++) 26954f10b05SRajkumar Manoharan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS(i), 0); 270a6ef530fSVivek Natarajan } else 271a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0); 272a6ef530fSVivek Natarajan 2731773912bSVasanthakumar Thiagarajan } 27417d50d1dSVasanthakumar Thiagarajan } 2757322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_disable); 276978f78bfSVivek Natarajan 277978f78bfSVivek Natarajan static void ar9003_btcoex_bt_stomp(struct ath_hw *ah, 278978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 279978f78bfSVivek Natarajan { 28054f10b05SRajkumar Manoharan struct ath_btcoex_hw *btcoex = &ah->btcoex_hw; 2818227bf45SRajkumar Manoharan const u32 *weight = AR_SREV_9462(ah) ? ar9003_wlan_weights[stomp_type] : 2828227bf45SRajkumar Manoharan ar9462_wlan_weights[stomp_type]; 28354f10b05SRajkumar Manoharan int i; 284978f78bfSVivek Natarajan 28554f10b05SRajkumar Manoharan for (i = 0; i < AR9300_NUM_WLAN_WEIGHTS; i++) { 28654f10b05SRajkumar Manoharan btcoex->bt_weight[i] = AR9300_BT_WGHT; 2878227bf45SRajkumar Manoharan btcoex->wlan_weight[i] = weight[i]; 288978f78bfSVivek Natarajan } 289978f78bfSVivek Natarajan } 290978f78bfSVivek Natarajan 291978f78bfSVivek Natarajan /* 292978f78bfSVivek Natarajan * Configures appropriate weight based on stomp type. 293978f78bfSVivek Natarajan */ 294978f78bfSVivek Natarajan void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah, 295978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 296978f78bfSVivek Natarajan { 297978f78bfSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 298978f78bfSVivek Natarajan ar9003_btcoex_bt_stomp(ah, stomp_type); 299978f78bfSVivek Natarajan return; 300978f78bfSVivek Natarajan } 301978f78bfSVivek Natarajan 302978f78bfSVivek Natarajan switch (stomp_type) { 303978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_ALL: 304978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 305978f78bfSVivek Natarajan AR_STOMP_ALL_WLAN_WGHT); 306978f78bfSVivek Natarajan break; 307978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_LOW: 308978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 309978f78bfSVivek Natarajan AR_STOMP_LOW_WLAN_WGHT); 310978f78bfSVivek Natarajan break; 311978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_NONE: 312978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 313978f78bfSVivek Natarajan AR_STOMP_NONE_WLAN_WGHT); 314978f78bfSVivek Natarajan break; 315978f78bfSVivek Natarajan default: 316*d2182b69SJoe Perches ath_dbg(ath9k_hw_common(ah), BTCOEX, "Invalid Stomptype\n"); 317978f78bfSVivek Natarajan break; 318978f78bfSVivek Natarajan } 319978f78bfSVivek Natarajan } 320978f78bfSVivek Natarajan EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp); 321