xref: /openbmc/linux/drivers/net/wireless/ath/ath9k/btcoex.c (revision cfe8cba982cda73d4970dab712411bebdcc3b9cd)
117d50d1dSVasanthakumar Thiagarajan /*
217d50d1dSVasanthakumar Thiagarajan  * Copyright (c) 2009 Atheros Communications Inc.
317d50d1dSVasanthakumar Thiagarajan  *
417d50d1dSVasanthakumar Thiagarajan  * Permission to use, copy, modify, and/or distribute this software for any
517d50d1dSVasanthakumar Thiagarajan  * purpose with or without fee is hereby granted, provided that the above
617d50d1dSVasanthakumar Thiagarajan  * copyright notice and this permission notice appear in all copies.
717d50d1dSVasanthakumar Thiagarajan  *
817d50d1dSVasanthakumar Thiagarajan  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
917d50d1dSVasanthakumar Thiagarajan  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
1017d50d1dSVasanthakumar Thiagarajan  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
1117d50d1dSVasanthakumar Thiagarajan  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
1217d50d1dSVasanthakumar Thiagarajan  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
1317d50d1dSVasanthakumar Thiagarajan  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
1417d50d1dSVasanthakumar Thiagarajan  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
1517d50d1dSVasanthakumar Thiagarajan  */
1617d50d1dSVasanthakumar Thiagarajan 
17*cfe8cba9SLuis R. Rodriguez #include "hw.h"
1817d50d1dSVasanthakumar Thiagarajan 
198b4fc5baSLuis R. Rodriguez enum ath_bt_mode {
208b4fc5baSLuis R. Rodriguez 	ATH_BT_COEX_MODE_LEGACY,        /* legacy rx_clear mode */
218b4fc5baSLuis R. Rodriguez 	ATH_BT_COEX_MODE_UNSLOTTED,     /* untimed/unslotted mode */
228b4fc5baSLuis R. Rodriguez 	ATH_BT_COEX_MODE_SLOTTED,       /* slotted mode */
238b4fc5baSLuis R. Rodriguez 	ATH_BT_COEX_MODE_DISALBED,      /* coexistence disabled */
248b4fc5baSLuis R. Rodriguez };
258b4fc5baSLuis R. Rodriguez 
268b4fc5baSLuis R. Rodriguez struct ath_btcoex_config {
278b4fc5baSLuis R. Rodriguez 	u8 bt_time_extend;
288b4fc5baSLuis R. Rodriguez 	bool bt_txstate_extend;
298b4fc5baSLuis R. Rodriguez 	bool bt_txframe_extend;
308b4fc5baSLuis R. Rodriguez 	enum ath_bt_mode bt_mode; /* coexistence mode */
318b4fc5baSLuis R. Rodriguez 	bool bt_quiet_collision;
328b4fc5baSLuis R. Rodriguez 	bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/
338b4fc5baSLuis R. Rodriguez 	u8 bt_priority_time;
348b4fc5baSLuis R. Rodriguez 	u8 bt_first_slot_time;
358b4fc5baSLuis R. Rodriguez 	bool bt_hold_rx_clear;
368b4fc5baSLuis R. Rodriguez };
371773912bSVasanthakumar Thiagarajan 
38fe12946eSVasanthakumar Thiagarajan static const u16 ath_subsysid_tbl[] = {
39fe12946eSVasanthakumar Thiagarajan 	AR9280_COEX2WIRE_SUBSYSID,
40fe12946eSVasanthakumar Thiagarajan 	AT9285_COEX3WIRE_SA_SUBSYSID,
41fe12946eSVasanthakumar Thiagarajan 	AT9285_COEX3WIRE_DA_SUBSYSID
42fe12946eSVasanthakumar Thiagarajan };
43fe12946eSVasanthakumar Thiagarajan 
44fe12946eSVasanthakumar Thiagarajan /*
45fe12946eSVasanthakumar Thiagarajan  * Checks the subsystem id of the device to see if it
46fe12946eSVasanthakumar Thiagarajan  * supports btcoex
47fe12946eSVasanthakumar Thiagarajan  */
48a36cfbcaSLuis R. Rodriguez bool ath9k_hw_btcoex_supported(struct ath_hw *ah)
49fe12946eSVasanthakumar Thiagarajan {
50fe12946eSVasanthakumar Thiagarajan 	int i;
51fe12946eSVasanthakumar Thiagarajan 
52a36cfbcaSLuis R. Rodriguez 	if (!ah->hw_version.subsysid)
53fe12946eSVasanthakumar Thiagarajan 		return false;
54fe12946eSVasanthakumar Thiagarajan 
55fe12946eSVasanthakumar Thiagarajan 	for (i = 0; i < ARRAY_SIZE(ath_subsysid_tbl); i++)
56a36cfbcaSLuis R. Rodriguez 		if (ah->hw_version.subsysid == ath_subsysid_tbl[i])
57fe12946eSVasanthakumar Thiagarajan 			return true;
58fe12946eSVasanthakumar Thiagarajan 
59fe12946eSVasanthakumar Thiagarajan 	return false;
60fe12946eSVasanthakumar Thiagarajan }
611773912bSVasanthakumar Thiagarajan 
62766ec4a9SLuis R. Rodriguez void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum)
63af03abecSLuis R. Rodriguez {
64766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
658b4fc5baSLuis R. Rodriguez 	const struct ath_btcoex_config ath_bt_config = {
668b4fc5baSLuis R. Rodriguez 		.bt_time_extend = 0,
678b4fc5baSLuis R. Rodriguez 		.bt_txstate_extend = true,
688b4fc5baSLuis R. Rodriguez 		.bt_txframe_extend = true,
698b4fc5baSLuis R. Rodriguez 		.bt_mode = ATH_BT_COEX_MODE_SLOTTED,
708b4fc5baSLuis R. Rodriguez 		.bt_quiet_collision = true,
718b4fc5baSLuis R. Rodriguez 		.bt_rxclear_polarity = true,
728b4fc5baSLuis R. Rodriguez 		.bt_priority_time = 2,
738b4fc5baSLuis R. Rodriguez 		.bt_first_slot_time = 5,
748b4fc5baSLuis R. Rodriguez 		.bt_hold_rx_clear = true,
758b4fc5baSLuis R. Rodriguez 	};
761773912bSVasanthakumar Thiagarajan 	u32 i;
771773912bSVasanthakumar Thiagarajan 
78766ec4a9SLuis R. Rodriguez 	btcoex_hw->bt_coex_mode =
79766ec4a9SLuis R. Rodriguez 		(btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) |
801773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) |
811773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) |
821773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) |
831773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_mode, AR_BT_MODE) |
841773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) |
851773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) |
861773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) |
871773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) |
881773912bSVasanthakumar Thiagarajan 		SM(qnum, AR_BT_QCU_THRESH);
891773912bSVasanthakumar Thiagarajan 
90766ec4a9SLuis R. Rodriguez 	btcoex_hw->bt_coex_mode2 =
911773912bSVasanthakumar Thiagarajan 		SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) |
921773912bSVasanthakumar Thiagarajan 		SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) |
931773912bSVasanthakumar Thiagarajan 		AR_BT_DISABLE_BT_ANT;
941773912bSVasanthakumar Thiagarajan 
951773912bSVasanthakumar Thiagarajan 	for (i = 0; i < 32; i++)
96af03abecSLuis R. Rodriguez 		ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i;
971773912bSVasanthakumar Thiagarajan }
981773912bSVasanthakumar Thiagarajan 
9975d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah)
10017d50d1dSVasanthakumar Thiagarajan {
101766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
102f14462c6SVasanthakumar Thiagarajan 
10317d50d1dSVasanthakumar Thiagarajan 	/* connect bt_active to baseband */
10417d50d1dSVasanthakumar Thiagarajan 	REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
10517d50d1dSVasanthakumar Thiagarajan 		    (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
10617d50d1dSVasanthakumar Thiagarajan 		     AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));
10717d50d1dSVasanthakumar Thiagarajan 
10817d50d1dSVasanthakumar Thiagarajan 	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
10917d50d1dSVasanthakumar Thiagarajan 		    AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);
11017d50d1dSVasanthakumar Thiagarajan 
11117d50d1dSVasanthakumar Thiagarajan 	/* Set input mux for bt_active to gpio pin */
11217d50d1dSVasanthakumar Thiagarajan 	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
11317d50d1dSVasanthakumar Thiagarajan 		      AR_GPIO_INPUT_MUX1_BT_ACTIVE,
114766ec4a9SLuis R. Rodriguez 		      btcoex_hw->btactive_gpio);
11517d50d1dSVasanthakumar Thiagarajan 
11617d50d1dSVasanthakumar Thiagarajan 	/* Configure the desired gpio port for input */
117766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
1187a2f0f58SLuis R. Rodriguez }
1197a2f0f58SLuis R. Rodriguez 
12075d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah)
1217a2f0f58SLuis R. Rodriguez {
122766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1237a2f0f58SLuis R. Rodriguez 
1241773912bSVasanthakumar Thiagarajan 	/* btcoex 3-wire */
1251773912bSVasanthakumar Thiagarajan 	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
1261773912bSVasanthakumar Thiagarajan 			(AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB |
1271773912bSVasanthakumar Thiagarajan 			 AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB));
1281773912bSVasanthakumar Thiagarajan 
1291773912bSVasanthakumar Thiagarajan 	/* Set input mux for bt_prority_async and
1301773912bSVasanthakumar Thiagarajan 	 *                  bt_active_async to GPIO pins */
1311773912bSVasanthakumar Thiagarajan 	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
1321773912bSVasanthakumar Thiagarajan 			AR_GPIO_INPUT_MUX1_BT_ACTIVE,
133766ec4a9SLuis R. Rodriguez 			btcoex_hw->btactive_gpio);
1341773912bSVasanthakumar Thiagarajan 
1351773912bSVasanthakumar Thiagarajan 	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
1361773912bSVasanthakumar Thiagarajan 			AR_GPIO_INPUT_MUX1_BT_PRIORITY,
137766ec4a9SLuis R. Rodriguez 			btcoex_hw->btpriority_gpio);
1381773912bSVasanthakumar Thiagarajan 
1391773912bSVasanthakumar Thiagarajan 	/* Configure the desired GPIO ports for input */
1401773912bSVasanthakumar Thiagarajan 
141766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio);
142766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio);
1437a2f0f58SLuis R. Rodriguez }
1441773912bSVasanthakumar Thiagarajan 
145bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah)
14617d50d1dSVasanthakumar Thiagarajan {
147766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
148f14462c6SVasanthakumar Thiagarajan 
14917d50d1dSVasanthakumar Thiagarajan 	/* Configure the desired GPIO port for TX_FRAME output */
150766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
15117d50d1dSVasanthakumar Thiagarajan 			    AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
152bc74bf8fSLuis R. Rodriguez }
153bc74bf8fSLuis R. Rodriguez 
1545e197292SLuis R. Rodriguez void ath9k_hw_btcoex_set_weight(struct ath_hw *ah,
1555e197292SLuis R. Rodriguez 				u32 bt_weight,
1565e197292SLuis R. Rodriguez 				u32 wlan_weight)
1575e197292SLuis R. Rodriguez {
1585e197292SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1595e197292SLuis R. Rodriguez 
1605e197292SLuis R. Rodriguez 	btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) |
1615e197292SLuis R. Rodriguez 				     SM(wlan_weight, AR_BTCOEX_WL_WGHT);
1625e197292SLuis R. Rodriguez }
1635e197292SLuis R. Rodriguez 
164bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah)
165bc74bf8fSLuis R. Rodriguez {
166766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
167bc74bf8fSLuis R. Rodriguez 
1681773912bSVasanthakumar Thiagarajan 	/*
1691773912bSVasanthakumar Thiagarajan 	 * Program coex mode and weight registers to
1701773912bSVasanthakumar Thiagarajan 	 * enable coex 3-wire
1711773912bSVasanthakumar Thiagarajan 	 */
172766ec4a9SLuis R. Rodriguez 	REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode);
173766ec4a9SLuis R. Rodriguez 	REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights);
174766ec4a9SLuis R. Rodriguez 	REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2);
1751773912bSVasanthakumar Thiagarajan 
176bc74bf8fSLuis R. Rodriguez 	REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1);
177bc74bf8fSLuis R. Rodriguez 	REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
1781773912bSVasanthakumar Thiagarajan 
179766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
1801773912bSVasanthakumar Thiagarajan 			    AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL);
1811773912bSVasanthakumar Thiagarajan }
1821773912bSVasanthakumar Thiagarajan 
183bc74bf8fSLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah)
184bc74bf8fSLuis R. Rodriguez {
185766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
186bc74bf8fSLuis R. Rodriguez 
187766ec4a9SLuis R. Rodriguez 	switch (btcoex_hw->scheme) {
188bc74bf8fSLuis R. Rodriguez 	case ATH_BTCOEX_CFG_NONE:
189bc74bf8fSLuis R. Rodriguez 		break;
190bc74bf8fSLuis R. Rodriguez 	case ATH_BTCOEX_CFG_2WIRE:
191bc74bf8fSLuis R. Rodriguez 		ath9k_hw_btcoex_enable_2wire(ah);
192bc74bf8fSLuis R. Rodriguez 		break;
193bc74bf8fSLuis R. Rodriguez 	case ATH_BTCOEX_CFG_3WIRE:
194bc74bf8fSLuis R. Rodriguez 		ath9k_hw_btcoex_enable_3wire(ah);
195bc74bf8fSLuis R. Rodriguez 		break;
196bc74bf8fSLuis R. Rodriguez 	}
197bc74bf8fSLuis R. Rodriguez 
1981773912bSVasanthakumar Thiagarajan 	REG_RMW(ah, AR_GPIO_PDPU,
199766ec4a9SLuis R. Rodriguez 		(0x2 << (btcoex_hw->btactive_gpio * 2)),
200766ec4a9SLuis R. Rodriguez 		(0x3 << (btcoex_hw->btactive_gpio * 2)));
20117d50d1dSVasanthakumar Thiagarajan 
202766ec4a9SLuis R. Rodriguez 	ah->btcoex_hw.enabled = true;
20317d50d1dSVasanthakumar Thiagarajan }
20417d50d1dSVasanthakumar Thiagarajan 
20517d50d1dSVasanthakumar Thiagarajan void ath9k_hw_btcoex_disable(struct ath_hw *ah)
20617d50d1dSVasanthakumar Thiagarajan {
207766ec4a9SLuis R. Rodriguez 	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
20817d50d1dSVasanthakumar Thiagarajan 
209766ec4a9SLuis R. Rodriguez 	ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0);
210f14462c6SVasanthakumar Thiagarajan 
211766ec4a9SLuis R. Rodriguez 	ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio,
21217d50d1dSVasanthakumar Thiagarajan 			AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
21317d50d1dSVasanthakumar Thiagarajan 
214766ec4a9SLuis R. Rodriguez 	if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) {
2151773912bSVasanthakumar Thiagarajan 		REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE);
2161773912bSVasanthakumar Thiagarajan 		REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0);
2171773912bSVasanthakumar Thiagarajan 		REG_WRITE(ah, AR_BT_COEX_MODE2, 0);
2181773912bSVasanthakumar Thiagarajan 	}
2191773912bSVasanthakumar Thiagarajan 
220766ec4a9SLuis R. Rodriguez 	ah->btcoex_hw.enabled = false;
22117d50d1dSVasanthakumar Thiagarajan }
222