117d50d1dSVasanthakumar Thiagarajan /* 217d50d1dSVasanthakumar Thiagarajan * Copyright (c) 2009 Atheros Communications Inc. 317d50d1dSVasanthakumar Thiagarajan * 417d50d1dSVasanthakumar Thiagarajan * Permission to use, copy, modify, and/or distribute this software for any 517d50d1dSVasanthakumar Thiagarajan * purpose with or without fee is hereby granted, provided that the above 617d50d1dSVasanthakumar Thiagarajan * copyright notice and this permission notice appear in all copies. 717d50d1dSVasanthakumar Thiagarajan * 817d50d1dSVasanthakumar Thiagarajan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917d50d1dSVasanthakumar Thiagarajan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017d50d1dSVasanthakumar Thiagarajan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117d50d1dSVasanthakumar Thiagarajan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217d50d1dSVasanthakumar Thiagarajan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317d50d1dSVasanthakumar Thiagarajan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417d50d1dSVasanthakumar Thiagarajan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517d50d1dSVasanthakumar Thiagarajan */ 1617d50d1dSVasanthakumar Thiagarajan 17cfe8cba9SLuis R. Rodriguez #include "hw.h" 1817d50d1dSVasanthakumar Thiagarajan 198b4fc5baSLuis R. Rodriguez enum ath_bt_mode { 208b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */ 218b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */ 228b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */ 238b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_DISALBED, /* coexistence disabled */ 248b4fc5baSLuis R. Rodriguez }; 258b4fc5baSLuis R. Rodriguez 268b4fc5baSLuis R. Rodriguez struct ath_btcoex_config { 278b4fc5baSLuis R. Rodriguez u8 bt_time_extend; 288b4fc5baSLuis R. Rodriguez bool bt_txstate_extend; 298b4fc5baSLuis R. Rodriguez bool bt_txframe_extend; 308b4fc5baSLuis R. Rodriguez enum ath_bt_mode bt_mode; /* coexistence mode */ 318b4fc5baSLuis R. Rodriguez bool bt_quiet_collision; 328b4fc5baSLuis R. Rodriguez bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/ 338b4fc5baSLuis R. Rodriguez u8 bt_priority_time; 348b4fc5baSLuis R. Rodriguez u8 bt_first_slot_time; 358b4fc5baSLuis R. Rodriguez bool bt_hold_rx_clear; 368b4fc5baSLuis R. Rodriguez }; 371773912bSVasanthakumar Thiagarajan 381773912bSVasanthakumar Thiagarajan 39766ec4a9SLuis R. Rodriguez void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum) 40af03abecSLuis R. Rodriguez { 41766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 428b4fc5baSLuis R. Rodriguez const struct ath_btcoex_config ath_bt_config = { 438b4fc5baSLuis R. Rodriguez .bt_time_extend = 0, 448b4fc5baSLuis R. Rodriguez .bt_txstate_extend = true, 458b4fc5baSLuis R. Rodriguez .bt_txframe_extend = true, 468b4fc5baSLuis R. Rodriguez .bt_mode = ATH_BT_COEX_MODE_SLOTTED, 478b4fc5baSLuis R. Rodriguez .bt_quiet_collision = true, 488b4fc5baSLuis R. Rodriguez .bt_rxclear_polarity = true, 498b4fc5baSLuis R. Rodriguez .bt_priority_time = 2, 508b4fc5baSLuis R. Rodriguez .bt_first_slot_time = 5, 518b4fc5baSLuis R. Rodriguez .bt_hold_rx_clear = true, 528b4fc5baSLuis R. Rodriguez }; 531773912bSVasanthakumar Thiagarajan u32 i; 54*a6ef530fSVivek Natarajan bool rxclear_polarity = ath_bt_config.bt_rxclear_polarity; 55*a6ef530fSVivek Natarajan 56*a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) 57*a6ef530fSVivek Natarajan rxclear_polarity = !ath_bt_config.bt_rxclear_polarity; 581773912bSVasanthakumar Thiagarajan 59766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode = 60766ec4a9SLuis R. Rodriguez (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) | 611773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) | 621773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) | 631773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) | 641773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_mode, AR_BT_MODE) | 651773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) | 66*a6ef530fSVivek Natarajan SM(rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) | 671773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) | 681773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) | 691773912bSVasanthakumar Thiagarajan SM(qnum, AR_BT_QCU_THRESH); 701773912bSVasanthakumar Thiagarajan 71766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode2 = 721773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) | 731773912bSVasanthakumar Thiagarajan SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) | 741773912bSVasanthakumar Thiagarajan AR_BT_DISABLE_BT_ANT; 751773912bSVasanthakumar Thiagarajan 761773912bSVasanthakumar Thiagarajan for (i = 0; i < 32; i++) 77af03abecSLuis R. Rodriguez ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i; 781773912bSVasanthakumar Thiagarajan } 797322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw); 801773912bSVasanthakumar Thiagarajan 8175d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah) 8217d50d1dSVasanthakumar Thiagarajan { 83766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 84f14462c6SVasanthakumar Thiagarajan 8517d50d1dSVasanthakumar Thiagarajan /* connect bt_active to baseband */ 8617d50d1dSVasanthakumar Thiagarajan REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL, 8717d50d1dSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF | 8817d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF)); 8917d50d1dSVasanthakumar Thiagarajan 9017d50d1dSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 9117d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB); 9217d50d1dSVasanthakumar Thiagarajan 9317d50d1dSVasanthakumar Thiagarajan /* Set input mux for bt_active to gpio pin */ 9417d50d1dSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 9517d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 96766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 9717d50d1dSVasanthakumar Thiagarajan 9817d50d1dSVasanthakumar Thiagarajan /* Configure the desired gpio port for input */ 99766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 1007a2f0f58SLuis R. Rodriguez } 1017322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire); 1027a2f0f58SLuis R. Rodriguez 10375d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah) 1047a2f0f58SLuis R. Rodriguez { 105766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1067a2f0f58SLuis R. Rodriguez 1071773912bSVasanthakumar Thiagarajan /* btcoex 3-wire */ 1081773912bSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 1091773912bSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB | 1101773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB)); 1111773912bSVasanthakumar Thiagarajan 1121773912bSVasanthakumar Thiagarajan /* Set input mux for bt_prority_async and 1131773912bSVasanthakumar Thiagarajan * bt_active_async to GPIO pins */ 1141773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1151773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 116766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 1171773912bSVasanthakumar Thiagarajan 1181773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1191773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_PRIORITY, 120766ec4a9SLuis R. Rodriguez btcoex_hw->btpriority_gpio); 1211773912bSVasanthakumar Thiagarajan 1221773912bSVasanthakumar Thiagarajan /* Configure the desired GPIO ports for input */ 1231773912bSVasanthakumar Thiagarajan 124766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 125766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio); 1267a2f0f58SLuis R. Rodriguez } 1277322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire); 1281773912bSVasanthakumar Thiagarajan 129bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah) 13017d50d1dSVasanthakumar Thiagarajan { 131766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 132f14462c6SVasanthakumar Thiagarajan 13317d50d1dSVasanthakumar Thiagarajan /* Configure the desired GPIO port for TX_FRAME output */ 134766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 13517d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_TX_FRAME); 136bc74bf8fSLuis R. Rodriguez } 137bc74bf8fSLuis R. Rodriguez 1385e197292SLuis R. Rodriguez void ath9k_hw_btcoex_set_weight(struct ath_hw *ah, 1395e197292SLuis R. Rodriguez u32 bt_weight, 1405e197292SLuis R. Rodriguez u32 wlan_weight) 1415e197292SLuis R. Rodriguez { 1425e197292SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1435e197292SLuis R. Rodriguez 1445e197292SLuis R. Rodriguez btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) | 1455e197292SLuis R. Rodriguez SM(wlan_weight, AR_BTCOEX_WL_WGHT); 1465e197292SLuis R. Rodriguez } 1477322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight); 1485e197292SLuis R. Rodriguez 149*a6ef530fSVivek Natarajan 150bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah) 151bc74bf8fSLuis R. Rodriguez { 152766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 15321cb9879SVivek Natarajan u32 val; 154bc74bf8fSLuis R. Rodriguez 1551773912bSVasanthakumar Thiagarajan /* 1561773912bSVasanthakumar Thiagarajan * Program coex mode and weight registers to 1571773912bSVasanthakumar Thiagarajan * enable coex 3-wire 1581773912bSVasanthakumar Thiagarajan */ 159766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode); 160766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2); 1611773912bSVasanthakumar Thiagarajan 162*a6ef530fSVivek Natarajan 163*a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 164*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, ah->bt_coex_wlan_weight[0]); 165*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, ah->bt_coex_wlan_weight[1]); 166*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS0, ah->bt_coex_bt_weight[0]); 167*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS1, ah->bt_coex_bt_weight[1]); 168*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS2, ah->bt_coex_bt_weight[2]); 169*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS3, ah->bt_coex_bt_weight[3]); 170*a6ef530fSVivek Natarajan 171*a6ef530fSVivek Natarajan } else 172*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights); 173*a6ef530fSVivek Natarajan 174*a6ef530fSVivek Natarajan 175*a6ef530fSVivek Natarajan 17621cb9879SVivek Natarajan if (AR_SREV_9271(ah)) { 17721cb9879SVivek Natarajan val = REG_READ(ah, 0x50040); 17821cb9879SVivek Natarajan val &= 0xFFFFFEFF; 17921cb9879SVivek Natarajan REG_WRITE(ah, 0x50040, val); 18021cb9879SVivek Natarajan } 18121cb9879SVivek Natarajan 182bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1); 183bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); 1841773912bSVasanthakumar Thiagarajan 185766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 1861773912bSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL); 1871773912bSVasanthakumar Thiagarajan } 1881773912bSVasanthakumar Thiagarajan 189bc74bf8fSLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah) 190bc74bf8fSLuis R. Rodriguez { 191766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 192bc74bf8fSLuis R. Rodriguez 193766ec4a9SLuis R. Rodriguez switch (btcoex_hw->scheme) { 194bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_NONE: 195bc74bf8fSLuis R. Rodriguez break; 196bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_2WIRE: 197bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_2wire(ah); 198bc74bf8fSLuis R. Rodriguez break; 199bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_3WIRE: 200bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_3wire(ah); 201bc74bf8fSLuis R. Rodriguez break; 202bc74bf8fSLuis R. Rodriguez } 203bc74bf8fSLuis R. Rodriguez 2041773912bSVasanthakumar Thiagarajan REG_RMW(ah, AR_GPIO_PDPU, 205766ec4a9SLuis R. Rodriguez (0x2 << (btcoex_hw->btactive_gpio * 2)), 206766ec4a9SLuis R. Rodriguez (0x3 << (btcoex_hw->btactive_gpio * 2))); 20717d50d1dSVasanthakumar Thiagarajan 208766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = true; 20917d50d1dSVasanthakumar Thiagarajan } 2107322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_enable); 21117d50d1dSVasanthakumar Thiagarajan 21217d50d1dSVasanthakumar Thiagarajan void ath9k_hw_btcoex_disable(struct ath_hw *ah) 21317d50d1dSVasanthakumar Thiagarajan { 214766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 21517d50d1dSVasanthakumar Thiagarajan 216766ec4a9SLuis R. Rodriguez ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0); 217f14462c6SVasanthakumar Thiagarajan 218766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 21917d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 22017d50d1dSVasanthakumar Thiagarajan 221766ec4a9SLuis R. Rodriguez if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) { 2221773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE); 2231773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE2, 0); 224*a6ef530fSVivek Natarajan 225*a6ef530fSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 226*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS0, 0); 227*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WL_WEIGHTS1, 0); 228*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS0, 0); 229*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS1, 0); 230*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS2, 0); 231*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_BT_WEIGHTS3, 0); 232*a6ef530fSVivek Natarajan } else 233*a6ef530fSVivek Natarajan REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0); 234*a6ef530fSVivek Natarajan 2351773912bSVasanthakumar Thiagarajan } 2361773912bSVasanthakumar Thiagarajan 237766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = false; 23817d50d1dSVasanthakumar Thiagarajan } 2397322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_disable); 240978f78bfSVivek Natarajan 241978f78bfSVivek Natarajan static void ar9003_btcoex_bt_stomp(struct ath_hw *ah, 242978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 243978f78bfSVivek Natarajan { 244978f78bfSVivek Natarajan ah->bt_coex_bt_weight[0] = AR9300_BT_WGHT; 245978f78bfSVivek Natarajan ah->bt_coex_bt_weight[1] = AR9300_BT_WGHT; 246978f78bfSVivek Natarajan ah->bt_coex_bt_weight[2] = AR9300_BT_WGHT; 247978f78bfSVivek Natarajan ah->bt_coex_bt_weight[3] = AR9300_BT_WGHT; 248978f78bfSVivek Natarajan 249978f78bfSVivek Natarajan 250978f78bfSVivek Natarajan switch (stomp_type) { 251978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_ALL: 252978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_ALL_WLAN_WGHT0; 253978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_ALL_WLAN_WGHT1; 254978f78bfSVivek Natarajan break; 255978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_LOW: 256978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_LOW_WLAN_WGHT0; 257978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_LOW_WLAN_WGHT1; 258978f78bfSVivek Natarajan break; 259978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_NONE: 260978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_NONE_WLAN_WGHT0; 261978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_NONE_WLAN_WGHT1; 262978f78bfSVivek Natarajan break; 263978f78bfSVivek Natarajan 264978f78bfSVivek Natarajan default: 265978f78bfSVivek Natarajan ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX, 266978f78bfSVivek Natarajan "Invalid Stomptype\n"); 267978f78bfSVivek Natarajan break; 268978f78bfSVivek Natarajan } 269978f78bfSVivek Natarajan 270978f78bfSVivek Natarajan ath9k_hw_btcoex_enable(ah); 271978f78bfSVivek Natarajan } 272978f78bfSVivek Natarajan 273978f78bfSVivek Natarajan /* 274978f78bfSVivek Natarajan * Configures appropriate weight based on stomp type. 275978f78bfSVivek Natarajan */ 276978f78bfSVivek Natarajan void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah, 277978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 278978f78bfSVivek Natarajan { 279978f78bfSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 280978f78bfSVivek Natarajan ar9003_btcoex_bt_stomp(ah, stomp_type); 281978f78bfSVivek Natarajan return; 282978f78bfSVivek Natarajan } 283978f78bfSVivek Natarajan 284978f78bfSVivek Natarajan switch (stomp_type) { 285978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_ALL: 286978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 287978f78bfSVivek Natarajan AR_STOMP_ALL_WLAN_WGHT); 288978f78bfSVivek Natarajan break; 289978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_LOW: 290978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 291978f78bfSVivek Natarajan AR_STOMP_LOW_WLAN_WGHT); 292978f78bfSVivek Natarajan break; 293978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_NONE: 294978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 295978f78bfSVivek Natarajan AR_STOMP_NONE_WLAN_WGHT); 296978f78bfSVivek Natarajan break; 297978f78bfSVivek Natarajan default: 298978f78bfSVivek Natarajan ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX, 299978f78bfSVivek Natarajan "Invalid Stomptype\n"); 300978f78bfSVivek Natarajan break; 301978f78bfSVivek Natarajan } 302978f78bfSVivek Natarajan 303978f78bfSVivek Natarajan ath9k_hw_btcoex_enable(ah); 304978f78bfSVivek Natarajan } 305978f78bfSVivek Natarajan EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp); 306