117d50d1dSVasanthakumar Thiagarajan /* 217d50d1dSVasanthakumar Thiagarajan * Copyright (c) 2009 Atheros Communications Inc. 317d50d1dSVasanthakumar Thiagarajan * 417d50d1dSVasanthakumar Thiagarajan * Permission to use, copy, modify, and/or distribute this software for any 517d50d1dSVasanthakumar Thiagarajan * purpose with or without fee is hereby granted, provided that the above 617d50d1dSVasanthakumar Thiagarajan * copyright notice and this permission notice appear in all copies. 717d50d1dSVasanthakumar Thiagarajan * 817d50d1dSVasanthakumar Thiagarajan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 917d50d1dSVasanthakumar Thiagarajan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1017d50d1dSVasanthakumar Thiagarajan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1117d50d1dSVasanthakumar Thiagarajan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1217d50d1dSVasanthakumar Thiagarajan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1317d50d1dSVasanthakumar Thiagarajan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1417d50d1dSVasanthakumar Thiagarajan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1517d50d1dSVasanthakumar Thiagarajan */ 1617d50d1dSVasanthakumar Thiagarajan 17cfe8cba9SLuis R. Rodriguez #include "hw.h" 1817d50d1dSVasanthakumar Thiagarajan 198b4fc5baSLuis R. Rodriguez enum ath_bt_mode { 208b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_LEGACY, /* legacy rx_clear mode */ 218b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_UNSLOTTED, /* untimed/unslotted mode */ 228b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_SLOTTED, /* slotted mode */ 238b4fc5baSLuis R. Rodriguez ATH_BT_COEX_MODE_DISALBED, /* coexistence disabled */ 248b4fc5baSLuis R. Rodriguez }; 258b4fc5baSLuis R. Rodriguez 268b4fc5baSLuis R. Rodriguez struct ath_btcoex_config { 278b4fc5baSLuis R. Rodriguez u8 bt_time_extend; 288b4fc5baSLuis R. Rodriguez bool bt_txstate_extend; 298b4fc5baSLuis R. Rodriguez bool bt_txframe_extend; 308b4fc5baSLuis R. Rodriguez enum ath_bt_mode bt_mode; /* coexistence mode */ 318b4fc5baSLuis R. Rodriguez bool bt_quiet_collision; 328b4fc5baSLuis R. Rodriguez bool bt_rxclear_polarity; /* invert rx_clear as WLAN_ACTIVE*/ 338b4fc5baSLuis R. Rodriguez u8 bt_priority_time; 348b4fc5baSLuis R. Rodriguez u8 bt_first_slot_time; 358b4fc5baSLuis R. Rodriguez bool bt_hold_rx_clear; 368b4fc5baSLuis R. Rodriguez }; 371773912bSVasanthakumar Thiagarajan 381773912bSVasanthakumar Thiagarajan 39766ec4a9SLuis R. Rodriguez void ath9k_hw_init_btcoex_hw(struct ath_hw *ah, int qnum) 40af03abecSLuis R. Rodriguez { 41766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 428b4fc5baSLuis R. Rodriguez const struct ath_btcoex_config ath_bt_config = { 438b4fc5baSLuis R. Rodriguez .bt_time_extend = 0, 448b4fc5baSLuis R. Rodriguez .bt_txstate_extend = true, 458b4fc5baSLuis R. Rodriguez .bt_txframe_extend = true, 468b4fc5baSLuis R. Rodriguez .bt_mode = ATH_BT_COEX_MODE_SLOTTED, 478b4fc5baSLuis R. Rodriguez .bt_quiet_collision = true, 488b4fc5baSLuis R. Rodriguez .bt_rxclear_polarity = true, 498b4fc5baSLuis R. Rodriguez .bt_priority_time = 2, 508b4fc5baSLuis R. Rodriguez .bt_first_slot_time = 5, 518b4fc5baSLuis R. Rodriguez .bt_hold_rx_clear = true, 528b4fc5baSLuis R. Rodriguez }; 531773912bSVasanthakumar Thiagarajan u32 i; 541773912bSVasanthakumar Thiagarajan 55766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode = 56766ec4a9SLuis R. Rodriguez (btcoex_hw->bt_coex_mode & AR_BT_QCU_THRESH) | 571773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_time_extend, AR_BT_TIME_EXTEND) | 581773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txstate_extend, AR_BT_TXSTATE_EXTEND) | 591773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_txframe_extend, AR_BT_TX_FRAME_EXTEND) | 601773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_mode, AR_BT_MODE) | 611773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_quiet_collision, AR_BT_QUIET) | 621773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_rxclear_polarity, AR_BT_RX_CLEAR_POLARITY) | 631773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_priority_time, AR_BT_PRIORITY_TIME) | 641773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_first_slot_time, AR_BT_FIRST_SLOT_TIME) | 651773912bSVasanthakumar Thiagarajan SM(qnum, AR_BT_QCU_THRESH); 661773912bSVasanthakumar Thiagarajan 67766ec4a9SLuis R. Rodriguez btcoex_hw->bt_coex_mode2 = 681773912bSVasanthakumar Thiagarajan SM(ath_bt_config.bt_hold_rx_clear, AR_BT_HOLD_RX_CLEAR) | 691773912bSVasanthakumar Thiagarajan SM(ATH_BTCOEX_BMISS_THRESH, AR_BT_BCN_MISS_THRESH) | 701773912bSVasanthakumar Thiagarajan AR_BT_DISABLE_BT_ANT; 711773912bSVasanthakumar Thiagarajan 721773912bSVasanthakumar Thiagarajan for (i = 0; i < 32; i++) 73af03abecSLuis R. Rodriguez ah->hw_gen_timers.gen_timer_index[(debruijn32 << i) >> 27] = i; 741773912bSVasanthakumar Thiagarajan } 757322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_init_btcoex_hw); 761773912bSVasanthakumar Thiagarajan 7775d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_2wire(struct ath_hw *ah) 7817d50d1dSVasanthakumar Thiagarajan { 79766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 80f14462c6SVasanthakumar Thiagarajan 8117d50d1dSVasanthakumar Thiagarajan /* connect bt_active to baseband */ 8217d50d1dSVasanthakumar Thiagarajan REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL, 8317d50d1dSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF | 8417d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF)); 8517d50d1dSVasanthakumar Thiagarajan 8617d50d1dSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 8717d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB); 8817d50d1dSVasanthakumar Thiagarajan 8917d50d1dSVasanthakumar Thiagarajan /* Set input mux for bt_active to gpio pin */ 9017d50d1dSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 9117d50d1dSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 92766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 9317d50d1dSVasanthakumar Thiagarajan 9417d50d1dSVasanthakumar Thiagarajan /* Configure the desired gpio port for input */ 95766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 967a2f0f58SLuis R. Rodriguez } 977322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_2wire); 987a2f0f58SLuis R. Rodriguez 9975d7839fSLuis R. Rodriguez void ath9k_hw_btcoex_init_3wire(struct ath_hw *ah) 1007a2f0f58SLuis R. Rodriguez { 101766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1027a2f0f58SLuis R. Rodriguez 1031773912bSVasanthakumar Thiagarajan /* btcoex 3-wire */ 1041773912bSVasanthakumar Thiagarajan REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, 1051773912bSVasanthakumar Thiagarajan (AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_BB | 1061773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB)); 1071773912bSVasanthakumar Thiagarajan 1081773912bSVasanthakumar Thiagarajan /* Set input mux for bt_prority_async and 1091773912bSVasanthakumar Thiagarajan * bt_active_async to GPIO pins */ 1101773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1111773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_ACTIVE, 112766ec4a9SLuis R. Rodriguez btcoex_hw->btactive_gpio); 1131773912bSVasanthakumar Thiagarajan 1141773912bSVasanthakumar Thiagarajan REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1, 1151773912bSVasanthakumar Thiagarajan AR_GPIO_INPUT_MUX1_BT_PRIORITY, 116766ec4a9SLuis R. Rodriguez btcoex_hw->btpriority_gpio); 1171773912bSVasanthakumar Thiagarajan 1181773912bSVasanthakumar Thiagarajan /* Configure the desired GPIO ports for input */ 1191773912bSVasanthakumar Thiagarajan 120766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btactive_gpio); 121766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_gpio_input(ah, btcoex_hw->btpriority_gpio); 1227a2f0f58SLuis R. Rodriguez } 1237322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_init_3wire); 1241773912bSVasanthakumar Thiagarajan 125bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_2wire(struct ath_hw *ah) 12617d50d1dSVasanthakumar Thiagarajan { 127766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 128f14462c6SVasanthakumar Thiagarajan 12917d50d1dSVasanthakumar Thiagarajan /* Configure the desired GPIO port for TX_FRAME output */ 130766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 13117d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_TX_FRAME); 132bc74bf8fSLuis R. Rodriguez } 133bc74bf8fSLuis R. Rodriguez 1345e197292SLuis R. Rodriguez void ath9k_hw_btcoex_set_weight(struct ath_hw *ah, 1355e197292SLuis R. Rodriguez u32 bt_weight, 1365e197292SLuis R. Rodriguez u32 wlan_weight) 1375e197292SLuis R. Rodriguez { 1385e197292SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 1395e197292SLuis R. Rodriguez 1405e197292SLuis R. Rodriguez btcoex_hw->bt_coex_weights = SM(bt_weight, AR_BTCOEX_BT_WGHT) | 1415e197292SLuis R. Rodriguez SM(wlan_weight, AR_BTCOEX_WL_WGHT); 1425e197292SLuis R. Rodriguez } 1437322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_set_weight); 1445e197292SLuis R. Rodriguez 145bc74bf8fSLuis R. Rodriguez static void ath9k_hw_btcoex_enable_3wire(struct ath_hw *ah) 146bc74bf8fSLuis R. Rodriguez { 147766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 14821cb9879SVivek Natarajan u32 val; 149bc74bf8fSLuis R. Rodriguez 1501773912bSVasanthakumar Thiagarajan /* 1511773912bSVasanthakumar Thiagarajan * Program coex mode and weight registers to 1521773912bSVasanthakumar Thiagarajan * enable coex 3-wire 1531773912bSVasanthakumar Thiagarajan */ 154766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE, btcoex_hw->bt_coex_mode); 155766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_WEIGHT, btcoex_hw->bt_coex_weights); 156766ec4a9SLuis R. Rodriguez REG_WRITE(ah, AR_BT_COEX_MODE2, btcoex_hw->bt_coex_mode2); 1571773912bSVasanthakumar Thiagarajan 15821cb9879SVivek Natarajan if (AR_SREV_9271(ah)) { 15921cb9879SVivek Natarajan val = REG_READ(ah, 0x50040); 16021cb9879SVivek Natarajan val &= 0xFFFFFEFF; 16121cb9879SVivek Natarajan REG_WRITE(ah, 0x50040, val); 16221cb9879SVivek Natarajan } 16321cb9879SVivek Natarajan 164bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_QUIET1, AR_QUIET1_QUIET_ACK_CTS_ENABLE, 1); 165bc74bf8fSLuis R. Rodriguez REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); 1661773912bSVasanthakumar Thiagarajan 167766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 1681773912bSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL); 1691773912bSVasanthakumar Thiagarajan } 1701773912bSVasanthakumar Thiagarajan 171bc74bf8fSLuis R. Rodriguez void ath9k_hw_btcoex_enable(struct ath_hw *ah) 172bc74bf8fSLuis R. Rodriguez { 173766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 174bc74bf8fSLuis R. Rodriguez 175766ec4a9SLuis R. Rodriguez switch (btcoex_hw->scheme) { 176bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_NONE: 177bc74bf8fSLuis R. Rodriguez break; 178bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_2WIRE: 179bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_2wire(ah); 180bc74bf8fSLuis R. Rodriguez break; 181bc74bf8fSLuis R. Rodriguez case ATH_BTCOEX_CFG_3WIRE: 182bc74bf8fSLuis R. Rodriguez ath9k_hw_btcoex_enable_3wire(ah); 183bc74bf8fSLuis R. Rodriguez break; 184bc74bf8fSLuis R. Rodriguez } 185bc74bf8fSLuis R. Rodriguez 1861773912bSVasanthakumar Thiagarajan REG_RMW(ah, AR_GPIO_PDPU, 187766ec4a9SLuis R. Rodriguez (0x2 << (btcoex_hw->btactive_gpio * 2)), 188766ec4a9SLuis R. Rodriguez (0x3 << (btcoex_hw->btactive_gpio * 2))); 18917d50d1dSVasanthakumar Thiagarajan 190766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = true; 19117d50d1dSVasanthakumar Thiagarajan } 1927322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_enable); 19317d50d1dSVasanthakumar Thiagarajan 19417d50d1dSVasanthakumar Thiagarajan void ath9k_hw_btcoex_disable(struct ath_hw *ah) 19517d50d1dSVasanthakumar Thiagarajan { 196766ec4a9SLuis R. Rodriguez struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw; 19717d50d1dSVasanthakumar Thiagarajan 198766ec4a9SLuis R. Rodriguez ath9k_hw_set_gpio(ah, btcoex_hw->wlanactive_gpio, 0); 199f14462c6SVasanthakumar Thiagarajan 200766ec4a9SLuis R. Rodriguez ath9k_hw_cfg_output(ah, btcoex_hw->wlanactive_gpio, 20117d50d1dSVasanthakumar Thiagarajan AR_GPIO_OUTPUT_MUX_AS_OUTPUT); 20217d50d1dSVasanthakumar Thiagarajan 203766ec4a9SLuis R. Rodriguez if (btcoex_hw->scheme == ATH_BTCOEX_CFG_3WIRE) { 2041773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE, AR_BT_QUIET | AR_BT_MODE); 2051773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_WEIGHT, 0); 2061773912bSVasanthakumar Thiagarajan REG_WRITE(ah, AR_BT_COEX_MODE2, 0); 2071773912bSVasanthakumar Thiagarajan } 2081773912bSVasanthakumar Thiagarajan 209766ec4a9SLuis R. Rodriguez ah->btcoex_hw.enabled = false; 21017d50d1dSVasanthakumar Thiagarajan } 2117322fd19SLuis R. Rodriguez EXPORT_SYMBOL(ath9k_hw_btcoex_disable); 212*978f78bfSVivek Natarajan 213*978f78bfSVivek Natarajan static void ar9003_btcoex_bt_stomp(struct ath_hw *ah, 214*978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 215*978f78bfSVivek Natarajan { 216*978f78bfSVivek Natarajan ah->bt_coex_bt_weight[0] = AR9300_BT_WGHT; 217*978f78bfSVivek Natarajan ah->bt_coex_bt_weight[1] = AR9300_BT_WGHT; 218*978f78bfSVivek Natarajan ah->bt_coex_bt_weight[2] = AR9300_BT_WGHT; 219*978f78bfSVivek Natarajan ah->bt_coex_bt_weight[3] = AR9300_BT_WGHT; 220*978f78bfSVivek Natarajan 221*978f78bfSVivek Natarajan 222*978f78bfSVivek Natarajan switch (stomp_type) { 223*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_ALL: 224*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_ALL_WLAN_WGHT0; 225*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_ALL_WLAN_WGHT1; 226*978f78bfSVivek Natarajan break; 227*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_LOW: 228*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_LOW_WLAN_WGHT0; 229*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_LOW_WLAN_WGHT1; 230*978f78bfSVivek Natarajan break; 231*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_NONE: 232*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[0] = AR9300_STOMP_NONE_WLAN_WGHT0; 233*978f78bfSVivek Natarajan ah->bt_coex_wlan_weight[1] = AR9300_STOMP_NONE_WLAN_WGHT1; 234*978f78bfSVivek Natarajan break; 235*978f78bfSVivek Natarajan 236*978f78bfSVivek Natarajan default: 237*978f78bfSVivek Natarajan ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX, 238*978f78bfSVivek Natarajan "Invalid Stomptype\n"); 239*978f78bfSVivek Natarajan break; 240*978f78bfSVivek Natarajan } 241*978f78bfSVivek Natarajan 242*978f78bfSVivek Natarajan ath9k_hw_btcoex_enable(ah); 243*978f78bfSVivek Natarajan } 244*978f78bfSVivek Natarajan 245*978f78bfSVivek Natarajan /* 246*978f78bfSVivek Natarajan * Configures appropriate weight based on stomp type. 247*978f78bfSVivek Natarajan */ 248*978f78bfSVivek Natarajan void ath9k_hw_btcoex_bt_stomp(struct ath_hw *ah, 249*978f78bfSVivek Natarajan enum ath_stomp_type stomp_type) 250*978f78bfSVivek Natarajan { 251*978f78bfSVivek Natarajan if (AR_SREV_9300_20_OR_LATER(ah)) { 252*978f78bfSVivek Natarajan ar9003_btcoex_bt_stomp(ah, stomp_type); 253*978f78bfSVivek Natarajan return; 254*978f78bfSVivek Natarajan } 255*978f78bfSVivek Natarajan 256*978f78bfSVivek Natarajan switch (stomp_type) { 257*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_ALL: 258*978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 259*978f78bfSVivek Natarajan AR_STOMP_ALL_WLAN_WGHT); 260*978f78bfSVivek Natarajan break; 261*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_LOW: 262*978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 263*978f78bfSVivek Natarajan AR_STOMP_LOW_WLAN_WGHT); 264*978f78bfSVivek Natarajan break; 265*978f78bfSVivek Natarajan case ATH_BTCOEX_STOMP_NONE: 266*978f78bfSVivek Natarajan ath9k_hw_btcoex_set_weight(ah, AR_BT_COEX_WGHT, 267*978f78bfSVivek Natarajan AR_STOMP_NONE_WLAN_WGHT); 268*978f78bfSVivek Natarajan break; 269*978f78bfSVivek Natarajan default: 270*978f78bfSVivek Natarajan ath_dbg(ath9k_hw_common(ah), ATH_DBG_BTCOEX, 271*978f78bfSVivek Natarajan "Invalid Stomptype\n"); 272*978f78bfSVivek Natarajan break; 273*978f78bfSVivek Natarajan } 274*978f78bfSVivek Natarajan 275*978f78bfSVivek Natarajan ath9k_hw_btcoex_enable(ah); 276*978f78bfSVivek Natarajan } 277*978f78bfSVivek Natarajan EXPORT_SYMBOL(ath9k_hw_btcoex_bt_stomp); 278